2 * ARCv2 ISA based core Low Level Intr/Traps/Exceptions(non-TLB) Handling
4 * Copyright (C) 2013 Synopsys, Inc. (www.synopsys.com)
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/linkage.h> /* ARC_{EXTRY,EXIT} */
12 #include <asm/entry.h> /* SAVE_ALL_{INT1,INT2,TRAP...} */
13 #include <asm/errno.h>
14 #include <asm/arcregs.h>
15 #include <asm/irqflags.h>
21 ;############################ Vector Table #################################
23 .section .vector,"a",@progbits
26 # Initial 16 slots are Exception Vectors
27 VECTOR res_service ; Reset Vector
28 VECTOR mem_service ; Mem exception
29 VECTOR instr_service ; Instrn Error
30 VECTOR EV_MachineCheck ; Fatal Machine check
31 VECTOR EV_TLBMissI ; Intruction TLB miss
32 VECTOR EV_TLBMissD ; Data TLB miss
33 VECTOR EV_TLBProtV ; Protection Violation
34 VECTOR EV_PrivilegeV ; Privilege Violation
35 VECTOR EV_SWI ; Software Breakpoint
36 VECTOR EV_Trap ; Trap exception
37 VECTOR EV_Extension ; Extn Instruction Exception
38 VECTOR EV_DivZero ; Divide by Zero
39 VECTOR EV_DCError ; Data Cache Error
40 VECTOR EV_Misaligned ; Misaligned Data Access
41 VECTOR reserved ; Reserved slots
42 VECTOR reserved ; Reserved slots
44 # Begin Interrupt Vectors
45 VECTOR handle_interrupt ; (16) Timer0
46 VECTOR handle_interrupt ; unused (Timer1)
47 VECTOR handle_interrupt ; unused (WDT)
48 VECTOR handle_interrupt ; (19) ICI (inter core interrupt)
49 VECTOR handle_interrupt
50 VECTOR handle_interrupt
51 VECTOR handle_interrupt
52 VECTOR handle_interrupt ; (23) End of fixed IRQs
54 .rept CONFIG_ARC_NUMBER_OF_INTERRUPTS - 8
55 VECTOR handle_interrupt
58 .section .text, "ax",@progbits
61 flag 1 ; Unexpected event, halt
63 ;##################### Interrupt Handling ##############################
65 ENTRY(handle_interrupt)
67 INTERRUPT_PROLOGUE irq
69 clri ; To make status32.IE agree with CPU internal state
73 mov blink, ret_from_exception
80 ;################### Non TLB Exception Handling #############################
94 ; ---------------------------------------------
95 ; Memory Error Exception Handler
96 ; - Unlike ARCompact, handles Bus errors for both User/Kernel mode,
97 ; Instruction fetch or Data access, under a single Exception Vector
98 ; ---------------------------------------------
117 lr r0, [efa] ; Faulting Data address
122 SAVE_CALLEE_SAVED_USER
123 mov r2, sp ; callee_regs
125 bl do_misaligned_access
127 ; TBD: optimize - do this only if a callee reg was involved
128 ; either a dst of emulated LD/ST or src with address-writeback
129 RESTORE_CALLEE_SAVED_USER
134 ; ---------------------------------------------
135 ; Protection Violation Exception Handler
136 ; ---------------------------------------------
142 lr r0, [efa] ; Faulting Data address
147 mov blink, ret_from_exception
152 ; From Linux standpoint Slow Path I/D TLB Miss is same a ProtV as they
153 ; need to call do_page_fault().
154 ; ECR in pt_regs provides whether access was R/W/X
156 .global call_do_page_fault
157 .set call_do_page_fault, EV_TLBProtV
159 ;############# Common Handlers for ARCompact and ARCv2 ##############
163 ;############# Return from Intr/Excp/Trap (ARCv2 ISA Specifics) ##############
165 ; Restore the saved sys context (common exit-path for EXCPN/IRQ/Trap)
166 ; IRQ shd definitely not happen between now and rtie
167 ; All 2 entry points to here already disable interrupts
171 ld r0, [sp, PT_status32] ; U/K mode at time of entry
172 lr r10, [AUX_IRQ_ACT]
174 bmsk r11, r10, 15 ; AUX_IRQ_ACT.ACTIVE
175 breq r11, 0, .Lexcept_ret ; No intr active, ret from Exception
177 ;####### Return from Intr #######
180 bbit1.nt r0, STATUS_DE_BIT, .Lintr_ret_to_delay_slot
183 ; Handle special case #1: (Entry via Exception, Return via IRQ)
185 ; Exception in U mode, preempted in kernel, Intr taken (K mode), orig
186 ; task now returning to U mode (riding the Intr)
187 ; AUX_IRQ_ACTIVE won't have U bit set (since intr in K mode), hence SP
188 ; won't be switched to correct U mode value (from AUX_SP)
189 ; So force AUX_IRQ_ACT.U for such a case
191 btst r0, STATUS_U_BIT ; Z flag set if K (Z clear for U)
192 bset.nz r11, r11, AUX_IRQ_ACT_BIT_U ; NZ means U
193 sr r11, [AUX_IRQ_ACT]
195 INTERRUPT_EPILOGUE irq
198 ;####### Return from Exception / pure kernel mode #######
200 .Lexcept_ret: ; Expects r0 has PT_status32
202 debug_marker_syscall:
206 ;####### Return from Intr to insn in delay slot #######
208 ; Handle special case #2: (Entry via Exception in Delay Slot, Return via IRQ)
210 ; Intr returning to a Delay Slot (DS) insn
211 ; (since IRQ NOT allowed in DS in ARCv2, this can only happen if orig
212 ; entry was via Exception in DS which got preempted in kernel).
214 ; IRQ RTIE won't reliably restore DE bit and/or BTA, needs workaround
216 ; Solution is return from Intr w/o any delay slot quirks into a kernel trampoline
217 ; and from pure kernel mode return to delay slot which handles DS bit/BTA correctly
219 .Lintr_ret_to_delay_slot:
222 ld r2, [@intr_to_DE_cnt]
224 st r2, [@intr_to_DE_cnt]
227 ld r3, [sp, PT_status32]
229 ; STAT32 for Int return created from scratch
230 ; (No delay dlot, disable Further intr in trampoline)
232 bic r0, r3, STATUS_U_MASK|STATUS_DE_MASK|STATUS_IE_MASK|STATUS_L_MASK
233 st r0, [sp, PT_status32]
235 mov r1, .Lintr_ret_to_delay_slot_2
238 ; Orig exception PC/STAT32 safekept @orig_r0 and @event stack slots
242 b .Lisr_ret_fast_path
244 .Lintr_ret_to_delay_slot_2:
245 ; Trampoline to restore orig exception PC/STAT32/BTA/AUX_USER_SP
246 sub sp, sp, SZ_PT_REGS
255 ; restore AUX_USER_SP if returning to U mode
256 bbit0 r9, STATUS_U_BIT, 1f
265 add sp, sp, SZ_PT_REGS
267 ; return from pure kernel mode to delay slot
270 END(ret_from_exception)