4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
7 select ARCH_HAVE_CUSTOM_GPIO_H
8 select ARCH_MIGHT_HAVE_PC_PARPORT
9 select ARCH_USE_BUILTIN_BSWAP
10 select ARCH_USE_CMPXCHG_LOCKREF
11 select ARCH_WANT_IPC_PARSE_VERSION
12 select BUILDTIME_EXTABLE_SORT if MMU
13 select CLONE_BACKWARDS
14 select CPU_PM if (SUSPEND || CPU_IDLE)
15 select DCACHE_WORD_ACCESS if HAVE_EFFICIENT_UNALIGNED_ACCESS
16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
18 select GENERIC_IDLE_POLL_SETUP
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
21 select GENERIC_PCI_IOMAP
22 select GENERIC_SCHED_CLOCK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
30 select HAVE_ARCH_TRACEHOOK
32 select HAVE_CONTEXT_TRACKING
33 select HAVE_C_RECORDMCOUNT
34 select HAVE_CC_STACKPROTECTOR
35 select HAVE_DEBUG_KMEMLEAK
36 select HAVE_DMA_API_DEBUG
38 select HAVE_DMA_CONTIGUOUS if MMU
39 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
40 select HAVE_EFFICIENT_UNALIGNED_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
41 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
42 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
43 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
44 select HAVE_GENERIC_DMA_COHERENT
45 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
46 select HAVE_IDE if PCI || ISA || PCMCIA
47 select HAVE_IRQ_TIME_ACCOUNTING
48 select HAVE_KERNEL_GZIP
49 select HAVE_KERNEL_LZ4
50 select HAVE_KERNEL_LZMA
51 select HAVE_KERNEL_LZO
53 select HAVE_KPROBES if !XIP_KERNEL
54 select HAVE_KRETPROBES if (HAVE_KPROBES)
56 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
57 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
58 select HAVE_PERF_EVENTS
60 select HAVE_PERF_USER_STACK_DUMP
61 select HAVE_REGS_AND_STACK_ACCESS_API
62 select HAVE_SYSCALL_TRACEPOINTS
64 select HAVE_VIRT_CPU_ACCOUNTING_GEN
65 select IRQ_FORCED_THREADING
67 select MODULES_USE_ELF_REL
70 select OLD_SIGSUSPEND3
71 select PERF_USE_VMALLOC
73 select SYS_SUPPORTS_APM_EMULATION
74 # Above selects are sorted alphabetically; please add new ones
75 # according to that. Thanks.
77 The ARM series is a line of low-power-consumption RISC chip designs
78 licensed by ARM Ltd and targeted at embedded applications and
79 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
80 manufactured, but legacy ARM-based PC hardware remains popular in
81 Europe. There is an ARM Linux project with a web page at
82 <http://www.arm.linux.org.uk/>.
84 config ARM_HAS_SG_CHAIN
87 config NEED_SG_DMA_LENGTH
90 config ARM_DMA_USE_IOMMU
92 select ARM_HAS_SG_CHAIN
93 select NEED_SG_DMA_LENGTH
97 config ARM_DMA_IOMMU_ALIGNMENT
98 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
102 DMA mapping framework by default aligns all buffers to the smallest
103 PAGE_SIZE order which is greater than or equal to the requested buffer
104 size. This works well for buffers up to a few hundreds kilobytes, but
105 for larger buffers it just a waste of address space. Drivers which has
106 relatively small addressing window (like 64Mib) might run out of
107 virtual space with just a few allocations.
109 With this parameter you can specify the maximum PAGE_SIZE order for
110 DMA IOMMU buffers. Larger buffers will be aligned only to this
111 specified order. The order is expressed as a power of two multiplied
119 config MIGHT_HAVE_PCI
122 config SYS_SUPPORTS_APM_EMULATION
127 select GENERIC_ALLOCATOR
138 The Extended Industry Standard Architecture (EISA) bus was
139 developed as an open alternative to the IBM MicroChannel bus.
141 The EISA bus provided some of the features of the IBM MicroChannel
142 bus while maintaining backward compatibility with cards made for
143 the older ISA bus. The EISA bus saw limited use between 1988 and
144 1995 when it was made obsolete by the PCI bus.
146 Say Y here if you are building a kernel for an EISA-based machine.
153 config STACKTRACE_SUPPORT
157 config HAVE_LATENCYTOP_SUPPORT
162 config LOCKDEP_SUPPORT
166 config TRACE_IRQFLAGS_SUPPORT
170 config RWSEM_GENERIC_SPINLOCK
174 config RWSEM_XCHGADD_ALGORITHM
177 config ARCH_HAS_ILOG2_U32
180 config ARCH_HAS_ILOG2_U64
183 config ARCH_HAS_CPUFREQ
186 Internal node to signify that the ARCH has CPUFREQ support
187 and that the relevant menu configurations are displayed for
190 config ARCH_HAS_BANDGAP
193 config GENERIC_HWEIGHT
197 config GENERIC_CALIBRATE_DELAY
201 config ARCH_MAY_HAVE_PC_FDC
207 config NEED_DMA_MAP_STATE
210 config ARCH_HAS_DMA_SET_COHERENT_MASK
213 config GENERIC_ISA_DMA
219 config NEED_RET_TO_USER
227 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
228 default DRAM_BASE if REMAP_VECTORS_TO_RAM
231 The base address of exception vectors. This must be two pages
234 config ARM_PATCH_PHYS_VIRT
235 bool "Patch physical to virtual translations at runtime" if EMBEDDED
237 depends on !XIP_KERNEL && MMU
238 depends on !ARCH_REALVIEW || !SPARSEMEM
240 Patch phys-to-virt and virt-to-phys translation functions at
241 boot and module load time according to the position of the
242 kernel in system memory.
244 This can only be used with non-XIP MMU kernels where the base
245 of physical memory is at a 16MB boundary.
247 Only disable this option if you know that you do not require
248 this feature (eg, building a kernel for a single machine) and
249 you need to shrink the kernel to the minimal size.
251 config NEED_MACH_GPIO_H
254 Select this when mach/gpio.h is required to provide special
255 definitions for this platform. The need for mach/gpio.h should
256 be avoided when possible.
258 config NEED_MACH_IO_H
261 Select this when mach/io.h is required to provide special
262 definitions for this platform. The need for mach/io.h should
263 be avoided when possible.
265 config NEED_MACH_MEMORY_H
268 Select this when mach/memory.h is required to provide special
269 definitions for this platform. The need for mach/memory.h should
270 be avoided when possible.
273 hex "Physical address of main memory" if MMU
274 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
275 default DRAM_BASE if !MMU
277 Please provide the physical address corresponding to the
278 location of main memory in your system.
284 source "init/Kconfig"
286 source "kernel/Kconfig.freezer"
291 bool "MMU-based Paged Memory Management Support"
294 Select if you want MMU-based virtualised addressing space
295 support by paged memory management. If unsure, say 'Y'.
298 # The "ARM system type" choice list is ordered alphabetically by option
299 # text. Please add new entries in the option alphabetic order.
302 prompt "ARM system type"
303 default ARCH_VERSATILE if !MMU
304 default ARCH_MULTIPLATFORM if MMU
306 config ARCH_MULTIPLATFORM
307 bool "Allow multiple platforms to be selected"
309 select ARM_PATCH_PHYS_VIRT
312 select MULTI_IRQ_HANDLER
316 config ARCH_INTEGRATOR
317 bool "ARM Ltd. Integrator family"
318 select ARCH_HAS_CPUFREQ
320 select ARM_PATCH_PHYS_VIRT
323 select COMMON_CLK_VERSATILE
324 select GENERIC_CLOCKEVENTS
327 select MULTI_IRQ_HANDLER
328 select NEED_MACH_MEMORY_H
329 select PLAT_VERSATILE
332 select VERSATILE_FPGA_IRQ
334 Support for ARM's Integrator platform.
337 bool "ARM Ltd. RealView family"
338 select ARCH_WANT_OPTIONAL_GPIOLIB
340 select ARM_TIMER_SP804
342 select COMMON_CLK_VERSATILE
343 select GENERIC_CLOCKEVENTS
344 select GPIO_PL061 if GPIOLIB
346 select NEED_MACH_MEMORY_H
347 select PLAT_VERSATILE
348 select PLAT_VERSATILE_CLCD
350 This enables support for ARM Ltd RealView boards.
352 config ARCH_VERSATILE
353 bool "ARM Ltd. Versatile family"
354 select ARCH_WANT_OPTIONAL_GPIOLIB
356 select ARM_TIMER_SP804
359 select GENERIC_CLOCKEVENTS
360 select HAVE_MACH_CLKDEV
362 select PLAT_VERSATILE
363 select PLAT_VERSATILE_CLCD
364 select PLAT_VERSATILE_CLOCK
365 select VERSATILE_FPGA_IRQ
367 This enables support for ARM Ltd Versatile board.
371 select ARCH_REQUIRE_GPIOLIB
374 select NEED_MACH_GPIO_H
375 select NEED_MACH_IO_H if PCCARD
377 select PINCTRL_AT91 if USE_OF
379 This enables support for systems based on Atmel
380 AT91RM9200 and AT91SAM9* processors.
383 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
384 select ARCH_REQUIRE_GPIOLIB
389 select GENERIC_CLOCKEVENTS
391 select MULTI_IRQ_HANDLER
394 Support for Cirrus Logic 711x/721x/731x based boards.
397 bool "Cortina Systems Gemini"
398 select ARCH_REQUIRE_GPIOLIB
401 select GENERIC_CLOCKEVENTS
403 Support for the Cortina Systems Gemini family SoCs
407 select ARCH_USES_GETTIMEOFFSET
410 select NEED_MACH_IO_H
411 select NEED_MACH_MEMORY_H
414 This is an evaluation board for the StrongARM processor available
415 from Digital. It has limited hardware on-board, including an
416 Ethernet interface, two PCMCIA sockets, two serial ports and a
420 bool "Energy Micro efm32"
422 select ARCH_REQUIRE_GPIOLIB
427 select GENERIC_CLOCKEVENTS
433 Support for Energy Micro's (now Silicon Labs) efm32 Giant Gecko
438 select ARCH_HAS_HOLES_MEMORYMODEL
439 select ARCH_REQUIRE_GPIOLIB
440 select ARCH_USES_GETTIMEOFFSET
445 select NEED_MACH_MEMORY_H
447 This enables support for the Cirrus EP93xx series of CPUs.
449 config ARCH_FOOTBRIDGE
453 select GENERIC_CLOCKEVENTS
455 select NEED_MACH_IO_H if !MMU
456 select NEED_MACH_MEMORY_H
458 Support for systems based on the DC21285 companion chip
459 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
462 bool "Hilscher NetX based"
466 select GENERIC_CLOCKEVENTS
468 This enables support for systems based on the Hilscher NetX Soc
474 select NEED_MACH_MEMORY_H
475 select NEED_RET_TO_USER
480 Support for Intel's IOP13XX (XScale) family of processors.
485 select ARCH_REQUIRE_GPIOLIB
488 select NEED_RET_TO_USER
492 Support for Intel's 80219 and IOP32X (XScale) family of
498 select ARCH_REQUIRE_GPIOLIB
501 select NEED_RET_TO_USER
505 Support for Intel's IOP33X (XScale) family of processors.
510 select ARCH_HAS_DMA_SET_COHERENT_MASK
511 select ARCH_SUPPORTS_BIG_ENDIAN
512 select ARCH_REQUIRE_GPIOLIB
515 select DMABOUNCE if PCI
516 select GENERIC_CLOCKEVENTS
517 select MIGHT_HAVE_PCI
518 select NEED_MACH_IO_H
519 select USB_EHCI_BIG_ENDIAN_DESC
520 select USB_EHCI_BIG_ENDIAN_MMIO
522 Support for Intel's IXP4XX (XScale) family of processors.
526 select ARCH_REQUIRE_GPIOLIB
528 select GENERIC_CLOCKEVENTS
529 select MIGHT_HAVE_PCI
533 select PLAT_ORION_LEGACY
534 select USB_ARCH_HAS_EHCI
536 Support for the Marvell Dove SoC 88AP510
539 bool "Marvell Kirkwood"
540 select ARCH_HAS_CPUFREQ
541 select ARCH_REQUIRE_GPIOLIB
543 select GENERIC_CLOCKEVENTS
548 select PINCTRL_KIRKWOOD
549 select PLAT_ORION_LEGACY
551 Support for the following Marvell Kirkwood series SoCs:
552 88F6180, 88F6192 and 88F6281.
555 bool "Marvell MV78xx0"
556 select ARCH_REQUIRE_GPIOLIB
558 select GENERIC_CLOCKEVENTS
561 select PLAT_ORION_LEGACY
563 Support for the following Marvell MV78xx0 series SoCs:
569 select ARCH_REQUIRE_GPIOLIB
571 select GENERIC_CLOCKEVENTS
574 select PLAT_ORION_LEGACY
576 Support for the following Marvell Orion 5x series SoCs:
577 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
578 Orion-2 (5281), Orion-1-90 (6183).
581 bool "Marvell PXA168/910/MMP2"
583 select ARCH_REQUIRE_GPIOLIB
585 select GENERIC_ALLOCATOR
586 select GENERIC_CLOCKEVENTS
589 select MULTI_IRQ_HANDLER
594 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
597 bool "Micrel/Kendin KS8695"
598 select ARCH_REQUIRE_GPIOLIB
601 select GENERIC_CLOCKEVENTS
602 select NEED_MACH_MEMORY_H
604 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
605 System-on-Chip devices.
608 bool "Nuvoton W90X900 CPU"
609 select ARCH_REQUIRE_GPIOLIB
613 select GENERIC_CLOCKEVENTS
615 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
616 At present, the w90x900 has been renamed nuc900, regarding
617 the ARM series product line, you can login the following
618 link address to know more.
620 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
621 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
625 select ARCH_REQUIRE_GPIOLIB
630 select GENERIC_CLOCKEVENTS
633 select USB_ARCH_HAS_OHCI
636 Support for the NXP LPC32XX family of processors
639 bool "PXA2xx/PXA3xx-based"
641 select ARCH_HAS_CPUFREQ
643 select ARCH_REQUIRE_GPIOLIB
644 select ARM_CPU_SUSPEND if PM
648 select GENERIC_CLOCKEVENTS
651 select MULTI_IRQ_HANDLER
655 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
658 bool "Qualcomm MSM (non-multiplatform)"
659 select ARCH_REQUIRE_GPIOLIB
661 select GENERIC_CLOCKEVENTS
663 Support for Qualcomm MSM/QSD based systems. This runs on the
664 apps processor of the MSM/QSD and depends on a shared memory
665 interface to the modem processor which runs the baseband
666 stack and controls some vital subsystems
667 (clock and power control, etc).
669 config ARCH_SHMOBILE_LEGACY
670 bool "Renesas ARM SoCs (non-multiplatform)"
672 select ARM_PATCH_PHYS_VIRT
674 select GENERIC_CLOCKEVENTS
675 select HAVE_ARM_SCU if SMP
676 select HAVE_ARM_TWD if SMP
677 select HAVE_MACH_CLKDEV
679 select MIGHT_HAVE_CACHE_L2X0
680 select MULTI_IRQ_HANDLER
683 select PM_GENERIC_DOMAINS if PM
686 Support for Renesas ARM SoC platforms using a non-multiplatform
687 kernel. This includes the SH-Mobile, R-Mobile, EMMA-Mobile, R-Car
693 select ARCH_MAY_HAVE_PC_FDC
694 select ARCH_SPARSEMEM_ENABLE
695 select ARCH_USES_GETTIMEOFFSET
698 select HAVE_PATA_PLATFORM
700 select NEED_MACH_IO_H
701 select NEED_MACH_MEMORY_H
705 On the Acorn Risc-PC, Linux can support the internal IDE disk and
706 CD-ROM interface, serial and parallel port, and the floppy drive.
710 select ARCH_HAS_CPUFREQ
712 select ARCH_REQUIRE_GPIOLIB
713 select ARCH_SPARSEMEM_ENABLE
718 select GENERIC_CLOCKEVENTS
721 select NEED_MACH_MEMORY_H
724 Support for StrongARM 11x0 based boards.
727 bool "Samsung S3C24XX SoCs"
728 select ARCH_HAS_CPUFREQ
729 select ARCH_REQUIRE_GPIOLIB
731 select CLKSRC_SAMSUNG_PWM
732 select GENERIC_CLOCKEVENTS
734 select HAVE_S3C2410_I2C if I2C
735 select HAVE_S3C2410_WATCHDOG if WATCHDOG
736 select HAVE_S3C_RTC if RTC_CLASS
737 select MULTI_IRQ_HANDLER
738 select NEED_MACH_IO_H
741 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
742 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
743 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
744 Samsung SMDK2410 development board (and derivatives).
747 bool "Samsung S3C64XX"
748 select ARCH_HAS_CPUFREQ
749 select ARCH_REQUIRE_GPIOLIB
753 select CLKSRC_SAMSUNG_PWM
756 select GENERIC_CLOCKEVENTS
758 select HAVE_S3C2410_I2C if I2C
759 select HAVE_S3C2410_WATCHDOG if WATCHDOG
763 select PM_GENERIC_DOMAINS
765 select S3C_GPIO_TRACK
767 select SAMSUNG_WAKEMASK
768 select SAMSUNG_WDT_RESET
769 select USB_ARCH_HAS_OHCI
771 Samsung S3C64XX series based systems
774 bool "Samsung S5P6440 S5P6450"
776 select CLKSRC_SAMSUNG_PWM
778 select GENERIC_CLOCKEVENTS
780 select HAVE_S3C2410_I2C if I2C
781 select HAVE_S3C2410_WATCHDOG if WATCHDOG
782 select HAVE_S3C_RTC if RTC_CLASS
783 select NEED_MACH_GPIO_H
785 select SAMSUNG_WDT_RESET
787 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
791 bool "Samsung S5PC100"
792 select ARCH_REQUIRE_GPIOLIB
794 select CLKSRC_SAMSUNG_PWM
796 select GENERIC_CLOCKEVENTS
798 select HAVE_S3C2410_I2C if I2C
799 select HAVE_S3C2410_WATCHDOG if WATCHDOG
800 select HAVE_S3C_RTC if RTC_CLASS
801 select NEED_MACH_GPIO_H
803 select SAMSUNG_WDT_RESET
805 Samsung S5PC100 series based systems
808 bool "Samsung S5PV210/S5PC110"
809 select ARCH_HAS_CPUFREQ
810 select ARCH_HAS_HOLES_MEMORYMODEL
811 select ARCH_SPARSEMEM_ENABLE
813 select CLKSRC_SAMSUNG_PWM
815 select GENERIC_CLOCKEVENTS
817 select HAVE_S3C2410_I2C if I2C
818 select HAVE_S3C2410_WATCHDOG if WATCHDOG
819 select HAVE_S3C_RTC if RTC_CLASS
820 select NEED_MACH_GPIO_H
821 select NEED_MACH_MEMORY_H
824 Samsung S5PV210/S5PC110 series based systems
827 bool "Samsung EXYNOS"
828 select ARCH_HAS_CPUFREQ
829 select ARCH_HAS_HOLES_MEMORYMODEL
830 select ARCH_REQUIRE_GPIOLIB
831 select ARCH_SPARSEMEM_ENABLE
835 select GENERIC_CLOCKEVENTS
836 select HAVE_S3C2410_I2C if I2C
837 select HAVE_S3C2410_WATCHDOG if WATCHDOG
838 select HAVE_S3C_RTC if RTC_CLASS
839 select NEED_MACH_MEMORY_H
843 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
847 select ARCH_HAS_HOLES_MEMORYMODEL
848 select ARCH_REQUIRE_GPIOLIB
850 select GENERIC_ALLOCATOR
851 select GENERIC_CLOCKEVENTS
852 select GENERIC_IRQ_CHIP
858 Support for TI's DaVinci platform.
863 select ARCH_HAS_CPUFREQ
864 select ARCH_HAS_HOLES_MEMORYMODEL
866 select ARCH_REQUIRE_GPIOLIB
869 select GENERIC_CLOCKEVENTS
870 select GENERIC_IRQ_CHIP
873 select NEED_MACH_IO_H if PCCARD
874 select NEED_MACH_MEMORY_H
876 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
880 menu "Multiple platform selection"
881 depends on ARCH_MULTIPLATFORM
883 comment "CPU Core family selection"
885 config ARCH_MULTI_V4T
886 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
887 depends on !ARCH_MULTI_V6_V7
888 select ARCH_MULTI_V4_V5
889 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
890 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
891 CPU_ARM925T || CPU_ARM940T)
894 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
895 depends on !ARCH_MULTI_V6_V7
896 select ARCH_MULTI_V4_V5
897 select CPU_ARM926T if !(CPU_ARM946E || CPU_ARM1020 || \
898 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
899 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
901 config ARCH_MULTI_V4_V5
905 bool "ARMv6 based platforms (ARM11)"
906 select ARCH_MULTI_V6_V7
910 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
912 select ARCH_MULTI_V6_V7
915 config ARCH_MULTI_V6_V7
918 config ARCH_MULTI_CPU_AUTO
919 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
925 # This is sorted alphabetically by mach-* pathname. However, plat-*
926 # Kconfigs may be included either alphabetically (according to the
927 # plat- suffix) or along side the corresponding mach-* source.
929 source "arch/arm/mach-mvebu/Kconfig"
931 source "arch/arm/mach-at91/Kconfig"
933 source "arch/arm/mach-bcm/Kconfig"
935 source "arch/arm/mach-bcm2835/Kconfig"
937 source "arch/arm/mach-berlin/Kconfig"
939 source "arch/arm/mach-clps711x/Kconfig"
941 source "arch/arm/mach-cns3xxx/Kconfig"
943 source "arch/arm/mach-davinci/Kconfig"
945 source "arch/arm/mach-dove/Kconfig"
947 source "arch/arm/mach-ep93xx/Kconfig"
949 source "arch/arm/mach-footbridge/Kconfig"
951 source "arch/arm/mach-gemini/Kconfig"
953 source "arch/arm/mach-highbank/Kconfig"
955 source "arch/arm/mach-hisi/Kconfig"
957 source "arch/arm/mach-integrator/Kconfig"
959 source "arch/arm/mach-iop32x/Kconfig"
961 source "arch/arm/mach-iop33x/Kconfig"
963 source "arch/arm/mach-iop13xx/Kconfig"
965 source "arch/arm/mach-ixp4xx/Kconfig"
967 source "arch/arm/mach-keystone/Kconfig"
969 source "arch/arm/mach-kirkwood/Kconfig"
971 source "arch/arm/mach-ks8695/Kconfig"
973 source "arch/arm/mach-msm/Kconfig"
975 source "arch/arm/mach-moxart/Kconfig"
977 source "arch/arm/mach-mv78xx0/Kconfig"
979 source "arch/arm/mach-imx/Kconfig"
981 source "arch/arm/mach-mxs/Kconfig"
983 source "arch/arm/mach-netx/Kconfig"
985 source "arch/arm/mach-nomadik/Kconfig"
987 source "arch/arm/mach-nspire/Kconfig"
989 source "arch/arm/plat-omap/Kconfig"
991 source "arch/arm/mach-omap1/Kconfig"
993 source "arch/arm/mach-omap2/Kconfig"
995 source "arch/arm/mach-orion5x/Kconfig"
997 source "arch/arm/mach-picoxcell/Kconfig"
999 source "arch/arm/mach-pxa/Kconfig"
1000 source "arch/arm/plat-pxa/Kconfig"
1002 source "arch/arm/mach-mmp/Kconfig"
1004 source "arch/arm/mach-qcom/Kconfig"
1006 source "arch/arm/mach-realview/Kconfig"
1008 source "arch/arm/mach-rockchip/Kconfig"
1010 source "arch/arm/mach-sa1100/Kconfig"
1012 source "arch/arm/plat-samsung/Kconfig"
1014 source "arch/arm/mach-socfpga/Kconfig"
1016 source "arch/arm/mach-spear/Kconfig"
1018 source "arch/arm/mach-sti/Kconfig"
1020 source "arch/arm/mach-s3c24xx/Kconfig"
1022 source "arch/arm/mach-s3c64xx/Kconfig"
1024 source "arch/arm/mach-s5p64x0/Kconfig"
1026 source "arch/arm/mach-s5pc100/Kconfig"
1028 source "arch/arm/mach-s5pv210/Kconfig"
1030 source "arch/arm/mach-exynos/Kconfig"
1032 source "arch/arm/mach-shmobile/Kconfig"
1034 source "arch/arm/mach-sunxi/Kconfig"
1036 source "arch/arm/mach-prima2/Kconfig"
1038 source "arch/arm/mach-tegra/Kconfig"
1040 source "arch/arm/mach-u300/Kconfig"
1042 source "arch/arm/mach-ux500/Kconfig"
1044 source "arch/arm/mach-versatile/Kconfig"
1046 source "arch/arm/mach-vexpress/Kconfig"
1047 source "arch/arm/plat-versatile/Kconfig"
1049 source "arch/arm/mach-virt/Kconfig"
1051 source "arch/arm/mach-vt8500/Kconfig"
1053 source "arch/arm/mach-w90x900/Kconfig"
1055 source "arch/arm/mach-zynq/Kconfig"
1057 # Definitions to make life easier
1063 select GENERIC_CLOCKEVENTS
1069 select GENERIC_IRQ_CHIP
1072 config PLAT_ORION_LEGACY
1079 config PLAT_VERSATILE
1082 config ARM_TIMER_SP804
1085 select CLKSRC_OF if OF
1087 source "arch/arm/firmware/Kconfig"
1089 source arch/arm/mm/Kconfig
1093 default 16 if ARCH_EP93XX
1097 bool "Enable iWMMXt support" if !CPU_PJ4
1098 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1099 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1101 Enable support for iWMMXt context switching at run time if
1102 running on a CPU that supports it.
1104 config MULTI_IRQ_HANDLER
1107 Allow each machine to specify it's own IRQ handler at run time.
1110 source "arch/arm/Kconfig-nommu"
1113 config PJ4B_ERRATA_4742
1114 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1115 depends on CPU_PJ4B && MACH_ARMADA_370
1118 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1119 Event (WFE) IDLE states, a specific timing sensitivity exists between
1120 the retiring WFI/WFE instructions and the newly issued subsequent
1121 instructions. This sensitivity can result in a CPU hang scenario.
1123 The software must insert either a Data Synchronization Barrier (DSB)
1124 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1127 config ARM_ERRATA_326103
1128 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1131 Executing a SWP instruction to read-only memory does not set bit 11
1132 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1133 treat the access as a read, preventing a COW from occurring and
1134 causing the faulting task to livelock.
1136 config ARM_ERRATA_411920
1137 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1138 depends on CPU_V6 || CPU_V6K
1140 Invalidation of the Instruction Cache operation can
1141 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1142 It does not affect the MPCore. This option enables the ARM Ltd.
1143 recommended workaround.
1145 config ARM_ERRATA_430973
1146 bool "ARM errata: Stale prediction on replaced interworking branch"
1149 This option enables the workaround for the 430973 Cortex-A8
1150 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1151 interworking branch is replaced with another code sequence at the
1152 same virtual address, whether due to self-modifying code or virtual
1153 to physical address re-mapping, Cortex-A8 does not recover from the
1154 stale interworking branch prediction. This results in Cortex-A8
1155 executing the new code sequence in the incorrect ARM or Thumb state.
1156 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1157 and also flushes the branch target cache at every context switch.
1158 Note that setting specific bits in the ACTLR register may not be
1159 available in non-secure mode.
1161 config ARM_ERRATA_458693
1162 bool "ARM errata: Processor deadlock when a false hazard is created"
1164 depends on !ARCH_MULTIPLATFORM
1166 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1167 erratum. For very specific sequences of memory operations, it is
1168 possible for a hazard condition intended for a cache line to instead
1169 be incorrectly associated with a different cache line. This false
1170 hazard might then cause a processor deadlock. The workaround enables
1171 the L1 caching of the NEON accesses and disables the PLD instruction
1172 in the ACTLR register. Note that setting specific bits in the ACTLR
1173 register may not be available in non-secure mode.
1175 config ARM_ERRATA_460075
1176 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1178 depends on !ARCH_MULTIPLATFORM
1180 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1181 erratum. Any asynchronous access to the L2 cache may encounter a
1182 situation in which recent store transactions to the L2 cache are lost
1183 and overwritten with stale memory contents from external memory. The
1184 workaround disables the write-allocate mode for the L2 cache via the
1185 ACTLR register. Note that setting specific bits in the ACTLR register
1186 may not be available in non-secure mode.
1188 config ARM_ERRATA_742230
1189 bool "ARM errata: DMB operation may be faulty"
1190 depends on CPU_V7 && SMP
1191 depends on !ARCH_MULTIPLATFORM
1193 This option enables the workaround for the 742230 Cortex-A9
1194 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1195 between two write operations may not ensure the correct visibility
1196 ordering of the two writes. This workaround sets a specific bit in
1197 the diagnostic register of the Cortex-A9 which causes the DMB
1198 instruction to behave as a DSB, ensuring the correct behaviour of
1201 config ARM_ERRATA_742231
1202 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1203 depends on CPU_V7 && SMP
1204 depends on !ARCH_MULTIPLATFORM
1206 This option enables the workaround for the 742231 Cortex-A9
1207 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1208 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1209 accessing some data located in the same cache line, may get corrupted
1210 data due to bad handling of the address hazard when the line gets
1211 replaced from one of the CPUs at the same time as another CPU is
1212 accessing it. This workaround sets specific bits in the diagnostic
1213 register of the Cortex-A9 which reduces the linefill issuing
1214 capabilities of the processor.
1216 config PL310_ERRATA_588369
1217 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1218 depends on CACHE_L2X0
1220 The PL310 L2 cache controller implements three types of Clean &
1221 Invalidate maintenance operations: by Physical Address
1222 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1223 They are architecturally defined to behave as the execution of a
1224 clean operation followed immediately by an invalidate operation,
1225 both performing to the same memory location. This functionality
1226 is not correctly implemented in PL310 as clean lines are not
1227 invalidated as a result of these operations.
1229 config ARM_ERRATA_643719
1230 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1231 depends on CPU_V7 && SMP
1233 This option enables the workaround for the 643719 Cortex-A9 (prior to
1234 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1235 register returns zero when it should return one. The workaround
1236 corrects this value, ensuring cache maintenance operations which use
1237 it behave as intended and avoiding data corruption.
1239 config ARM_ERRATA_720789
1240 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1243 This option enables the workaround for the 720789 Cortex-A9 (prior to
1244 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1245 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1246 As a consequence of this erratum, some TLB entries which should be
1247 invalidated are not, resulting in an incoherency in the system page
1248 tables. The workaround changes the TLB flushing routines to invalidate
1249 entries regardless of the ASID.
1251 config PL310_ERRATA_727915
1252 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1253 depends on CACHE_L2X0
1255 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1256 operation (offset 0x7FC). This operation runs in background so that
1257 PL310 can handle normal accesses while it is in progress. Under very
1258 rare circumstances, due to this erratum, write data can be lost when
1259 PL310 treats a cacheable write transaction during a Clean &
1260 Invalidate by Way operation.
1262 config ARM_ERRATA_743622
1263 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1265 depends on !ARCH_MULTIPLATFORM
1267 This option enables the workaround for the 743622 Cortex-A9
1268 (r2p*) erratum. Under very rare conditions, a faulty
1269 optimisation in the Cortex-A9 Store Buffer may lead to data
1270 corruption. This workaround sets a specific bit in the diagnostic
1271 register of the Cortex-A9 which disables the Store Buffer
1272 optimisation, preventing the defect from occurring. This has no
1273 visible impact on the overall performance or power consumption of the
1276 config ARM_ERRATA_751472
1277 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1279 depends on !ARCH_MULTIPLATFORM
1281 This option enables the workaround for the 751472 Cortex-A9 (prior
1282 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1283 completion of a following broadcasted operation if the second
1284 operation is received by a CPU before the ICIALLUIS has completed,
1285 potentially leading to corrupted entries in the cache or TLB.
1287 config PL310_ERRATA_753970
1288 bool "PL310 errata: cache sync operation may be faulty"
1289 depends on CACHE_PL310
1291 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1293 Under some condition the effect of cache sync operation on
1294 the store buffer still remains when the operation completes.
1295 This means that the store buffer is always asked to drain and
1296 this prevents it from merging any further writes. The workaround
1297 is to replace the normal offset of cache sync operation (0x730)
1298 by another offset targeting an unmapped PL310 register 0x740.
1299 This has the same effect as the cache sync operation: store buffer
1300 drain and waiting for all buffers empty.
1302 config ARM_ERRATA_754322
1303 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1306 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1307 r3p*) erratum. A speculative memory access may cause a page table walk
1308 which starts prior to an ASID switch but completes afterwards. This
1309 can populate the micro-TLB with a stale entry which may be hit with
1310 the new ASID. This workaround places two dsb instructions in the mm
1311 switching code so that no page table walks can cross the ASID switch.
1313 config ARM_ERRATA_754327
1314 bool "ARM errata: no automatic Store Buffer drain"
1315 depends on CPU_V7 && SMP
1317 This option enables the workaround for the 754327 Cortex-A9 (prior to
1318 r2p0) erratum. The Store Buffer does not have any automatic draining
1319 mechanism and therefore a livelock may occur if an external agent
1320 continuously polls a memory location waiting to observe an update.
1321 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1322 written polling loops from denying visibility of updates to memory.
1324 config ARM_ERRATA_364296
1325 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1328 This options enables the workaround for the 364296 ARM1136
1329 r0p2 erratum (possible cache data corruption with
1330 hit-under-miss enabled). It sets the undocumented bit 31 in
1331 the auxiliary control register and the FI bit in the control
1332 register, thus disabling hit-under-miss without putting the
1333 processor into full low interrupt latency mode. ARM11MPCore
1336 config ARM_ERRATA_764369
1337 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1338 depends on CPU_V7 && SMP
1340 This option enables the workaround for erratum 764369
1341 affecting Cortex-A9 MPCore with two or more processors (all
1342 current revisions). Under certain timing circumstances, a data
1343 cache line maintenance operation by MVA targeting an Inner
1344 Shareable memory region may fail to proceed up to either the
1345 Point of Coherency or to the Point of Unification of the
1346 system. This workaround adds a DSB instruction before the
1347 relevant cache maintenance functions and sets a specific bit
1348 in the diagnostic control register of the SCU.
1350 config PL310_ERRATA_769419
1351 bool "PL310 errata: no automatic Store Buffer drain"
1352 depends on CACHE_L2X0
1354 On revisions of the PL310 prior to r3p2, the Store Buffer does
1355 not automatically drain. This can cause normal, non-cacheable
1356 writes to be retained when the memory system is idle, leading
1357 to suboptimal I/O performance for drivers using coherent DMA.
1358 This option adds a write barrier to the cpu_idle loop so that,
1359 on systems with an outer cache, the store buffer is drained
1362 config ARM_ERRATA_775420
1363 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1366 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1367 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1368 operation aborts with MMU exception, it might cause the processor
1369 to deadlock. This workaround puts DSB before executing ISB if
1370 an abort may occur on cache maintenance.
1372 config ARM_ERRATA_798181
1373 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1374 depends on CPU_V7 && SMP
1376 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1377 adequately shooting down all use of the old entries. This
1378 option enables the Linux kernel workaround for this erratum
1379 which sends an IPI to the CPUs that are running the same ASID
1380 as the one being invalidated.
1382 config ARM_ERRATA_773022
1383 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1386 This option enables the workaround for the 773022 Cortex-A15
1387 (up to r0p4) erratum. In certain rare sequences of code, the
1388 loop buffer may deliver incorrect instructions. This
1389 workaround disables the loop buffer to avoid the erratum.
1393 source "arch/arm/common/Kconfig"
1403 Find out whether you have ISA slots on your motherboard. ISA is the
1404 name of a bus system, i.e. the way the CPU talks to the other stuff
1405 inside your box. Other bus systems are PCI, EISA, MicroChannel
1406 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1407 newer boards don't support it. If you have ISA, say Y, otherwise N.
1409 # Select ISA DMA controller support
1414 # Select ISA DMA interface
1419 bool "PCI support" if MIGHT_HAVE_PCI
1421 Find out whether you have a PCI motherboard. PCI is the name of a
1422 bus system, i.e. the way the CPU talks to the other stuff inside
1423 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1424 VESA. If you have PCI, say Y, otherwise N.
1430 config PCI_NANOENGINE
1431 bool "BSE nanoEngine PCI support"
1432 depends on SA1100_NANOENGINE
1434 Enable PCI on the BSE nanoEngine board.
1439 config PCI_HOST_ITE8152
1441 depends on PCI && MACH_ARMCORE
1445 source "drivers/pci/Kconfig"
1446 source "drivers/pci/pcie/Kconfig"
1448 source "drivers/pcmcia/Kconfig"
1452 menu "Kernel Features"
1457 This option should be selected by machines which have an SMP-
1460 The only effect of this option is to make the SMP-related
1461 options available to the user for configuration.
1464 bool "Symmetric Multi-Processing"
1465 depends on CPU_V6K || CPU_V7
1466 depends on GENERIC_CLOCKEVENTS
1468 depends on MMU || ARM_MPU
1470 This enables support for systems with more than one CPU. If you have
1471 a system with only one CPU, say N. If you have a system with more
1472 than one CPU, say Y.
1474 If you say N here, the kernel will run on uni- and multiprocessor
1475 machines, but will use only one CPU of a multiprocessor machine. If
1476 you say Y here, the kernel will run on many, but not all,
1477 uniprocessor machines. On a uniprocessor machine, the kernel
1478 will run faster if you say N here.
1480 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1481 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1482 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1484 If you don't know what to do here, say N.
1487 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1488 depends on SMP && !XIP_KERNEL && MMU
1491 SMP kernels contain instructions which fail on non-SMP processors.
1492 Enabling this option allows the kernel to modify itself to make
1493 these instructions safe. Disabling it allows about 1K of space
1496 If you don't know what to do here, say Y.
1498 config ARM_CPU_TOPOLOGY
1499 bool "Support cpu topology definition"
1500 depends on SMP && CPU_V7
1503 Support ARM cpu topology definition. The MPIDR register defines
1504 affinity between processors which is then used to describe the cpu
1505 topology of an ARM System.
1508 bool "Multi-core scheduler support"
1509 depends on ARM_CPU_TOPOLOGY
1511 Multi-core scheduler support improves the CPU scheduler's decision
1512 making when dealing with multi-core CPU chips at a cost of slightly
1513 increased overhead in some places. If unsure say N here.
1516 bool "SMT scheduler support"
1517 depends on ARM_CPU_TOPOLOGY
1519 Improves the CPU scheduler's decision making when dealing with
1520 MultiThreading at a cost of slightly increased overhead in some
1521 places. If unsure say N here.
1526 This option enables support for the ARM system coherency unit
1528 config HAVE_ARM_ARCH_TIMER
1529 bool "Architected timer support"
1531 select ARM_ARCH_TIMER
1532 select GENERIC_CLOCKEVENTS
1534 This option enables support for the ARM architected timer
1539 select CLKSRC_OF if OF
1541 This options enables support for the ARM timer and watchdog unit
1544 bool "Multi-Cluster Power Management"
1545 depends on CPU_V7 && SMP
1547 This option provides the common power management infrastructure
1548 for (multi-)cluster based systems, such as big.LITTLE based
1552 bool "big.LITTLE support (Experimental)"
1553 depends on CPU_V7 && SMP
1556 This option enables support selections for the big.LITTLE
1557 system architecture.
1560 bool "big.LITTLE switcher support"
1561 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1563 select ARM_CPU_SUSPEND
1565 The big.LITTLE "switcher" provides the core functionality to
1566 transparently handle transition between a cluster of A15's
1567 and a cluster of A7's in a big.LITTLE system.
1569 config BL_SWITCHER_DUMMY_IF
1570 tristate "Simple big.LITTLE switcher user interface"
1571 depends on BL_SWITCHER && DEBUG_KERNEL
1573 This is a simple and dummy char dev interface to control
1574 the big.LITTLE switcher core code. It is meant for
1575 debugging purposes only.
1578 prompt "Memory split"
1581 Select the desired split between kernel and user memory.
1583 If you are not absolutely sure what you are doing, leave this
1587 bool "3G/1G user/kernel split"
1589 bool "2G/2G user/kernel split"
1591 bool "1G/3G user/kernel split"
1596 default 0x40000000 if VMSPLIT_1G
1597 default 0x80000000 if VMSPLIT_2G
1601 int "Maximum number of CPUs (2-32)"
1607 bool "Support for hot-pluggable CPUs"
1610 Say Y here to experiment with turning CPUs off and on. CPUs
1611 can be controlled through /sys/devices/system/cpu.
1614 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1617 Say Y here if you want Linux to communicate with system firmware
1618 implementing the PSCI specification for CPU-centric power
1619 management operations described in ARM document number ARM DEN
1620 0022A ("Power State Coordination Interface System Software on
1623 # The GPIO number here must be sorted by descending number. In case of
1624 # a multiplatform kernel, we just want the highest value required by the
1625 # selected platforms.
1628 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1629 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX || ARCH_S3C24XX || ARCH_S3C64XX
1630 default 392 if ARCH_U8500
1631 default 352 if ARCH_VT8500
1632 default 288 if ARCH_SUNXI
1633 default 264 if MACH_H4700
1636 Maximum number of GPIOs in the system.
1638 If unsure, leave the default value.
1640 source kernel/Kconfig.preempt
1644 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1645 ARCH_S5PV210 || ARCH_EXYNOS4
1646 default AT91_TIMER_HZ if ARCH_AT91
1647 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE_LEGACY
1651 depends on HZ_FIXED = 0
1652 prompt "Timer frequency"
1676 default HZ_FIXED if HZ_FIXED != 0
1677 default 100 if HZ_100
1678 default 200 if HZ_200
1679 default 250 if HZ_250
1680 default 300 if HZ_300
1681 default 500 if HZ_500
1685 def_bool HIGH_RES_TIMERS
1687 config THUMB2_KERNEL
1688 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1689 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1690 default y if CPU_THUMBONLY
1692 select ARM_ASM_UNIFIED
1695 By enabling this option, the kernel will be compiled in
1696 Thumb-2 mode. A compiler/assembler that understand the unified
1697 ARM-Thumb syntax is needed.
1701 config THUMB2_AVOID_R_ARM_THM_JUMP11
1702 bool "Work around buggy Thumb-2 short branch relocations in gas"
1703 depends on THUMB2_KERNEL && MODULES
1706 Various binutils versions can resolve Thumb-2 branches to
1707 locally-defined, preemptible global symbols as short-range "b.n"
1708 branch instructions.
1710 This is a problem, because there's no guarantee the final
1711 destination of the symbol, or any candidate locations for a
1712 trampoline, are within range of the branch. For this reason, the
1713 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1714 relocation in modules at all, and it makes little sense to add
1717 The symptom is that the kernel fails with an "unsupported
1718 relocation" error when loading some modules.
1720 Until fixed tools are available, passing
1721 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1722 code which hits this problem, at the cost of a bit of extra runtime
1723 stack usage in some cases.
1725 The problem is described in more detail at:
1726 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1728 Only Thumb-2 kernels are affected.
1730 Unless you are sure your tools don't have this problem, say Y.
1732 config ARM_ASM_UNIFIED
1736 bool "Use the ARM EABI to compile the kernel"
1738 This option allows for the kernel to be compiled using the latest
1739 ARM ABI (aka EABI). This is only useful if you are using a user
1740 space environment that is also compiled with EABI.
1742 Since there are major incompatibilities between the legacy ABI and
1743 EABI, especially with regard to structure member alignment, this
1744 option also changes the kernel syscall calling convention to
1745 disambiguate both ABIs and allow for backward compatibility support
1746 (selected with CONFIG_OABI_COMPAT).
1748 To use this you need GCC version 4.0.0 or later.
1751 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1752 depends on AEABI && !THUMB2_KERNEL
1754 This option preserves the old syscall interface along with the
1755 new (ARM EABI) one. It also provides a compatibility layer to
1756 intercept syscalls that have structure arguments which layout
1757 in memory differs between the legacy ABI and the new ARM EABI
1758 (only for non "thumb" binaries). This option adds a tiny
1759 overhead to all syscalls and produces a slightly larger kernel.
1761 The seccomp filter system will not be available when this is
1762 selected, since there is no way yet to sensibly distinguish
1763 between calling conventions during filtering.
1765 If you know you'll be using only pure EABI user space then you
1766 can say N here. If this option is not selected and you attempt
1767 to execute a legacy ABI binary then the result will be
1768 UNPREDICTABLE (in fact it can be predicted that it won't work
1769 at all). If in doubt say N.
1771 config ARCH_HAS_HOLES_MEMORYMODEL
1774 config ARCH_SPARSEMEM_ENABLE
1777 config ARCH_SPARSEMEM_DEFAULT
1778 def_bool ARCH_SPARSEMEM_ENABLE
1780 config ARCH_SELECT_MEMORY_MODEL
1781 def_bool ARCH_SPARSEMEM_ENABLE
1783 config HAVE_ARCH_PFN_VALID
1784 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1787 bool "High Memory Support"
1790 The address space of ARM processors is only 4 Gigabytes large
1791 and it has to accommodate user address space, kernel address
1792 space as well as some memory mapped IO. That means that, if you
1793 have a large amount of physical memory and/or IO, not all of the
1794 memory can be "permanently mapped" by the kernel. The physical
1795 memory that is not permanently mapped is called "high memory".
1797 Depending on the selected kernel/user memory split, minimum
1798 vmalloc space and actual amount of RAM, you may not need this
1799 option which should result in a slightly faster kernel.
1804 bool "Allocate 2nd-level pagetables from highmem"
1807 config HW_PERF_EVENTS
1808 bool "Enable hardware performance counter support for perf events"
1809 depends on PERF_EVENTS
1812 Enable hardware performance counter support for perf events. If
1813 disabled, perf events will use software events only.
1815 config SYS_SUPPORTS_HUGETLBFS
1819 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1823 config ARCH_WANT_GENERAL_HUGETLB
1828 config FORCE_MAX_ZONEORDER
1829 int "Maximum zone order" if ARCH_SHMOBILE_LEGACY
1830 range 11 64 if ARCH_SHMOBILE_LEGACY
1831 default "12" if SOC_AM33XX
1832 default "9" if SA1111 || ARCH_EFM32
1835 The kernel memory allocator divides physically contiguous memory
1836 blocks into "zones", where each zone is a power of two number of
1837 pages. This option selects the largest power of two that the kernel
1838 keeps in the memory allocator. If you need to allocate very large
1839 blocks of physically contiguous memory, then you may need to
1840 increase this value.
1842 This config option is actually maximum order plus one. For example,
1843 a value of 11 means that the largest free memory block is 2^10 pages.
1845 config ALIGNMENT_TRAP
1847 depends on CPU_CP15_MMU
1848 default y if !ARCH_EBSA110
1849 select HAVE_PROC_CPU if PROC_FS
1851 ARM processors cannot fetch/store information which is not
1852 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1853 address divisible by 4. On 32-bit ARM processors, these non-aligned
1854 fetch/store instructions will be emulated in software if you say
1855 here, which has a severe performance impact. This is necessary for
1856 correct operation of some network protocols. With an IP-only
1857 configuration it is safe to say N, otherwise say Y.
1859 config UACCESS_WITH_MEMCPY
1860 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1862 default y if CPU_FEROCEON
1864 Implement faster copy_to_user and clear_user methods for CPU
1865 cores where a 8-word STM instruction give significantly higher
1866 memory write throughput than a sequence of individual 32bit stores.
1868 A possible side effect is a slight increase in scheduling latency
1869 between threads sharing the same address space if they invoke
1870 such copy operations with large buffers.
1872 However, if the CPU data cache is using a write-allocate mode,
1873 this option is unlikely to provide any performance gain.
1877 prompt "Enable seccomp to safely compute untrusted bytecode"
1879 This kernel feature is useful for number crunching applications
1880 that may need to compute untrusted bytecode during their
1881 execution. By using pipes or other transports made available to
1882 the process as file descriptors supporting the read/write
1883 syscalls, it's possible to isolate those applications in
1884 their own address space using seccomp. Once seccomp is
1885 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1886 and the task is only allowed to execute a few safe syscalls
1887 defined by each seccomp mode.
1900 bool "Xen guest support on ARM (EXPERIMENTAL)"
1901 depends on ARM && AEABI && OF
1902 depends on CPU_V7 && !CPU_V6
1903 depends on !GENERIC_ATOMIC64
1906 select ARCH_DMA_ADDR_T_64BIT
1908 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1915 bool "Flattened Device Tree support"
1918 select OF_EARLY_FLATTREE
1920 Include support for flattened device tree machine descriptions.
1923 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1926 This is the traditional way of passing data to the kernel at boot
1927 time. If you are solely relying on the flattened device tree (or
1928 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1929 to remove ATAGS support from your kernel binary. If unsure,
1932 config DEPRECATED_PARAM_STRUCT
1933 bool "Provide old way to pass kernel parameters"
1936 This was deprecated in 2001 and announced to live on for 5 years.
1937 Some old boot loaders still use this way.
1939 # Compressed boot loader in ROM. Yes, we really want to ask about
1940 # TEXT and BSS so we preserve their values in the config files.
1941 config ZBOOT_ROM_TEXT
1942 hex "Compressed ROM boot loader base address"
1945 The physical address at which the ROM-able zImage is to be
1946 placed in the target. Platforms which normally make use of
1947 ROM-able zImage formats normally set this to a suitable
1948 value in their defconfig file.
1950 If ZBOOT_ROM is not enabled, this has no effect.
1952 config ZBOOT_ROM_BSS
1953 hex "Compressed ROM boot loader BSS address"
1956 The base address of an area of read/write memory in the target
1957 for the ROM-able zImage which must be available while the
1958 decompressor is running. It must be large enough to hold the
1959 entire decompressed kernel plus an additional 128 KiB.
1960 Platforms which normally make use of ROM-able zImage formats
1961 normally set this to a suitable value in their defconfig file.
1963 If ZBOOT_ROM is not enabled, this has no effect.
1966 bool "Compressed boot loader in ROM/flash"
1967 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1968 depends on !ARM_APPENDED_DTB && !XIP_KERNEL && !AUTO_ZRELADDR
1970 Say Y here if you intend to execute your compressed kernel image
1971 (zImage) directly from ROM or flash. If unsure, say N.
1974 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1975 depends on ZBOOT_ROM && ARCH_SH7372
1976 default ZBOOT_ROM_NONE
1978 Include experimental SD/MMC loading code in the ROM-able zImage.
1979 With this enabled it is possible to write the ROM-able zImage
1980 kernel image to an MMC or SD card and boot the kernel straight
1981 from the reset vector. At reset the processor Mask ROM will load
1982 the first part of the ROM-able zImage which in turn loads the
1983 rest the kernel image to RAM.
1985 config ZBOOT_ROM_NONE
1986 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1988 Do not load image from SD or MMC
1990 config ZBOOT_ROM_MMCIF
1991 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1993 Load image from MMCIF hardware block.
1995 config ZBOOT_ROM_SH_MOBILE_SDHI
1996 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1998 Load image from SDHI hardware block
2002 config ARM_APPENDED_DTB
2003 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
2006 With this option, the boot code will look for a device tree binary
2007 (DTB) appended to zImage
2008 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
2010 This is meant as a backward compatibility convenience for those
2011 systems with a bootloader that can't be upgraded to accommodate
2012 the documented boot protocol using a device tree.
2014 Beware that there is very little in terms of protection against
2015 this option being confused by leftover garbage in memory that might
2016 look like a DTB header after a reboot if no actual DTB is appended
2017 to zImage. Do not leave this option active in a production kernel
2018 if you don't intend to always append a DTB. Proper passing of the
2019 location into r2 of a bootloader provided DTB is always preferable
2022 config ARM_ATAG_DTB_COMPAT
2023 bool "Supplement the appended DTB with traditional ATAG information"
2024 depends on ARM_APPENDED_DTB
2026 Some old bootloaders can't be updated to a DTB capable one, yet
2027 they provide ATAGs with memory configuration, the ramdisk address,
2028 the kernel cmdline string, etc. Such information is dynamically
2029 provided by the bootloader and can't always be stored in a static
2030 DTB. To allow a device tree enabled kernel to be used with such
2031 bootloaders, this option allows zImage to extract the information
2032 from the ATAG list and store it at run time into the appended DTB.
2035 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2036 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2038 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2039 bool "Use bootloader kernel arguments if available"
2041 Uses the command-line options passed by the boot loader instead of
2042 the device tree bootargs property. If the boot loader doesn't provide
2043 any, the device tree bootargs property will be used.
2045 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2046 bool "Extend with bootloader kernel arguments"
2048 The command-line arguments provided by the boot loader will be
2049 appended to the the device tree bootargs property.
2054 string "Default kernel command string"
2057 On some architectures (EBSA110 and CATS), there is currently no way
2058 for the boot loader to pass arguments to the kernel. For these
2059 architectures, you should supply some command-line options at build
2060 time by entering them here. As a minimum, you should specify the
2061 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2064 prompt "Kernel command line type" if CMDLINE != ""
2065 default CMDLINE_FROM_BOOTLOADER
2068 config CMDLINE_FROM_BOOTLOADER
2069 bool "Use bootloader kernel arguments if available"
2071 Uses the command-line options passed by the boot loader. If
2072 the boot loader doesn't provide any, the default kernel command
2073 string provided in CMDLINE will be used.
2075 config CMDLINE_EXTEND
2076 bool "Extend bootloader kernel arguments"
2078 The command-line arguments provided by the boot loader will be
2079 appended to the default kernel command string.
2081 config CMDLINE_FORCE
2082 bool "Always use the default kernel command string"
2084 Always use the default kernel command string, even if the boot
2085 loader passes other arguments to the kernel.
2086 This is useful if you cannot or don't want to change the
2087 command-line options your boot loader passes to the kernel.
2091 bool "Kernel Execute-In-Place from ROM"
2092 depends on !ARM_LPAE && !ARCH_MULTIPLATFORM
2094 Execute-In-Place allows the kernel to run from non-volatile storage
2095 directly addressable by the CPU, such as NOR flash. This saves RAM
2096 space since the text section of the kernel is not loaded from flash
2097 to RAM. Read-write sections, such as the data section and stack,
2098 are still copied to RAM. The XIP kernel is not compressed since
2099 it has to run directly from flash, so it will take more space to
2100 store it. The flash address used to link the kernel object files,
2101 and for storing it, is configuration dependent. Therefore, if you
2102 say Y here, you must know the proper physical address where to
2103 store the kernel image depending on your own flash memory usage.
2105 Also note that the make target becomes "make xipImage" rather than
2106 "make zImage" or "make Image". The final kernel binary to put in
2107 ROM memory will be arch/arm/boot/xipImage.
2111 config XIP_PHYS_ADDR
2112 hex "XIP Kernel Physical Location"
2113 depends on XIP_KERNEL
2114 default "0x00080000"
2116 This is the physical address in your flash memory the kernel will
2117 be linked for and stored to. This address is dependent on your
2121 bool "Kexec system call (EXPERIMENTAL)"
2122 depends on (!SMP || PM_SLEEP_SMP)
2124 kexec is a system call that implements the ability to shutdown your
2125 current kernel, and to start another kernel. It is like a reboot
2126 but it is independent of the system firmware. And like a reboot
2127 you can start any kernel with it, not just Linux.
2129 It is an ongoing process to be certain the hardware in a machine
2130 is properly shutdown, so do not be surprised if this code does not
2131 initially work for you.
2134 bool "Export atags in procfs"
2135 depends on ATAGS && KEXEC
2138 Should the atags used to boot the kernel be exported in an "atags"
2139 file in procfs. Useful with kexec.
2142 bool "Build kdump crash kernel (EXPERIMENTAL)"
2144 Generate crash dump after being started by kexec. This should
2145 be normally only set in special crash dump kernels which are
2146 loaded in the main kernel with kexec-tools into a specially
2147 reserved region and then later executed after a crash by
2148 kdump/kexec. The crash dump kernel must be compiled to a
2149 memory address not used by the main kernel
2151 For more details see Documentation/kdump/kdump.txt
2153 config AUTO_ZRELADDR
2154 bool "Auto calculation of the decompressed kernel image address"
2156 ZRELADDR is the physical address where the decompressed kernel
2157 image will be placed. If AUTO_ZRELADDR is selected, the address
2158 will be determined at run-time by masking the current IP with
2159 0xf8000000. This assumes the zImage being placed in the first 128MB
2160 from start of memory.
2164 menu "CPU Power Management"
2167 source "drivers/cpufreq/Kconfig"
2170 source "drivers/cpuidle/Kconfig"
2174 menu "Floating point emulation"
2176 comment "At least one emulation must be selected"
2179 bool "NWFPE math emulation"
2180 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2182 Say Y to include the NWFPE floating point emulator in the kernel.
2183 This is necessary to run most binaries. Linux does not currently
2184 support floating point hardware so you need to say Y here even if
2185 your machine has an FPA or floating point co-processor podule.
2187 You may say N here if you are going to load the Acorn FPEmulator
2188 early in the bootup.
2191 bool "Support extended precision"
2192 depends on FPE_NWFPE
2194 Say Y to include 80-bit support in the kernel floating-point
2195 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2196 Note that gcc does not generate 80-bit operations by default,
2197 so in most cases this option only enlarges the size of the
2198 floating point emulator without any good reason.
2200 You almost surely want to say N here.
2203 bool "FastFPE math emulation (EXPERIMENTAL)"
2204 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2206 Say Y here to include the FAST floating point emulator in the kernel.
2207 This is an experimental much faster emulator which now also has full
2208 precision for the mantissa. It does not support any exceptions.
2209 It is very simple, and approximately 3-6 times faster than NWFPE.
2211 It should be sufficient for most programs. It may be not suitable
2212 for scientific calculations, but you have to check this for yourself.
2213 If you do not feel you need a faster FP emulation you should better
2217 bool "VFP-format floating point maths"
2218 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2220 Say Y to include VFP support code in the kernel. This is needed
2221 if your hardware includes a VFP unit.
2223 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2224 release notes and additional status information.
2226 Say N if your target does not have VFP hardware.
2234 bool "Advanced SIMD (NEON) Extension support"
2235 depends on VFPv3 && CPU_V7
2237 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2240 config KERNEL_MODE_NEON
2241 bool "Support for NEON in kernel mode"
2242 depends on NEON && AEABI
2244 Say Y to include support for NEON in kernel mode.
2248 menu "Userspace binary formats"
2250 source "fs/Kconfig.binfmt"
2253 tristate "RISC OS personality"
2256 Say Y here to include the kernel code necessary if you want to run
2257 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2258 experimental; if this sounds frightening, say N and sleep in peace.
2259 You can also say M here to compile this support as a module (which
2260 will be called arthur).
2264 menu "Power management options"
2266 source "kernel/power/Kconfig"
2268 config ARCH_SUSPEND_POSSIBLE
2269 depends on !ARCH_S5PC100
2270 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2271 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2274 config ARM_CPU_SUSPEND
2279 source "net/Kconfig"
2281 source "drivers/Kconfig"
2285 source "arch/arm/Kconfig.debug"
2287 source "security/Kconfig"
2289 source "crypto/Kconfig"
2291 source "lib/Kconfig"
2293 source "arch/arm/kvm/Kconfig"