2 * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com/
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
13 compatible = "ti,dra742", "ti,dra74", "ti,dra7";
21 compatible = "arm,cortex-a15";
30 clocks = <&dpll_mpu_ck>;
33 clock-latency = <300000>; /* From omap-cpufreq driver */
36 cooling-min-level = <0>;
37 cooling-max-level = <2>;
38 #cooling-cells = <2>; /* min followed by max */
42 compatible = "arm,cortex-a15";
48 compatible = "arm,cortex-a15-pmu";
49 interrupt-parent = <&wakeupgen>;
50 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
51 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
55 dsp2_system: dsp_system@41500000 {
56 compatible = "syscon";
57 reg = <0x41500000 0x100>;
60 omap_dwc3_4: omap_dwc3_4@48940000 {
61 compatible = "ti,dwc3";
62 ti,hwmods = "usb_otg_ss4";
63 reg = <0x48940000 0x10000>;
64 interrupts = <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>;
71 compatible = "snps,dwc3";
72 reg = <0x48950000 0x17000>;
73 interrupts = <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
74 <GIC_SPI 345 IRQ_TYPE_LEVEL_HIGH>,
75 <GIC_SPI 346 IRQ_TYPE_LEVEL_HIGH>;
76 interrupt-names = "peripheral",
80 maximum-speed = "high-speed";
85 mmu0_dsp2: mmu@41501000 {
86 compatible = "ti,dra7-dsp-iommu";
87 reg = <0x41501000 0x100>;
88 interrupts = <GIC_SPI 146 IRQ_TYPE_LEVEL_HIGH>;
89 ti,hwmods = "mmu0_dsp2";
91 ti,syscon-mmuconfig = <&dsp2_system 0x0>;
95 mmu1_dsp2: mmu@41502000 {
96 compatible = "ti,dra7-dsp-iommu";
97 reg = <0x41502000 0x100>;
98 interrupts = <GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>;
99 ti,hwmods = "mmu1_dsp2";
101 ti,syscon-mmuconfig = <&dsp2_system 0x1>;
108 reg = <0x58000000 0x80>,
113 reg-names = "dss", "pll1_clkctrl", "pll1",
114 "pll2_clkctrl", "pll2";
116 clocks = <&dss_dss_clk>,
119 clock-names = "fck", "video1_clk", "video2_clk";
123 mbox_ipu1_ipc3x: mbox_ipu1_ipc3x {
124 ti,mbox-tx = <6 2 2>;
125 ti,mbox-rx = <4 2 2>;
128 mbox_dsp1_ipc3x: mbox_dsp1_ipc3x {
129 ti,mbox-tx = <5 2 2>;
130 ti,mbox-rx = <1 2 2>;
136 mbox_ipu2_ipc3x: mbox_ipu2_ipc3x {
137 ti,mbox-tx = <6 2 2>;
138 ti,mbox-rx = <4 2 2>;
141 mbox_dsp2_ipc3x: mbox_dsp2_ipc3x {
142 ti,mbox-tx = <5 2 2>;
143 ti,mbox-rx = <1 2 2>;