2 * Samsung's Exynos4 SoC series common device tree source
4 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 * Copyright (c) 2010-2011 Linaro Ltd.
9 * Samsung's Exynos4 SoC series device nodes are listed in this file. Particular
10 * SoCs from Exynos4 series can include this file and provide values for SoCs
13 * Note: This file does not include device nodes for all the controllers in
14 * Exynos4 SoCs. As device tree coverage for Exynos4 increases, additional
15 * nodes can be added to this file.
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
22 #include <dt-bindings/clock/exynos4.h>
23 #include <dt-bindings/clock/exynos-audss-clk.h>
24 #include "skeleton.dtsi"
27 interrupt-parent = <&gic>;
54 clock_audss: clock-controller@03810000 {
55 compatible = "samsung,exynos4210-audss-clock";
56 reg = <0x03810000 0x0C>;
61 compatible = "samsung,s5pv210-i2s";
62 reg = <0x03830000 0x100>;
63 clocks = <&clock_audss EXYNOS_I2S_BUS>;
66 clock-output-names = "i2s_cdclk0";
67 dmas = <&pdma0 12>, <&pdma0 11>, <&pdma0 10>;
68 dma-names = "tx", "rx", "tx-sec";
69 samsung,idma-addr = <0x03000000>;
70 #sound-dai-cells = <1>;
75 compatible = "samsung,exynos4210-chipid";
76 reg = <0x10000000 0x100>;
79 mipi_phy: video-phy@10020710 {
80 compatible = "samsung,s5pv210-mipi-video-phy";
82 syscon = <&pmu_system_controller>;
85 pd_mfc: mfc-power-domain@10023C40 {
86 compatible = "samsung,exynos4210-pd";
87 reg = <0x10023C40 0x20>;
88 #power-domain-cells = <0>;
91 pd_g3d: g3d-power-domain@10023C60 {
92 compatible = "samsung,exynos4210-pd";
93 reg = <0x10023C60 0x20>;
94 #power-domain-cells = <0>;
97 pd_lcd0: lcd0-power-domain@10023C80 {
98 compatible = "samsung,exynos4210-pd";
99 reg = <0x10023C80 0x20>;
100 #power-domain-cells = <0>;
103 pd_tv: tv-power-domain@10023C20 {
104 compatible = "samsung,exynos4210-pd";
105 reg = <0x10023C20 0x20>;
106 #power-domain-cells = <0>;
107 power-domains = <&pd_lcd0>;
110 pd_cam: cam-power-domain@10023C00 {
111 compatible = "samsung,exynos4210-pd";
112 reg = <0x10023C00 0x20>;
113 #power-domain-cells = <0>;
116 pd_gps: gps-power-domain@10023CE0 {
117 compatible = "samsung,exynos4210-pd";
118 reg = <0x10023CE0 0x20>;
119 #power-domain-cells = <0>;
122 pd_gps_alive: gps-alive-power-domain@10023D00 {
123 compatible = "samsung,exynos4210-pd";
124 reg = <0x10023D00 0x20>;
125 #power-domain-cells = <0>;
128 gic: interrupt-controller@10490000 {
129 compatible = "arm,cortex-a9-gic";
130 #interrupt-cells = <3>;
131 interrupt-controller;
132 reg = <0x10490000 0x10000>, <0x10480000 0x10000>;
135 combiner: interrupt-controller@10440000 {
136 compatible = "samsung,exynos4210-combiner";
137 #interrupt-cells = <2>;
138 interrupt-controller;
139 reg = <0x10440000 0x1000>;
143 compatible = "arm,cortex-a9-pmu";
144 interrupt-parent = <&combiner>;
145 interrupts = <2 2>, <3 2>;
148 sys_reg: syscon@10010000 {
149 compatible = "samsung,exynos4-sysreg", "syscon";
150 reg = <0x10010000 0x400>;
153 pmu_system_controller: system-controller@10020000 {
154 compatible = "samsung,exynos4210-pmu", "syscon";
155 reg = <0x10020000 0x4000>;
156 interrupt-controller;
157 #interrupt-cells = <3>;
158 interrupt-parent = <&gic>;
161 poweroff: syscon-poweroff {
162 compatible = "syscon-poweroff";
163 regmap = <&pmu_system_controller>;
164 offset = <0x330C>; /* PS_HOLD_CONTROL */
165 mask = <0x5200>; /* reset value */
168 reboot: syscon-reboot {
169 compatible = "syscon-reboot";
170 regmap = <&pmu_system_controller>;
171 offset = <0x0400>; /* SWRESET */
175 dsi_0: dsi@11C80000 {
176 compatible = "samsung,exynos4210-mipi-dsi";
177 reg = <0x11C80000 0x10000>;
178 interrupts = <0 79 0>;
179 power-domains = <&pd_lcd0>;
180 phys = <&mipi_phy 1>;
182 clocks = <&clock CLK_DSIM0>, <&clock CLK_SCLK_MIPI0>;
183 clock-names = "bus_clk", "sclk_mipi";
185 #address-cells = <1>;
190 compatible = "samsung,fimc", "simple-bus";
192 #address-cells = <1>;
195 clock-output-names = "cam_a_clkout", "cam_b_clkout";
198 fimc_0: fimc@11800000 {
199 compatible = "samsung,exynos4210-fimc";
200 reg = <0x11800000 0x1000>;
201 interrupts = <0 84 0>;
202 clocks = <&clock CLK_FIMC0>, <&clock CLK_SCLK_FIMC0>;
203 clock-names = "fimc", "sclk_fimc";
204 power-domains = <&pd_cam>;
205 samsung,sysreg = <&sys_reg>;
206 iommus = <&sysmmu_fimc0>;
210 fimc_1: fimc@11810000 {
211 compatible = "samsung,exynos4210-fimc";
212 reg = <0x11810000 0x1000>;
213 interrupts = <0 85 0>;
214 clocks = <&clock CLK_FIMC1>, <&clock CLK_SCLK_FIMC1>;
215 clock-names = "fimc", "sclk_fimc";
216 power-domains = <&pd_cam>;
217 samsung,sysreg = <&sys_reg>;
218 iommus = <&sysmmu_fimc1>;
222 fimc_2: fimc@11820000 {
223 compatible = "samsung,exynos4210-fimc";
224 reg = <0x11820000 0x1000>;
225 interrupts = <0 86 0>;
226 clocks = <&clock CLK_FIMC2>, <&clock CLK_SCLK_FIMC2>;
227 clock-names = "fimc", "sclk_fimc";
228 power-domains = <&pd_cam>;
229 samsung,sysreg = <&sys_reg>;
230 iommus = <&sysmmu_fimc2>;
234 fimc_3: fimc@11830000 {
235 compatible = "samsung,exynos4210-fimc";
236 reg = <0x11830000 0x1000>;
237 interrupts = <0 87 0>;
238 clocks = <&clock CLK_FIMC3>, <&clock CLK_SCLK_FIMC3>;
239 clock-names = "fimc", "sclk_fimc";
240 power-domains = <&pd_cam>;
241 samsung,sysreg = <&sys_reg>;
242 iommus = <&sysmmu_fimc3>;
246 csis_0: csis@11880000 {
247 compatible = "samsung,exynos4210-csis";
248 reg = <0x11880000 0x4000>;
249 interrupts = <0 78 0>;
250 clocks = <&clock CLK_CSIS0>, <&clock CLK_SCLK_CSIS0>;
251 clock-names = "csis", "sclk_csis";
253 power-domains = <&pd_cam>;
254 phys = <&mipi_phy 0>;
257 #address-cells = <1>;
261 csis_1: csis@11890000 {
262 compatible = "samsung,exynos4210-csis";
263 reg = <0x11890000 0x4000>;
264 interrupts = <0 80 0>;
265 clocks = <&clock CLK_CSIS1>, <&clock CLK_SCLK_CSIS1>;
266 clock-names = "csis", "sclk_csis";
268 power-domains = <&pd_cam>;
269 phys = <&mipi_phy 2>;
272 #address-cells = <1>;
277 watchdog: watchdog@10060000 {
278 compatible = "samsung,s3c2410-wdt";
279 reg = <0x10060000 0x100>;
280 interrupts = <0 43 0>;
281 clocks = <&clock CLK_WDT>;
282 clock-names = "watchdog";
287 compatible = "samsung,s3c6410-rtc";
288 reg = <0x10070000 0x100>;
289 interrupt-parent = <&pmu_system_controller>;
290 interrupts = <0 44 0>, <0 45 0>;
291 clocks = <&clock CLK_RTC>;
296 keypad: keypad@100A0000 {
297 compatible = "samsung,s5pv210-keypad";
298 reg = <0x100A0000 0x100>;
299 interrupts = <0 109 0>;
300 clocks = <&clock CLK_KEYIF>;
301 clock-names = "keypad";
305 sdhci_0: sdhci@12510000 {
306 compatible = "samsung,exynos4210-sdhci";
307 reg = <0x12510000 0x100>;
308 interrupts = <0 73 0>;
309 clocks = <&clock CLK_SDMMC0>, <&clock CLK_SCLK_MMC0>;
310 clock-names = "hsmmc", "mmc_busclk.2";
314 sdhci_1: sdhci@12520000 {
315 compatible = "samsung,exynos4210-sdhci";
316 reg = <0x12520000 0x100>;
317 interrupts = <0 74 0>;
318 clocks = <&clock CLK_SDMMC1>, <&clock CLK_SCLK_MMC1>;
319 clock-names = "hsmmc", "mmc_busclk.2";
323 sdhci_2: sdhci@12530000 {
324 compatible = "samsung,exynos4210-sdhci";
325 reg = <0x12530000 0x100>;
326 interrupts = <0 75 0>;
327 clocks = <&clock CLK_SDMMC2>, <&clock CLK_SCLK_MMC2>;
328 clock-names = "hsmmc", "mmc_busclk.2";
332 sdhci_3: sdhci@12540000 {
333 compatible = "samsung,exynos4210-sdhci";
334 reg = <0x12540000 0x100>;
335 interrupts = <0 76 0>;
336 clocks = <&clock CLK_SDMMC3>, <&clock CLK_SCLK_MMC3>;
337 clock-names = "hsmmc", "mmc_busclk.2";
341 exynos_usbphy: exynos-usbphy@125B0000 {
342 compatible = "samsung,exynos4210-usb2-phy";
343 reg = <0x125B0000 0x100>;
344 samsung,pmureg-phandle = <&pmu_system_controller>;
345 clocks = <&clock CLK_USB_DEVICE>, <&clock CLK_XUSBXTI>;
346 clock-names = "phy", "ref";
351 hsotg: hsotg@12480000 {
352 compatible = "samsung,s3c6400-hsotg";
353 reg = <0x12480000 0x20000>;
354 interrupts = <0 71 0>;
355 clocks = <&clock CLK_USB_DEVICE>;
357 phys = <&exynos_usbphy 0>;
358 phy-names = "usb2-phy";
362 ehci: ehci@12580000 {
363 compatible = "samsung,exynos4210-ehci";
364 reg = <0x12580000 0x100>;
365 interrupts = <0 70 0>;
366 clocks = <&clock CLK_USB_HOST>;
367 clock-names = "usbhost";
369 #address-cells = <1>;
373 phys = <&exynos_usbphy 1>;
378 phys = <&exynos_usbphy 2>;
383 phys = <&exynos_usbphy 3>;
388 ohci: ohci@12590000 {
389 compatible = "samsung,exynos4210-ohci";
390 reg = <0x12590000 0x100>;
391 interrupts = <0 70 0>;
392 clocks = <&clock CLK_USB_HOST>;
393 clock-names = "usbhost";
395 #address-cells = <1>;
399 phys = <&exynos_usbphy 1>;
405 compatible = "samsung,s3c6410-i2s";
406 reg = <0x13960000 0x100>;
407 clocks = <&clock CLK_I2S1>;
410 clock-output-names = "i2s_cdclk1";
411 dmas = <&pdma1 12>, <&pdma1 11>;
412 dma-names = "tx", "rx";
413 #sound-dai-cells = <1>;
418 compatible = "samsung,s3c6410-i2s";
419 reg = <0x13970000 0x100>;
420 clocks = <&clock CLK_I2S2>;
423 clock-output-names = "i2s_cdclk2";
424 dmas = <&pdma0 14>, <&pdma0 13>;
425 dma-names = "tx", "rx";
426 #sound-dai-cells = <1>;
430 mfc: codec@13400000 {
431 compatible = "samsung,mfc-v5";
432 reg = <0x13400000 0x10000>;
433 interrupts = <0 94 0>;
434 power-domains = <&pd_mfc>;
435 clocks = <&clock CLK_MFC>, <&clock CLK_SCLK_MFC>;
436 clock-names = "mfc", "sclk_mfc";
437 iommus = <&sysmmu_mfc_l>, <&sysmmu_mfc_r>;
438 iommu-names = "left", "right";
442 serial_0: serial@13800000 {
443 compatible = "samsung,exynos4210-uart";
444 reg = <0x13800000 0x100>;
445 interrupts = <0 52 0>;
446 clocks = <&clock CLK_UART0>, <&clock CLK_SCLK_UART0>;
447 clock-names = "uart", "clk_uart_baud0";
448 dmas = <&pdma0 15>, <&pdma0 16>;
449 dma-names = "rx", "tx";
453 serial_1: serial@13810000 {
454 compatible = "samsung,exynos4210-uart";
455 reg = <0x13810000 0x100>;
456 interrupts = <0 53 0>;
457 clocks = <&clock CLK_UART1>, <&clock CLK_SCLK_UART1>;
458 clock-names = "uart", "clk_uart_baud0";
459 dmas = <&pdma1 15>, <&pdma1 16>;
460 dma-names = "rx", "tx";
464 serial_2: serial@13820000 {
465 compatible = "samsung,exynos4210-uart";
466 reg = <0x13820000 0x100>;
467 interrupts = <0 54 0>;
468 clocks = <&clock CLK_UART2>, <&clock CLK_SCLK_UART2>;
469 clock-names = "uart", "clk_uart_baud0";
470 dmas = <&pdma0 17>, <&pdma0 18>;
471 dma-names = "rx", "tx";
475 serial_3: serial@13830000 {
476 compatible = "samsung,exynos4210-uart";
477 reg = <0x13830000 0x100>;
478 interrupts = <0 55 0>;
479 clocks = <&clock CLK_UART3>, <&clock CLK_SCLK_UART3>;
480 clock-names = "uart", "clk_uart_baud0";
481 dmas = <&pdma1 17>, <&pdma1 18>;
482 dma-names = "rx", "tx";
486 i2c_0: i2c@13860000 {
487 #address-cells = <1>;
489 compatible = "samsung,s3c2440-i2c";
490 reg = <0x13860000 0x100>;
491 interrupts = <0 58 0>;
492 clocks = <&clock CLK_I2C0>;
494 pinctrl-names = "default";
495 pinctrl-0 = <&i2c0_bus>;
499 i2c_1: i2c@13870000 {
500 #address-cells = <1>;
502 compatible = "samsung,s3c2440-i2c";
503 reg = <0x13870000 0x100>;
504 interrupts = <0 59 0>;
505 clocks = <&clock CLK_I2C1>;
507 pinctrl-names = "default";
508 pinctrl-0 = <&i2c1_bus>;
512 i2c_2: i2c@13880000 {
513 #address-cells = <1>;
515 compatible = "samsung,s3c2440-i2c";
516 reg = <0x13880000 0x100>;
517 interrupts = <0 60 0>;
518 clocks = <&clock CLK_I2C2>;
520 pinctrl-names = "default";
521 pinctrl-0 = <&i2c2_bus>;
525 i2c_3: i2c@13890000 {
526 #address-cells = <1>;
528 compatible = "samsung,s3c2440-i2c";
529 reg = <0x13890000 0x100>;
530 interrupts = <0 61 0>;
531 clocks = <&clock CLK_I2C3>;
533 pinctrl-names = "default";
534 pinctrl-0 = <&i2c3_bus>;
538 i2c_4: i2c@138A0000 {
539 #address-cells = <1>;
541 compatible = "samsung,s3c2440-i2c";
542 reg = <0x138A0000 0x100>;
543 interrupts = <0 62 0>;
544 clocks = <&clock CLK_I2C4>;
546 pinctrl-names = "default";
547 pinctrl-0 = <&i2c4_bus>;
551 i2c_5: i2c@138B0000 {
552 #address-cells = <1>;
554 compatible = "samsung,s3c2440-i2c";
555 reg = <0x138B0000 0x100>;
556 interrupts = <0 63 0>;
557 clocks = <&clock CLK_I2C5>;
559 pinctrl-names = "default";
560 pinctrl-0 = <&i2c5_bus>;
564 i2c_6: i2c@138C0000 {
565 #address-cells = <1>;
567 compatible = "samsung,s3c2440-i2c";
568 reg = <0x138C0000 0x100>;
569 interrupts = <0 64 0>;
570 clocks = <&clock CLK_I2C6>;
572 pinctrl-names = "default";
573 pinctrl-0 = <&i2c6_bus>;
577 i2c_7: i2c@138D0000 {
578 #address-cells = <1>;
580 compatible = "samsung,s3c2440-i2c";
581 reg = <0x138D0000 0x100>;
582 interrupts = <0 65 0>;
583 clocks = <&clock CLK_I2C7>;
585 pinctrl-names = "default";
586 pinctrl-0 = <&i2c7_bus>;
590 i2c_8: i2c@138E0000 {
591 #address-cells = <1>;
593 compatible = "samsung,s3c2440-hdmiphy-i2c";
594 reg = <0x138E0000 0x100>;
595 interrupts = <0 93 0>;
596 clocks = <&clock CLK_I2C_HDMI>;
600 hdmi_i2c_phy: hdmiphy@38 {
601 compatible = "exynos4210-hdmiphy";
606 spi_0: spi@13920000 {
607 compatible = "samsung,exynos4210-spi";
608 reg = <0x13920000 0x100>;
609 interrupts = <0 66 0>;
610 dmas = <&pdma0 7>, <&pdma0 6>;
611 dma-names = "tx", "rx";
612 #address-cells = <1>;
614 clocks = <&clock CLK_SPI0>, <&clock CLK_SCLK_SPI0>;
615 clock-names = "spi", "spi_busclk0";
616 pinctrl-names = "default";
617 pinctrl-0 = <&spi0_bus>;
621 spi_1: spi@13930000 {
622 compatible = "samsung,exynos4210-spi";
623 reg = <0x13930000 0x100>;
624 interrupts = <0 67 0>;
625 dmas = <&pdma1 7>, <&pdma1 6>;
626 dma-names = "tx", "rx";
627 #address-cells = <1>;
629 clocks = <&clock CLK_SPI1>, <&clock CLK_SCLK_SPI1>;
630 clock-names = "spi", "spi_busclk0";
631 pinctrl-names = "default";
632 pinctrl-0 = <&spi1_bus>;
636 spi_2: spi@13940000 {
637 compatible = "samsung,exynos4210-spi";
638 reg = <0x13940000 0x100>;
639 interrupts = <0 68 0>;
640 dmas = <&pdma0 9>, <&pdma0 8>;
641 dma-names = "tx", "rx";
642 #address-cells = <1>;
644 clocks = <&clock CLK_SPI2>, <&clock CLK_SCLK_SPI2>;
645 clock-names = "spi", "spi_busclk0";
646 pinctrl-names = "default";
647 pinctrl-0 = <&spi2_bus>;
652 compatible = "samsung,exynos4210-pwm";
653 reg = <0x139D0000 0x1000>;
654 interrupts = <0 37 0>, <0 38 0>, <0 39 0>, <0 40 0>, <0 41 0>;
655 clocks = <&clock CLK_PWM>;
656 clock-names = "timers";
662 #address-cells = <1>;
664 compatible = "arm,amba-bus";
665 interrupt-parent = <&gic>;
668 pdma0: pdma@12680000 {
669 compatible = "arm,pl330", "arm,primecell";
670 reg = <0x12680000 0x1000>;
671 interrupts = <0 35 0>;
672 clocks = <&clock CLK_PDMA0>;
673 clock-names = "apb_pclk";
676 #dma-requests = <32>;
679 pdma1: pdma@12690000 {
680 compatible = "arm,pl330", "arm,primecell";
681 reg = <0x12690000 0x1000>;
682 interrupts = <0 36 0>;
683 clocks = <&clock CLK_PDMA1>;
684 clock-names = "apb_pclk";
687 #dma-requests = <32>;
690 mdma1: mdma@12850000 {
691 compatible = "arm,pl330", "arm,primecell";
692 reg = <0x12850000 0x1000>;
693 interrupts = <0 34 0>;
694 clocks = <&clock CLK_MDMA>;
695 clock-names = "apb_pclk";
702 fimd: fimd@11c00000 {
703 compatible = "samsung,exynos4210-fimd";
704 interrupt-parent = <&combiner>;
705 reg = <0x11c00000 0x20000>;
706 interrupt-names = "fifo", "vsync", "lcd_sys";
707 interrupts = <11 0>, <11 1>, <11 2>;
708 clocks = <&clock CLK_SCLK_FIMD0>, <&clock CLK_FIMD0>;
709 clock-names = "sclk_fimd", "fimd";
710 power-domains = <&pd_lcd0>;
711 iommus = <&sysmmu_fimd0>;
712 samsung,sysreg = <&sys_reg>;
717 #include "exynos4412-tmu-sensor-conf.dtsi"
720 jpeg_codec: jpeg-codec@11840000 {
721 compatible = "samsung,exynos4210-jpeg";
722 reg = <0x11840000 0x1000>;
723 interrupts = <0 88 0>;
724 clocks = <&clock CLK_JPEG>;
725 clock-names = "jpeg";
726 power-domains = <&pd_cam>;
727 iommus = <&sysmmu_jpeg>;
730 rotator: rotator@12810000 {
731 compatible = "samsung,exynos4210-rotator";
732 reg = <0x12810000 0x64>;
733 interrupts = <0 83 0>;
734 clocks = <&clock CLK_ROTATOR>;
735 clock-names = "rotator";
736 iommus = <&sysmmu_rotator>;
739 hdmi: hdmi@12D00000 {
740 compatible = "samsung,exynos4210-hdmi";
741 reg = <0x12D00000 0x70000>;
742 interrupts = <0 92 0>;
743 clock-names = "hdmi", "sclk_hdmi", "sclk_pixel", "sclk_hdmiphy",
745 clocks = <&clock CLK_HDMI>, <&clock CLK_SCLK_HDMI>,
746 <&clock CLK_SCLK_PIXEL>, <&clock CLK_SCLK_HDMIPHY>,
747 <&clock CLK_MOUT_HDMI>;
748 phy = <&hdmi_i2c_phy>;
749 power-domains = <&pd_tv>;
750 samsung,syscon-phandle = <&pmu_system_controller>;
754 mixer: mixer@12C10000 {
755 compatible = "samsung,exynos4210-mixer";
756 interrupts = <0 91 0>;
757 reg = <0x12C10000 0x2100>, <0x12c00000 0x300>;
758 power-domains = <&pd_tv>;
759 iommus = <&sysmmu_tv>;
763 ppmu_dmc0: ppmu_dmc0@106a0000 {
764 compatible = "samsung,exynos-ppmu";
765 reg = <0x106a0000 0x2000>;
766 clocks = <&clock CLK_PPMUDMC0>;
767 clock-names = "ppmu";
771 ppmu_dmc1: ppmu_dmc1@106b0000 {
772 compatible = "samsung,exynos-ppmu";
773 reg = <0x106b0000 0x2000>;
774 clocks = <&clock CLK_PPMUDMC1>;
775 clock-names = "ppmu";
779 ppmu_cpu: ppmu_cpu@106c0000 {
780 compatible = "samsung,exynos-ppmu";
781 reg = <0x106c0000 0x2000>;
782 clocks = <&clock CLK_PPMUCPU>;
783 clock-names = "ppmu";
787 ppmu_acp: ppmu_acp@10ae0000 {
788 compatible = "samsung,exynos-ppmu";
789 reg = <0x106e0000 0x2000>;
793 ppmu_rightbus: ppmu_rightbus@112a0000 {
794 compatible = "samsung,exynos-ppmu";
795 reg = <0x112a0000 0x2000>;
796 clocks = <&clock CLK_PPMURIGHT>;
797 clock-names = "ppmu";
801 ppmu_leftbus: ppmu_leftbus0@116a0000 {
802 compatible = "samsung,exynos-ppmu";
803 reg = <0x116a0000 0x2000>;
804 clocks = <&clock CLK_PPMULEFT>;
805 clock-names = "ppmu";
809 ppmu_camif: ppmu_camif@11ac0000 {
810 compatible = "samsung,exynos-ppmu";
811 reg = <0x11ac0000 0x2000>;
812 clocks = <&clock CLK_PPMUCAMIF>;
813 clock-names = "ppmu";
817 ppmu_lcd0: ppmu_lcd0@11e40000 {
818 compatible = "samsung,exynos-ppmu";
819 reg = <0x11e40000 0x2000>;
820 clocks = <&clock CLK_PPMULCD0>;
821 clock-names = "ppmu";
825 ppmu_fsys: ppmu_g3d@12630000 {
826 compatible = "samsung,exynos-ppmu";
827 reg = <0x12630000 0x2000>;
831 ppmu_image: ppmu_image@12aa0000 {
832 compatible = "samsung,exynos-ppmu";
833 reg = <0x12aa0000 0x2000>;
834 clocks = <&clock CLK_PPMUIMAGE>;
835 clock-names = "ppmu";
839 ppmu_tv: ppmu_tv@12e40000 {
840 compatible = "samsung,exynos-ppmu";
841 reg = <0x12e40000 0x2000>;
842 clocks = <&clock CLK_PPMUTV>;
843 clock-names = "ppmu";
847 ppmu_g3d: ppmu_g3d@13220000 {
848 compatible = "samsung,exynos-ppmu";
849 reg = <0x13220000 0x2000>;
850 clocks = <&clock CLK_PPMUG3D>;
851 clock-names = "ppmu";
855 ppmu_mfc_left: ppmu_mfc_left@13660000 {
856 compatible = "samsung,exynos-ppmu";
857 reg = <0x13660000 0x2000>;
858 clocks = <&clock CLK_PPMUMFC_L>;
859 clock-names = "ppmu";
863 ppmu_mfc_right: ppmu_mfc_right@13670000 {
864 compatible = "samsung,exynos-ppmu";
865 reg = <0x13670000 0x2000>;
866 clocks = <&clock CLK_PPMUMFC_R>;
867 clock-names = "ppmu";
871 sysmmu_mfc_l: sysmmu@13620000 {
872 compatible = "samsung,exynos-sysmmu";
873 reg = <0x13620000 0x1000>;
874 interrupt-parent = <&combiner>;
876 clock-names = "sysmmu", "master";
877 clocks = <&clock CLK_SMMU_MFCL>, <&clock CLK_MFC>;
878 power-domains = <&pd_mfc>;
882 sysmmu_mfc_r: sysmmu@13630000 {
883 compatible = "samsung,exynos-sysmmu";
884 reg = <0x13630000 0x1000>;
885 interrupt-parent = <&combiner>;
887 clock-names = "sysmmu", "master";
888 clocks = <&clock CLK_SMMU_MFCR>, <&clock CLK_MFC>;
889 power-domains = <&pd_mfc>;
893 sysmmu_tv: sysmmu@12E20000 {
894 compatible = "samsung,exynos-sysmmu";
895 reg = <0x12E20000 0x1000>;
896 interrupt-parent = <&combiner>;
898 clock-names = "sysmmu", "master";
899 clocks = <&clock CLK_SMMU_TV>, <&clock CLK_MIXER>;
900 power-domains = <&pd_tv>;
904 sysmmu_fimc0: sysmmu@11A20000 {
905 compatible = "samsung,exynos-sysmmu";
906 reg = <0x11A20000 0x1000>;
907 interrupt-parent = <&combiner>;
909 clock-names = "sysmmu", "master";
910 clocks = <&clock CLK_SMMU_FIMC0>, <&clock CLK_FIMC0>;
911 power-domains = <&pd_cam>;
915 sysmmu_fimc1: sysmmu@11A30000 {
916 compatible = "samsung,exynos-sysmmu";
917 reg = <0x11A30000 0x1000>;
918 interrupt-parent = <&combiner>;
920 clock-names = "sysmmu", "master";
921 clocks = <&clock CLK_SMMU_FIMC1>, <&clock CLK_FIMC1>;
922 power-domains = <&pd_cam>;
926 sysmmu_fimc2: sysmmu@11A40000 {
927 compatible = "samsung,exynos-sysmmu";
928 reg = <0x11A40000 0x1000>;
929 interrupt-parent = <&combiner>;
931 clock-names = "sysmmu", "master";
932 clocks = <&clock CLK_SMMU_FIMC2>, <&clock CLK_FIMC2>;
933 power-domains = <&pd_cam>;
937 sysmmu_fimc3: sysmmu@11A50000 {
938 compatible = "samsung,exynos-sysmmu";
939 reg = <0x11A50000 0x1000>;
940 interrupt-parent = <&combiner>;
942 clock-names = "sysmmu", "master";
943 clocks = <&clock CLK_SMMU_FIMC3>, <&clock CLK_FIMC3>;
944 power-domains = <&pd_cam>;
948 sysmmu_jpeg: sysmmu@11A60000 {
949 compatible = "samsung,exynos-sysmmu";
950 reg = <0x11A60000 0x1000>;
951 interrupt-parent = <&combiner>;
953 clock-names = "sysmmu", "master";
954 clocks = <&clock CLK_SMMU_JPEG>, <&clock CLK_JPEG>;
955 power-domains = <&pd_cam>;
959 sysmmu_rotator: sysmmu@12A30000 {
960 compatible = "samsung,exynos-sysmmu";
961 reg = <0x12A30000 0x1000>;
962 interrupt-parent = <&combiner>;
964 clock-names = "sysmmu", "master";
965 clocks = <&clock CLK_SMMU_ROTATOR>, <&clock CLK_ROTATOR>;
969 sysmmu_fimd0: sysmmu@11E20000 {
970 compatible = "samsung,exynos-sysmmu";
971 reg = <0x11E20000 0x1000>;
972 interrupt-parent = <&combiner>;
974 clock-names = "sysmmu", "master";
975 clocks = <&clock CLK_SMMU_FIMD0>, <&clock CLK_FIMD0>;
976 power-domains = <&pd_lcd0>;
981 compatible = "samsung,exynos4-rng";
982 reg = <0x10830400 0x200>;
983 clocks = <&clock CLK_SSS>;
984 clock-names = "secss";