2 * Copyright (C) 2016-2017 Zodiac Inflight Innovations
4 * This file is dual-licensed: you can use it either under the terms
5 * of the GPL or the X11 license, at your option. Note that this dual
6 * licensing only applies to this file, and not this project as a
9 * a) This file is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * version 2 as published by the Free Software Foundation.
13 * This file is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
20 * b) Permission is hereby granted, free of charge, to any person
21 * obtaining a copy of this software and associated documentation
22 * files (the "Software"), to deal in the Software without
23 * restriction, including without limitation the rights to use,
24 * copy, modify, merge, publish, distribute, sublicense, and/or
25 * sell copies of the Software, and to permit persons to whom the
26 * Software is furnished to do so, subject to the following
29 * The above copyright notice and this permission notice shall be
30 * included in all copies or substantial portions of the Software.
32 * THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND,
33 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
34 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
35 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
36 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
37 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
38 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
39 * OTHER DEALINGS IN THE SOFTWARE.
42 #include <dt-bindings/gpio/gpio.h>
43 #include <dt-bindings/sound/fsl-imx-audmux.h>
55 compatible = "virtual,mdio-gpio";
58 pinctrl-names = "default";
59 pinctrl-0 = <&pinctrl_mdio1>;
60 gpios = <&gpio6 5 GPIO_ACTIVE_HIGH
61 &gpio6 4 GPIO_ACTIVE_HIGH>;
64 reg_28p0v: regulator-28p0v {
65 compatible = "regulator-fixed";
66 regulator-name = "28V_IN";
67 regulator-min-microvolt = <28000000>;
68 regulator-max-microvolt = <28000000>;
72 reg_12p0v: regulator-12p0v {
73 compatible = "regulator-fixed";
74 vin-supply = <®_28p0v>;
75 regulator-name = "12V_MAIN";
76 regulator-min-microvolt = <12000000>;
77 regulator-max-microvolt = <12000000>;
81 reg_5p0v_main: regulator-5p0v-main {
82 compatible = "regulator-fixed";
83 vin-supply = <®_12p0v>;
84 regulator-name = "5V_MAIN";
85 regulator-min-microvolt = <5000000>;
86 regulator-max-microvolt = <5000000>;
90 reg_5p0v_user_usb: regulator-5p0v-user-usb {
91 compatible = "regulator-fixed";
92 pinctrl-names = "default";
93 pinctrl-0 = <&pinctrl_reg_user_usb>;
94 vin-supply = <®_5p0v_main>;
95 regulator-name = "5V_USER_USB";
96 regulator-min-microvolt = <5000000>;
97 regulator-max-microvolt = <5000000>;
98 gpio = <&gpio3 22 GPIO_ACTIVE_LOW>;
99 startup-delay-us = <1000>;
102 reg_3p3v_pmic: regulator-3p3v-pmic {
103 compatible = "regulator-fixed";
104 vin-supply = <®_12p0v>;
105 regulator-name = "PMIC_3V3";
106 regulator-min-microvolt = <3300000>;
107 regulator-max-microvolt = <3300000>;
111 reg_3p3v: regulator-3p3v {
112 compatible = "regulator-fixed";
113 vin-supply = <®_3p3v_pmic>;
114 regulator-name = "GEN_3V3";
115 regulator-min-microvolt = <3300000>;
116 regulator-max-microvolt = <3300000>;
120 reg_3p3v_sd: regulator-3p3v-sd {
121 compatible = "regulator-fixed";
122 pinctrl-names = "default";
123 pinctrl-0 = <&pinctrl_reg_3p3v_sd>;
124 vin-supply = <®_3p3v>;
125 regulator-name = "3V3_SD";
126 regulator-min-microvolt = <3300000>;
127 regulator-max-microvolt = <3300000>;
128 gpio = <&gpio7 8 GPIO_ACTIVE_HIGH>;
129 startup-delay-us = <1000>;
134 reg_3p3v_display: regulator-3p3v-display {
135 compatible = "regulator-fixed";
136 vin-supply = <®_12p0v>;
137 regulator-name = "3V3_DISPLAY";
138 regulator-min-microvolt = <3300000>;
139 regulator-max-microvolt = <3300000>;
143 reg_3p3v_ssd: regulator-3p3v-ssd {
144 compatible = "regulator-fixed";
145 vin-supply = <®_12p0v>;
146 regulator-name = "3V3_SSD";
147 regulator-min-microvolt = <3300000>;
148 regulator-max-microvolt = <3300000>;
153 compatible = "simple-audio-card";
154 simple-audio-card,name = "Front";
155 simple-audio-card,format = "i2s";
156 simple-audio-card,bitclock-master = <&sound1_codec>;
157 simple-audio-card,frame-master = <&sound1_codec>;
158 simple-audio-card,widgets =
159 "Headphone", "Headphone Jack";
160 simple-audio-card,routing =
161 "Headphone Jack", "HPLEFT",
162 "Headphone Jack", "HPRIGHT",
165 simple-audio-card,aux-devs = <&hpa1>;
167 sound1_cpu: simple-audio-card,cpu {
171 sound1_codec: simple-audio-card,codec {
172 sound-dai = <&codec1>;
178 compatible = "simple-audio-card";
179 simple-audio-card,name = "Back";
180 simple-audio-card,format = "i2s";
181 simple-audio-card,bitclock-master = <&sound2_codec>;
182 simple-audio-card,frame-master = <&sound2_codec>;
183 simple-audio-card,widgets =
184 "Headphone", "Headphone Jack";
185 simple-audio-card,routing =
186 "Headphone Jack", "HPLEFT",
187 "Headphone Jack", "HPRIGHT",
190 simple-audio-card,aux-devs = <&hpa2>;
192 sound2_cpu: simple-audio-card,cpu {
196 sound2_codec: simple-audio-card,codec {
197 sound-dai = <&codec2>;
203 power-supply = <®_3p3v_display>;
208 remote-endpoint = <&lvds0_out>;
214 #address-cells = <1>;
216 compatible = "fsl,imx-parallel-display";
217 pinctrl-names = "default";
218 pinctrl-0 = <&pinctrl_disp0>;
224 disp0_in_0: endpoint {
225 remote-endpoint = <&ipu1_di0_disp0>;
232 disp0_out: endpoint {
233 remote-endpoint = <&tc358767_in>;
238 cs2000_ref: cs2000-ref {
239 compatible = "fixed-clock";
241 clock-frequency = <24576000>;
244 cs2000_in_dummy: cs2000-in-dummy {
245 compatible = "fixed-clock";
247 clock-frequency = <0>;
250 edp_refclk: edp-refclk {
251 compatible = "fixed-clock";
253 clock-frequency = <19200000>;
258 vin-supply = <&sw1a_reg>;
262 vin-supply = <&sw1c_reg>;
266 vin-supply = <&sw1c_reg>;
274 lvds0_out: endpoint {
275 remote-endpoint = <&panel_in>;
282 pinctrl-names = "default";
283 pinctrl-0 = <&pinctrl_uart1>;
288 pinctrl-names = "default";
289 pinctrl-0 = <&pinctrl_uart3>;
291 linux,rs485-enabled-at-boot-time;
296 pinctrl-names = "default";
297 pinctrl-0 = <&pinctrl_uart4>;
302 pinctrl-names = "default";
303 pinctrl-0 = <&pinctrl_ecspi1>;
304 cs-gpios = <&gpio2 30 GPIO_ACTIVE_HIGH>;
308 compatible = "st,m25p128", "jedec,spi-nor";
309 spi-max-frequency = <20000000>;
315 pinctrl-names = "default";
316 pinctrl-0 = <&pinctrl_i2c1>;
317 clock-frequency = <100000>;
321 compatible = "ti,tlv320dac3100";
322 pinctrl-names = "default";
323 pinctrl-0 = <&pinctrl_codec2>;
325 #sound-dai-cells = <0>;
326 HPVDD-supply = <®_3p3v>;
327 SPRVDD-supply = <®_3p3v>;
328 SPLVDD-supply = <®_3p3v>;
329 AVDD-supply = <®_3p3v>;
330 IOVDD-supply = <®_3p3v>;
331 DVDD-supply = <&vgen4_reg>;
332 gpio-reset = <&gpio1 2 GPIO_ACTIVE_HIGH>;
336 pinctrl-names = "default";
337 pinctrl-0 = <&pinctrl_accel>;
338 compatible = "fsl,mma8451";
340 interrupt-parent = <&gpio1>;
341 interrupt-names = "int1", "int2";
342 interrupts = <18 IRQ_TYPE_LEVEL_LOW>, <20 IRQ_TYPE_LEVEL_LOW>;
346 compatible = "ti,tpa6130a2";
347 pinctrl-names = "default";
348 pinctrl-0 = <&pinctrl_tpa2>;
350 power-gpio = <&gpio1 5 GPIO_ACTIVE_HIGH>;
351 Vdd-supply = <®_5p0v_main>;
355 compatible = "toshiba,tc358767";
356 pinctrl-names = "default";
357 pinctrl-0 = <&pinctrl_tc358767>;
359 shutdown-gpios = <&gpio1 9 GPIO_ACTIVE_HIGH>;
361 clocks = <&edp_refclk>;
365 #address-cells = <1>;
371 tc358767_in: endpoint {
372 remote-endpoint = <&disp0_out>;
380 pinctrl-names = "default";
381 pinctrl-0 = <&pinctrl_i2c2>;
382 clock-frequency = <100000>;
386 compatible = "fsl,pfuze100";
387 pinctrl-names = "default";
388 pinctrl-0 = <&pinctrl_pfuze100_irq>;
390 interrupt-parent = <&gpio7>;
391 interrupts = <13 IRQ_TYPE_LEVEL_LOW>;
395 regulator-min-microvolt = <300000>;
396 regulator-max-microvolt = <1875000>;
399 regulator-ramp-delay = <6250>;
403 regulator-min-microvolt = <300000>;
404 regulator-max-microvolt = <1875000>;
407 regulator-ramp-delay = <6250>;
411 regulator-min-microvolt = <800000>;
412 regulator-max-microvolt = <3000000>;
418 regulator-min-microvolt = <400000>;
419 regulator-max-microvolt = <1500000>;
425 regulator-min-microvolt = <400000>;
426 regulator-max-microvolt = <1500000>;
432 regulator-min-microvolt = <800000>;
433 regulator-max-microvolt = <1800000>;
439 regulator-min-microvolt = <1000000>;
440 regulator-max-microvolt = <3000000>;
451 regulator-min-microvolt = <1000000>;
452 regulator-max-microvolt = <1500000>;
457 regulator-min-microvolt = <1200000>;
458 regulator-max-microvolt = <1800000>;
463 regulator-min-microvolt = <1800000>;
464 regulator-max-microvolt = <2500000>;
469 regulator-min-microvolt = <1800000>;
470 regulator-max-microvolt = <2800000>;
477 compatible = "national,lm75";
482 compatible = "cirrus,cs2000-cp";
485 clock-names = "clk_in", "ref_clk";
486 clocks = <&cs2000_in_dummy>, <&cs2000_ref>;
487 assigned-clocks = <&cs2000>;
488 assigned-clock-rates = <24000000>;
492 compatible = "at,24c128";
497 compatible = "dallas,ds1341";
503 pinctrl-names = "default";
504 pinctrl-0 = <&pinctrl_i2c3>;
505 clock-frequency = <400000>;
509 compatible = "ti,tlv320dac3100";
510 pinctrl-names = "default";
511 pinctrl-0 = <&pinctrl_codec1>;
513 #sound-dai-cells = <0>;
514 HPVDD-supply = <®_3p3v>;
515 SPRVDD-supply = <®_3p3v>;
516 SPLVDD-supply = <®_3p3v>;
517 AVDD-supply = <®_3p3v>;
518 IOVDD-supply = <®_3p3v>;
519 DVDD-supply = <&vgen4_reg>;
520 gpio-reset = <&gpio1 0 GPIO_ACTIVE_HIGH>;
524 compatible = "syna,rmi4-i2c";
525 pinctrl-names = "default";
526 pinctrl-0 = <&pinctrl_ts>;
528 interrupt-parent = <&gpio1>;
529 interrupts = <8 IRQ_TYPE_LEVEL_LOW>;
530 vdd-supply = <®_5p0v_main>;
531 vio-supply = <®_3p3v>;
533 #address-cells = <1>;
538 syna,nosleep-mode = <1>;
543 touchscreen-inverted-y;
544 touchscreen-swapped-x-y;
545 syna,sensor-type = <1>;
550 touchscreen-inverted-y;
551 touchscreen-swapped-x-y;
552 syna,sensor-type = <1>;
557 compatible = "ti,tpa6130a2";
558 pinctrl-names = "default";
559 pinctrl-0 = <&pinctrl_tpa1>;
561 power-gpio = <&gpio1 4 GPIO_ACTIVE_HIGH>;
562 Vdd-supply = <®_5p0v_main>;
567 remote-endpoint = <&disp0_in_0>;
571 pinctrl-names = "default";
572 pinctrl-0 = <&pinctrl_pcie>;
573 reset-gpio = <&gpio7 12 GPIO_ACTIVE_LOW>;
578 pinctrl-names = "default";
579 pinctrl-0 = <&pinctrl_usdhc2>;
581 cd-gpios = <&gpio2 2 GPIO_ACTIVE_LOW>;
582 wp-gpios = <&gpio2 3 GPIO_ACTIVE_HIGH>;
583 vmmc-supply = <®_3p3v_sd>;
584 vqmmc-supply = <®_3p3v>;
589 pinctrl-names = "default";
590 pinctrl-0 = <&pinctrl_usdhc3>;
592 cd-gpios = <&gpio2 0 GPIO_ACTIVE_LOW>;
593 wp-gpios = <&gpio2 1 GPIO_ACTIVE_HIGH>;
594 vmmc-supply = <®_3p3v_sd>;
595 vqmmc-supply = <®_3p3v>;
600 pinctrl-names = "default";
601 pinctrl-0 = <&pinctrl_usdhc4>;
603 vmmc-supply = <®_3p3v>;
604 vqmmc-supply = <®_3p3v>;
610 target-supply = <®_3p3v_ssd>;
615 pinctrl-names = "default";
616 pinctrl-0 = <&pinctrl_enet>;
618 phy-reset-gpios = <&gpio1 23 GPIO_ACTIVE_LOW>;
619 phy-reset-duration = <100>;
620 phy-supply = <®_3p3v>;
630 vbus-supply = <®_5p0v_main>;
635 vbus-supply = <®_5p0v_user_usb>;
636 disable-over-current;
650 pinctrl-names = "default";
651 pinctrl-0 = <&pinctrl_audmux>;
655 fsl,audmux-port = <0>;
657 (IMX_AUDMUX_V2_PTCR_SYN |
658 IMX_AUDMUX_V2_PTCR_TFSEL(2) |
659 IMX_AUDMUX_V2_PTCR_TCSEL(2) |
660 IMX_AUDMUX_V2_PTCR_TFSDIR |
661 IMX_AUDMUX_V2_PTCR_TCLKDIR)
662 IMX_AUDMUX_V2_PDCR_RXDSEL(2)
667 fsl,audmux-port = <2>;
669 IMX_AUDMUX_V2_PTCR_SYN
670 IMX_AUDMUX_V2_PDCR_RXDSEL(0)
675 fsl,audmux-port = <1>;
677 (IMX_AUDMUX_V2_PTCR_SYN |
678 IMX_AUDMUX_V2_PTCR_TFSEL(4) |
679 IMX_AUDMUX_V2_PTCR_TCSEL(4) |
680 IMX_AUDMUX_V2_PTCR_TFSDIR |
681 IMX_AUDMUX_V2_PTCR_TCLKDIR)
682 IMX_AUDMUX_V2_PDCR_RXDSEL(4)
687 fsl,audmux-port = <4>;
689 IMX_AUDMUX_V2_PTCR_SYN
690 IMX_AUDMUX_V2_PDCR_RXDSEL(1)
696 pinctrl_accel: accelgrp {
698 MX6QDL_PAD_SD1_CMD__GPIO1_IO18 0x4001b000
699 MX6QDL_PAD_SD1_CLK__GPIO1_IO20 0x4001b000
703 pinctrl_audmux: audmuxgrp {
705 MX6QDL_PAD_KEY_COL0__AUD5_TXC 0x130b0
706 MX6QDL_PAD_KEY_ROW0__AUD5_TXD 0x130b0
707 MX6QDL_PAD_KEY_COL1__AUD5_TXFS 0x130b0
708 MX6QDL_PAD_CSI0_DAT4__AUD3_TXC 0x130b0
709 MX6QDL_PAD_CSI0_DAT5__AUD3_TXD 0x130b0
710 MX6QDL_PAD_CSI0_DAT6__AUD3_TXFS 0x130b0
714 pinctrl_codec1: dac1grp {
716 MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x40000038
720 pinctrl_codec2: dac2grp {
722 MX6QDL_PAD_GPIO_2__GPIO1_IO02 0x40000038
726 pinctrl_disp0: disp0grp {
728 MX6QDL_PAD_DI0_DISP_CLK__IPU1_DI0_DISP_CLK 0x100f9
729 MX6QDL_PAD_DI0_PIN15__IPU1_DI0_PIN15 0x100f9
730 MX6QDL_PAD_DI0_PIN2__IPU1_DI0_PIN02 0x100f9
731 MX6QDL_PAD_DI0_PIN3__IPU1_DI0_PIN03 0x100f9
732 MX6QDL_PAD_DISP0_DAT0__IPU1_DISP0_DATA00 0x100f9
733 MX6QDL_PAD_DISP0_DAT1__IPU1_DISP0_DATA01 0x100f9
734 MX6QDL_PAD_DISP0_DAT2__IPU1_DISP0_DATA02 0x100f9
735 MX6QDL_PAD_DISP0_DAT3__IPU1_DISP0_DATA03 0x100f9
736 MX6QDL_PAD_DISP0_DAT4__IPU1_DISP0_DATA04 0x100f9
737 MX6QDL_PAD_DISP0_DAT5__IPU1_DISP0_DATA05 0x100f9
738 MX6QDL_PAD_DISP0_DAT6__IPU1_DISP0_DATA06 0x100f9
739 MX6QDL_PAD_DISP0_DAT7__IPU1_DISP0_DATA07 0x100f9
740 MX6QDL_PAD_DISP0_DAT8__IPU1_DISP0_DATA08 0x100f9
741 MX6QDL_PAD_DISP0_DAT9__IPU1_DISP0_DATA09 0x100f9
742 MX6QDL_PAD_DISP0_DAT10__IPU1_DISP0_DATA10 0x100f9
743 MX6QDL_PAD_DISP0_DAT11__IPU1_DISP0_DATA11 0x100f9
744 MX6QDL_PAD_DISP0_DAT12__IPU1_DISP0_DATA12 0x100f9
745 MX6QDL_PAD_DISP0_DAT13__IPU1_DISP0_DATA13 0x100f9
746 MX6QDL_PAD_DISP0_DAT14__IPU1_DISP0_DATA14 0x100f9
747 MX6QDL_PAD_DISP0_DAT15__IPU1_DISP0_DATA15 0x100f9
748 MX6QDL_PAD_DISP0_DAT16__IPU1_DISP0_DATA16 0x100f9
749 MX6QDL_PAD_DISP0_DAT17__IPU1_DISP0_DATA17 0x100f9
750 MX6QDL_PAD_DISP0_DAT18__IPU1_DISP0_DATA18 0x100f9
751 MX6QDL_PAD_DISP0_DAT19__IPU1_DISP0_DATA19 0x100f9
752 MX6QDL_PAD_DISP0_DAT20__IPU1_DISP0_DATA20 0x100f9
753 MX6QDL_PAD_DISP0_DAT21__IPU1_DISP0_DATA21 0x100f9
754 MX6QDL_PAD_DISP0_DAT22__IPU1_DISP0_DATA22 0x100f9
755 MX6QDL_PAD_DISP0_DAT23__IPU1_DISP0_DATA23 0x100f9
759 pinctrl_ecspi1: ecspi1grp {
761 MX6QDL_PAD_EIM_D17__ECSPI1_MISO 0x100b1
762 MX6QDL_PAD_EIM_D18__ECSPI1_MOSI 0x100b1
763 MX6QDL_PAD_EIM_D16__ECSPI1_SCLK 0x100b1
764 MX6QDL_PAD_EIM_EB2__GPIO2_IO30 0x1b0b1
768 pinctrl_enet: enetgrp {
770 MX6QDL_PAD_ENET_MDC__ENET_MDC 0x000b1
771 MX6QDL_PAD_ENET_MDIO__ENET_MDIO 0x100b1
772 MX6QDL_PAD_ENET_CRS_DV__ENET_RX_EN 0x100f5
773 MX6QDL_PAD_ENET_TX_EN__ENET_TX_EN 0x100f5
774 MX6QDL_PAD_ENET_RXD0__ENET_RX_DATA0 0x100c0
775 MX6QDL_PAD_ENET_RXD1__ENET_RX_DATA1 0x100c0
776 MX6QDL_PAD_ENET_TXD0__ENET_TX_DATA0 0x100f5
777 MX6QDL_PAD_ENET_TXD1__ENET_TX_DATA1 0x100f5
778 MX6QDL_PAD_GPIO_16__ENET_REF_CLK 0x40010040
779 MX6QDL_PAD_ENET_RX_ER__ENET_RX_ER 0x100b0
780 MX6QDL_PAD_ENET_REF_CLK__GPIO1_IO23 0x1b0b0
784 pinctrl_i2c1: i2c1grp {
786 MX6QDL_PAD_CSI0_DAT8__I2C1_SDA 0x4001b8b1
787 MX6QDL_PAD_CSI0_DAT9__I2C1_SCL 0x4001b8b1
791 pinctrl_i2c2: i2c2grp {
793 MX6QDL_PAD_KEY_COL3__I2C2_SCL 0x4001b8b1
794 MX6QDL_PAD_KEY_ROW3__I2C2_SDA 0x4001b8b1
798 pinctrl_i2c3: i2c3grp {
800 MX6QDL_PAD_GPIO_3__I2C3_SCL 0x4001b8b1
801 MX6QDL_PAD_GPIO_6__I2C3_SDA 0x4001b8b1
805 pinctrl_mdio1: bitbangmdiogrp {
807 /* Bitbang MDIO for DEB Switch */
808 MX6QDL_PAD_CSI0_DAT19__GPIO6_IO05 0x4001b030
809 MX6QDL_PAD_CSI0_DAT18__GPIO6_IO04 0x40018830
813 pinctrl_pcie: pciegrp {
815 MX6QDL_PAD_GPIO_17__GPIO7_IO12 0x10038
819 pinctrl_pfuze100_irq: pfuze100grp {
821 MX6QDL_PAD_GPIO_18__GPIO7_IO13 0x40010000
825 pinctrl_reg_3p3v_sd: mmcsupply1grp {
827 MX6QDL_PAD_SD3_RST__GPIO7_IO08 0x858
831 pinctrl_reg_user_usb: usbotggrp {
833 MX6QDL_PAD_EIM_D22__GPIO3_IO22 0x40000038
837 pinctrl_rmii_phy_irq: phygrp {
839 MX6QDL_PAD_EIM_D30__GPIO3_IO30 0x40010000
843 pinctrl_tc358767: tc358767grp {
845 MX6QDL_PAD_GPIO_9__GPIO1_IO09 0x10
849 pinctrl_tpa1: tpa6130-1grp {
851 MX6QDL_PAD_GPIO_4__GPIO1_IO04 0x40000038
855 pinctrl_tpa2: tpa6130-2grp {
857 MX6QDL_PAD_GPIO_5__GPIO1_IO05 0x40000038
863 MX6QDL_PAD_GPIO_8__GPIO1_IO08 0x1b0b0
864 MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0
868 pinctrl_uart1: uart1grp {
870 MX6QDL_PAD_CSI0_DAT10__UART1_TX_DATA 0x1b0b1
871 MX6QDL_PAD_CSI0_DAT11__UART1_RX_DATA 0x1b0b1
875 pinctrl_uart3: uart3grp {
877 MX6QDL_PAD_EIM_D24__UART3_TX_DATA 0x1b0b1
878 MX6QDL_PAD_EIM_D25__UART3_RX_DATA 0x1b0b1
879 MX6QDL_PAD_EIM_D31__UART3_RTS_B 0x1b0b1
883 pinctrl_uart4: uart4grp {
885 MX6QDL_PAD_CSI0_DAT12__UART4_TX_DATA 0x1b0b1
886 MX6QDL_PAD_CSI0_DAT13__UART4_RX_DATA 0x1b0b1
890 pinctrl_usdhc2: usdhc2grp {
892 MX6QDL_PAD_SD2_CMD__SD2_CMD 0x10059
893 MX6QDL_PAD_SD2_CLK__SD2_CLK 0x10069
894 MX6QDL_PAD_SD2_DAT0__SD2_DATA0 0x17059
895 MX6QDL_PAD_SD2_DAT1__SD2_DATA1 0x17059
896 MX6QDL_PAD_SD2_DAT2__SD2_DATA2 0x17059
897 MX6QDL_PAD_SD2_DAT3__SD2_DATA3 0x17059
898 MX6QDL_PAD_NANDF_D3__GPIO2_IO03 0x40010040
899 MX6QDL_PAD_NANDF_D2__GPIO2_IO02 0x40010040
903 pinctrl_usdhc3: usdhc3grp {
905 MX6QDL_PAD_SD3_CMD__SD3_CMD 0x10059
906 MX6QDL_PAD_SD3_CLK__SD3_CLK 0x10069
907 MX6QDL_PAD_SD3_DAT0__SD3_DATA0 0x17059
908 MX6QDL_PAD_SD3_DAT1__SD3_DATA1 0x17059
909 MX6QDL_PAD_SD3_DAT2__SD3_DATA2 0x17059
910 MX6QDL_PAD_SD3_DAT3__SD3_DATA3 0x17059
911 MX6QDL_PAD_NANDF_D1__GPIO2_IO01 0x40010040
912 MX6QDL_PAD_NANDF_D0__GPIO2_IO00 0x40010040
917 pinctrl_usdhc4: usdhc4grp {
919 MX6QDL_PAD_SD4_CMD__SD4_CMD 0x17059
920 MX6QDL_PAD_SD4_CLK__SD4_CLK 0x10059
921 MX6QDL_PAD_SD4_DAT0__SD4_DATA0 0x17059
922 MX6QDL_PAD_SD4_DAT1__SD4_DATA1 0x17059
923 MX6QDL_PAD_SD4_DAT2__SD4_DATA2 0x17059
924 MX6QDL_PAD_SD4_DAT3__SD4_DATA3 0x17059
925 MX6QDL_PAD_SD4_DAT4__SD4_DATA4 0x17059
926 MX6QDL_PAD_SD4_DAT5__SD4_DATA5 0x17059
927 MX6QDL_PAD_SD4_DAT6__SD4_DATA6 0x17059
928 MX6QDL_PAD_SD4_DAT7__SD4_DATA7 0x17059
929 MX6QDL_PAD_NANDF_ALE__SD4_RESET 0x1b0b1