2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
10 #include <dt-bindings/gpio/gpio.h>
11 #include <dt-bindings/interrupt-controller/arm-gic.h>
12 #include <dt-bindings/pinctrl/omap.h>
14 #include "skeleton.dtsi"
20 compatible = "ti,omap5";
21 interrupt-parent = <&wakeupgen>;
43 compatible = "arm,cortex-a15";
52 clocks = <&dpll_mpu_ck>;
55 clock-latency = <300000>; /* From omap-cpufreq driver */
58 cooling-min-level = <0>;
59 cooling-max-level = <2>;
60 #cooling-cells = <2>; /* min followed by max */
64 compatible = "arm,cortex-a15";
70 #include "omap4-cpu-thermal.dtsi"
71 #include "omap5-gpu-thermal.dtsi"
72 #include "omap5-core-thermal.dtsi"
76 compatible = "arm,armv7-timer";
77 /* PPI secure/nonsecure IRQ */
78 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
82 interrupt-parent = <&gic>;
86 compatible = "arm,cortex-a15-pmu";
87 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
88 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
91 gic: interrupt-controller@48211000 {
92 compatible = "arm,cortex-a15-gic";
94 #interrupt-cells = <3>;
95 reg = <0x48211000 0x1000>,
99 interrupt-parent = <&gic>;
102 wakeupgen: interrupt-controller@48281000 {
103 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
104 interrupt-controller;
105 #interrupt-cells = <3>;
106 reg = <0x48281000 0x1000>;
107 interrupt-parent = <&gic>;
111 * The soc node represents the soc top level view. It is used for IPs
112 * that are not memory mapped in the MPU view or for the MPU itself.
115 compatible = "ti,omap-infra";
117 compatible = "ti,omap4-mpu";
124 * XXX: Use a flat representation of the OMAP3 interconnect.
125 * The real OMAP interconnect network is quite complex.
126 * Since it will not bring real advantage to represent that in DT for
127 * the moment, just use a fake OCP bus entry to represent the whole bus
131 compatible = "ti,omap5-l3-noc", "simple-bus";
132 #address-cells = <1>;
135 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
136 reg = <0x44000000 0x2000>,
139 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
140 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
142 l4_cfg: l4@4a000000 {
143 compatible = "ti,omap5-l4-cfg", "simple-bus";
144 #address-cells = <1>;
146 ranges = <0 0x4a000000 0x22a000>;
149 compatible = "ti,omap5-scm-core", "simple-bus";
150 reg = <0x2000 0x1000>;
151 #address-cells = <1>;
153 ranges = <0 0x2000 0x800>;
155 scm_conf: scm_conf@0 {
156 compatible = "syscon";
158 #address-cells = <1>;
163 scm_padconf_core: scm@2800 {
164 compatible = "ti,omap5-scm-padconf-core",
166 #address-cells = <1>;
168 ranges = <0 0x2800 0x800>;
170 omap5_pmx_core: pinmux@40 {
171 compatible = "ti,omap5-padconf",
174 #address-cells = <1>;
176 #interrupt-cells = <1>;
177 interrupt-controller;
178 pinctrl-single,register-width = <16>;
179 pinctrl-single,function-mask = <0x7fff>;
182 omap5_padconf_global: omap5_padconf_global@5a0 {
183 compatible = "syscon",
186 #address-cells = <1>;
188 ranges = <0 0x5a0 0xec>;
190 pbias_regulator: pbias_regulator {
191 compatible = "ti,pbias-omap5", "ti,pbias-omap";
193 syscon = <&omap5_padconf_global>;
194 pbias_mmc_reg: pbias_mmc_omap5 {
195 regulator-name = "pbias_mmc_omap5";
196 regulator-min-microvolt = <1800000>;
197 regulator-max-microvolt = <3000000>;
203 cm_core_aon: cm_core_aon@4000 {
204 compatible = "ti,omap5-cm-core-aon";
205 reg = <0x4000 0x2000>;
207 cm_core_aon_clocks: clocks {
208 #address-cells = <1>;
212 cm_core_aon_clockdomains: clockdomains {
216 cm_core: cm_core@8000 {
217 compatible = "ti,omap5-cm-core";
218 reg = <0x8000 0x3000>;
220 cm_core_clocks: clocks {
221 #address-cells = <1>;
225 cm_core_clockdomains: clockdomains {
230 l4_wkup: l4@4ae00000 {
231 compatible = "ti,omap5-l4-wkup", "simple-bus";
232 #address-cells = <1>;
234 ranges = <0 0x4ae00000 0x2b000>;
236 counter32k: counter@4000 {
237 compatible = "ti,omap-counter32k";
239 ti,hwmods = "counter_32k";
243 compatible = "ti,omap5-prm";
244 reg = <0x6000 0x3000>;
245 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
248 #address-cells = <1>;
252 prm_clockdomains: clockdomains {
257 compatible = "ti,omap5-scrm";
258 reg = <0xa000 0x2000>;
260 scrm_clocks: clocks {
261 #address-cells = <1>;
265 scrm_clockdomains: clockdomains {
269 omap5_pmx_wkup: pinmux@c840 {
270 compatible = "ti,omap5-padconf",
272 reg = <0xc840 0x0038>;
273 #address-cells = <1>;
275 #interrupt-cells = <1>;
276 interrupt-controller;
277 pinctrl-single,register-width = <16>;
278 pinctrl-single,function-mask = <0x7fff>;
282 ocmcram: ocmcram@40300000 {
283 compatible = "mmio-sram";
284 reg = <0x40300000 0x20000>; /* 128k */
287 sdma: dma-controller@4a056000 {
288 compatible = "ti,omap4430-sdma";
289 reg = <0x4a056000 0x1000>;
290 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
291 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
292 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
296 dma-requests = <127>;
299 gpio1: gpio@4ae10000 {
300 compatible = "ti,omap4-gpio";
301 reg = <0x4ae10000 0x200>;
302 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
307 interrupt-controller;
308 #interrupt-cells = <2>;
311 gpio2: gpio@48055000 {
312 compatible = "ti,omap4-gpio";
313 reg = <0x48055000 0x200>;
314 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
318 interrupt-controller;
319 #interrupt-cells = <2>;
322 gpio3: gpio@48057000 {
323 compatible = "ti,omap4-gpio";
324 reg = <0x48057000 0x200>;
325 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
329 interrupt-controller;
330 #interrupt-cells = <2>;
333 gpio4: gpio@48059000 {
334 compatible = "ti,omap4-gpio";
335 reg = <0x48059000 0x200>;
336 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
340 interrupt-controller;
341 #interrupt-cells = <2>;
344 gpio5: gpio@4805b000 {
345 compatible = "ti,omap4-gpio";
346 reg = <0x4805b000 0x200>;
347 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
351 interrupt-controller;
352 #interrupt-cells = <2>;
355 gpio6: gpio@4805d000 {
356 compatible = "ti,omap4-gpio";
357 reg = <0x4805d000 0x200>;
358 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
362 interrupt-controller;
363 #interrupt-cells = <2>;
366 gpio7: gpio@48051000 {
367 compatible = "ti,omap4-gpio";
368 reg = <0x48051000 0x200>;
369 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
373 interrupt-controller;
374 #interrupt-cells = <2>;
377 gpio8: gpio@48053000 {
378 compatible = "ti,omap4-gpio";
379 reg = <0x48053000 0x200>;
380 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
384 interrupt-controller;
385 #interrupt-cells = <2>;
388 gpmc: gpmc@50000000 {
389 compatible = "ti,omap4430-gpmc";
390 reg = <0x50000000 0x1000>;
391 #address-cells = <2>;
393 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
397 gpmc,num-waitpins = <4>;
399 clocks = <&l3_iclk_div>;
404 compatible = "ti,omap4-i2c";
405 reg = <0x48070000 0x100>;
406 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
407 #address-cells = <1>;
413 compatible = "ti,omap4-i2c";
414 reg = <0x48072000 0x100>;
415 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
416 #address-cells = <1>;
422 compatible = "ti,omap4-i2c";
423 reg = <0x48060000 0x100>;
424 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
425 #address-cells = <1>;
431 compatible = "ti,omap4-i2c";
432 reg = <0x4807a000 0x100>;
433 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
434 #address-cells = <1>;
440 compatible = "ti,omap4-i2c";
441 reg = <0x4807c000 0x100>;
442 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
443 #address-cells = <1>;
448 hwspinlock: spinlock@4a0f6000 {
449 compatible = "ti,omap4-hwspinlock";
450 reg = <0x4a0f6000 0x1000>;
451 ti,hwmods = "spinlock";
455 mcspi1: spi@48098000 {
456 compatible = "ti,omap4-mcspi";
457 reg = <0x48098000 0x200>;
458 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
459 #address-cells = <1>;
461 ti,hwmods = "mcspi1";
471 dma-names = "tx0", "rx0", "tx1", "rx1",
472 "tx2", "rx2", "tx3", "rx3";
475 mcspi2: spi@4809a000 {
476 compatible = "ti,omap4-mcspi";
477 reg = <0x4809a000 0x200>;
478 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
479 #address-cells = <1>;
481 ti,hwmods = "mcspi2";
487 dma-names = "tx0", "rx0", "tx1", "rx1";
490 mcspi3: spi@480b8000 {
491 compatible = "ti,omap4-mcspi";
492 reg = <0x480b8000 0x200>;
493 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
494 #address-cells = <1>;
496 ti,hwmods = "mcspi3";
498 dmas = <&sdma 15>, <&sdma 16>;
499 dma-names = "tx0", "rx0";
502 mcspi4: spi@480ba000 {
503 compatible = "ti,omap4-mcspi";
504 reg = <0x480ba000 0x200>;
505 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
506 #address-cells = <1>;
508 ti,hwmods = "mcspi4";
510 dmas = <&sdma 70>, <&sdma 71>;
511 dma-names = "tx0", "rx0";
514 uart1: serial@4806a000 {
515 compatible = "ti,omap4-uart";
516 reg = <0x4806a000 0x100>;
517 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
519 clock-frequency = <48000000>;
522 uart2: serial@4806c000 {
523 compatible = "ti,omap4-uart";
524 reg = <0x4806c000 0x100>;
525 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
527 clock-frequency = <48000000>;
530 uart3: serial@48020000 {
531 compatible = "ti,omap4-uart";
532 reg = <0x48020000 0x100>;
533 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
535 clock-frequency = <48000000>;
538 uart4: serial@4806e000 {
539 compatible = "ti,omap4-uart";
540 reg = <0x4806e000 0x100>;
541 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
543 clock-frequency = <48000000>;
546 uart5: serial@48066000 {
547 compatible = "ti,omap4-uart";
548 reg = <0x48066000 0x100>;
549 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
551 clock-frequency = <48000000>;
554 uart6: serial@48068000 {
555 compatible = "ti,omap4-uart";
556 reg = <0x48068000 0x100>;
557 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
559 clock-frequency = <48000000>;
563 compatible = "ti,omap4-hsmmc";
564 reg = <0x4809c000 0x400>;
565 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
568 ti,needs-special-reset;
569 dmas = <&sdma 61>, <&sdma 62>;
570 dma-names = "tx", "rx";
571 pbias-supply = <&pbias_mmc_reg>;
575 compatible = "ti,omap4-hsmmc";
576 reg = <0x480b4000 0x400>;
577 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
579 ti,needs-special-reset;
580 dmas = <&sdma 47>, <&sdma 48>;
581 dma-names = "tx", "rx";
585 compatible = "ti,omap4-hsmmc";
586 reg = <0x480ad000 0x400>;
587 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
589 ti,needs-special-reset;
590 dmas = <&sdma 77>, <&sdma 78>;
591 dma-names = "tx", "rx";
595 compatible = "ti,omap4-hsmmc";
596 reg = <0x480d1000 0x400>;
597 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
599 ti,needs-special-reset;
600 dmas = <&sdma 57>, <&sdma 58>;
601 dma-names = "tx", "rx";
605 compatible = "ti,omap4-hsmmc";
606 reg = <0x480d5000 0x400>;
607 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
609 ti,needs-special-reset;
610 dmas = <&sdma 59>, <&sdma 60>;
611 dma-names = "tx", "rx";
614 mmu_dsp: mmu@4a066000 {
615 compatible = "ti,omap4-iommu";
616 reg = <0x4a066000 0x100>;
617 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
618 ti,hwmods = "mmu_dsp";
622 mmu_ipu: mmu@55082000 {
623 compatible = "ti,omap4-iommu";
624 reg = <0x55082000 0x100>;
625 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
626 ti,hwmods = "mmu_ipu";
628 ti,iommu-bus-err-back;
631 keypad: keypad@4ae1c000 {
632 compatible = "ti,omap4-keypad";
633 reg = <0x4ae1c000 0x400>;
637 mcpdm: mcpdm@40132000 {
638 compatible = "ti,omap4-mcpdm";
639 reg = <0x40132000 0x7f>, /* MPU private access */
640 <0x49032000 0x7f>; /* L3 Interconnect */
641 reg-names = "mpu", "dma";
642 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
646 dma-names = "up_link", "dn_link";
650 dmic: dmic@4012e000 {
651 compatible = "ti,omap4-dmic";
652 reg = <0x4012e000 0x7f>, /* MPU private access */
653 <0x4902e000 0x7f>; /* L3 Interconnect */
654 reg-names = "mpu", "dma";
655 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
658 dma-names = "up_link";
662 mcbsp1: mcbsp@40122000 {
663 compatible = "ti,omap4-mcbsp";
664 reg = <0x40122000 0xff>, /* MPU private access */
665 <0x49022000 0xff>; /* L3 Interconnect */
666 reg-names = "mpu", "dma";
667 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
668 interrupt-names = "common";
669 ti,buffer-size = <128>;
670 ti,hwmods = "mcbsp1";
673 dma-names = "tx", "rx";
677 mcbsp2: mcbsp@40124000 {
678 compatible = "ti,omap4-mcbsp";
679 reg = <0x40124000 0xff>, /* MPU private access */
680 <0x49024000 0xff>; /* L3 Interconnect */
681 reg-names = "mpu", "dma";
682 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
683 interrupt-names = "common";
684 ti,buffer-size = <128>;
685 ti,hwmods = "mcbsp2";
688 dma-names = "tx", "rx";
692 mcbsp3: mcbsp@40126000 {
693 compatible = "ti,omap4-mcbsp";
694 reg = <0x40126000 0xff>, /* MPU private access */
695 <0x49026000 0xff>; /* L3 Interconnect */
696 reg-names = "mpu", "dma";
697 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
698 interrupt-names = "common";
699 ti,buffer-size = <128>;
700 ti,hwmods = "mcbsp3";
703 dma-names = "tx", "rx";
707 mailbox: mailbox@4a0f4000 {
708 compatible = "ti,omap4-mailbox";
709 reg = <0x4a0f4000 0x200>;
710 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
711 ti,hwmods = "mailbox";
713 ti,mbox-num-users = <3>;
714 ti,mbox-num-fifos = <8>;
716 ti,mbox-tx = <0 0 0>;
717 ti,mbox-rx = <1 0 0>;
720 ti,mbox-tx = <3 0 0>;
721 ti,mbox-rx = <2 0 0>;
725 timer1: timer@4ae18000 {
726 compatible = "ti,omap5430-timer";
727 reg = <0x4ae18000 0x80>;
728 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
729 ti,hwmods = "timer1";
733 timer2: timer@48032000 {
734 compatible = "ti,omap5430-timer";
735 reg = <0x48032000 0x80>;
736 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
737 ti,hwmods = "timer2";
740 timer3: timer@48034000 {
741 compatible = "ti,omap5430-timer";
742 reg = <0x48034000 0x80>;
743 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
744 ti,hwmods = "timer3";
747 timer4: timer@48036000 {
748 compatible = "ti,omap5430-timer";
749 reg = <0x48036000 0x80>;
750 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
751 ti,hwmods = "timer4";
754 timer5: timer@40138000 {
755 compatible = "ti,omap5430-timer";
756 reg = <0x40138000 0x80>,
758 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
759 ti,hwmods = "timer5";
764 timer6: timer@4013a000 {
765 compatible = "ti,omap5430-timer";
766 reg = <0x4013a000 0x80>,
768 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
769 ti,hwmods = "timer6";
774 timer7: timer@4013c000 {
775 compatible = "ti,omap5430-timer";
776 reg = <0x4013c000 0x80>,
778 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
779 ti,hwmods = "timer7";
783 timer8: timer@4013e000 {
784 compatible = "ti,omap5430-timer";
785 reg = <0x4013e000 0x80>,
787 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
788 ti,hwmods = "timer8";
793 timer9: timer@4803e000 {
794 compatible = "ti,omap5430-timer";
795 reg = <0x4803e000 0x80>;
796 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
797 ti,hwmods = "timer9";
801 timer10: timer@48086000 {
802 compatible = "ti,omap5430-timer";
803 reg = <0x48086000 0x80>;
804 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
805 ti,hwmods = "timer10";
809 timer11: timer@48088000 {
810 compatible = "ti,omap5430-timer";
811 reg = <0x48088000 0x80>;
812 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
813 ti,hwmods = "timer11";
818 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
819 reg = <0x4ae14000 0x80>;
820 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
821 ti,hwmods = "wd_timer2";
825 compatible = "ti,omap5-dmm";
826 reg = <0x4e000000 0x800>;
827 interrupts = <0 113 0x4>;
831 emif1: emif@4c000000 {
832 compatible = "ti,emif-4d5";
835 phy-type = <2>; /* DDR PHY type: Intelli PHY */
836 reg = <0x4c000000 0x400>;
837 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
838 hw-caps-read-idle-ctrl;
839 hw-caps-ll-interface;
843 emif2: emif@4d000000 {
844 compatible = "ti,emif-4d5";
847 phy-type = <2>; /* DDR PHY type: Intelli PHY */
848 reg = <0x4d000000 0x400>;
849 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
850 hw-caps-read-idle-ctrl;
851 hw-caps-ll-interface;
855 omap_control_usb2phy: control-phy@4a002300 {
856 compatible = "ti,control-phy-usb2";
857 reg = <0x4a002300 0x4>;
861 omap_control_usb3phy: control-phy@4a002370 {
862 compatible = "ti,control-phy-pipe3";
863 reg = <0x4a002370 0x4>;
867 usb3: omap_dwc3@4a020000 {
868 compatible = "ti,dwc3";
869 ti,hwmods = "usb_otg_ss";
870 reg = <0x4a020000 0x10000>;
871 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
872 #address-cells = <1>;
877 compatible = "snps,dwc3";
878 reg = <0x4a030000 0x10000>;
879 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
880 <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
881 <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
882 interrupt-names = "peripheral",
885 phys = <&usb2_phy>, <&usb3_phy>;
886 phy-names = "usb2-phy", "usb3-phy";
887 dr_mode = "peripheral";
893 compatible = "ti,omap-ocp2scp";
894 #address-cells = <1>;
896 reg = <0x4a080000 0x20>;
898 ti,hwmods = "ocp2scp1";
899 usb2_phy: usb2phy@4a084000 {
900 compatible = "ti,omap-usb2";
901 reg = <0x4a084000 0x7c>;
902 ctrl-module = <&omap_control_usb2phy>;
903 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
904 clock-names = "wkupclk", "refclk";
908 usb3_phy: usb3phy@4a084400 {
909 compatible = "ti,omap-usb3";
910 reg = <0x4a084400 0x80>,
913 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
914 ctrl-module = <&omap_control_usb3phy>;
915 clocks = <&usb_phy_cm_clk32k>,
917 <&usb_otg_ss_refclk960m>;
918 clock-names = "wkupclk",
925 usbhstll: usbhstll@4a062000 {
926 compatible = "ti,usbhs-tll";
927 reg = <0x4a062000 0x1000>;
928 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
929 ti,hwmods = "usb_tll_hs";
932 usbhshost: usbhshost@4a064000 {
933 compatible = "ti,usbhs-host";
934 reg = <0x4a064000 0x800>;
935 ti,hwmods = "usb_host_hs";
936 #address-cells = <1>;
939 clocks = <&l3init_60m_fclk>,
942 clock-names = "refclk_60m_int",
946 usbhsohci: ohci@4a064800 {
947 compatible = "ti,ohci-omap3";
948 reg = <0x4a064800 0x400>;
949 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
952 usbhsehci: ehci@4a064c00 {
953 compatible = "ti,ehci-omap";
954 reg = <0x4a064c00 0x400>;
955 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
959 bandgap: bandgap@4a0021e0 {
960 reg = <0x4a0021e0 0xc
964 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
965 compatible = "ti,omap5430-bandgap";
967 #thermal-sensor-cells = <1>;
970 omap_control_sata: control-phy@4a002374 {
971 compatible = "ti,control-phy-pipe3";
972 reg = <0x4a002374 0x4>;
974 clocks = <&sys_clkin>;
975 clock-names = "sysclk";
980 compatible = "ti,omap-ocp2scp";
981 #address-cells = <1>;
983 reg = <0x4a090000 0x20>;
985 ti,hwmods = "ocp2scp3";
986 sata_phy: phy@4a096000 {
987 compatible = "ti,phy-pipe3-sata";
988 reg = <0x4A096000 0x80>, /* phy_rx */
989 <0x4A096400 0x64>, /* phy_tx */
990 <0x4A096800 0x40>; /* pll_ctrl */
991 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
992 ctrl-module = <&omap_control_sata>;
993 clocks = <&sys_clkin>, <&sata_ref_clk>;
994 clock-names = "sysclk", "refclk";
999 sata: sata@4a141100 {
1000 compatible = "snps,dwc-ahci";
1001 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
1002 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
1004 phy-names = "sata-phy";
1005 clocks = <&sata_ref_clk>;
1010 compatible = "ti,omap5-dss";
1011 reg = <0x58000000 0x80>;
1012 status = "disabled";
1013 ti,hwmods = "dss_core";
1014 clocks = <&dss_dss_clk>;
1015 clock-names = "fck";
1016 #address-cells = <1>;
1021 compatible = "ti,omap5-dispc";
1022 reg = <0x58001000 0x1000>;
1023 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1024 ti,hwmods = "dss_dispc";
1025 clocks = <&dss_dss_clk>;
1026 clock-names = "fck";
1029 rfbi: encoder@58002000 {
1030 compatible = "ti,omap5-rfbi";
1031 reg = <0x58002000 0x100>;
1032 status = "disabled";
1033 ti,hwmods = "dss_rfbi";
1034 clocks = <&dss_dss_clk>, <&l3_iclk_div>;
1035 clock-names = "fck", "ick";
1038 dsi1: encoder@58004000 {
1039 compatible = "ti,omap5-dsi";
1040 reg = <0x58004000 0x200>,
1043 reg-names = "proto", "phy", "pll";
1044 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1045 status = "disabled";
1046 ti,hwmods = "dss_dsi1";
1047 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1048 clock-names = "fck", "sys_clk";
1051 dsi2: encoder@58005000 {
1052 compatible = "ti,omap5-dsi";
1053 reg = <0x58009000 0x200>,
1056 reg-names = "proto", "phy", "pll";
1057 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1058 status = "disabled";
1059 ti,hwmods = "dss_dsi2";
1060 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1061 clock-names = "fck", "sys_clk";
1064 hdmi: encoder@58060000 {
1065 compatible = "ti,omap5-hdmi";
1066 reg = <0x58040000 0x200>,
1069 <0x58060000 0x19000>;
1070 reg-names = "wp", "pll", "phy", "core";
1071 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1072 status = "disabled";
1073 ti,hwmods = "dss_hdmi";
1074 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1075 clock-names = "fck", "sys_clk";
1077 dma-names = "audio_tx";
1081 abb_mpu: regulator-abb-mpu {
1082 compatible = "ti,abb-v2";
1083 regulator-name = "abb_mpu";
1084 #address-cells = <0>;
1086 clocks = <&sys_clkin>;
1087 ti,settling-time = <50>;
1088 ti,clock-cycles = <16>;
1090 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1091 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1092 reg-names = "base-address", "int-address",
1093 "efuse-address", "ldo-address";
1094 ti,tranxdone-status-mask = <0x80>;
1095 /* LDOVBBMPU_MUX_CTRL */
1096 ti,ldovbb-override-mask = <0x400>;
1097 /* LDOVBBMPU_VSET_OUT */
1098 ti,ldovbb-vset-mask = <0x1F>;
1101 * NOTE: only FBB mode used but actual vset will
1102 * determine final biasing
1105 /*uV ABB efuse rbb_m fbb_m vset_m*/
1106 1060000 0 0x0 0 0x02000000 0x01F00000
1107 1250000 0 0x4 0 0x02000000 0x01F00000
1111 abb_mm: regulator-abb-mm {
1112 compatible = "ti,abb-v2";
1113 regulator-name = "abb_mm";
1114 #address-cells = <0>;
1116 clocks = <&sys_clkin>;
1117 ti,settling-time = <50>;
1118 ti,clock-cycles = <16>;
1120 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1121 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1122 reg-names = "base-address", "int-address",
1123 "efuse-address", "ldo-address";
1124 ti,tranxdone-status-mask = <0x80000000>;
1125 /* LDOVBBMM_MUX_CTRL */
1126 ti,ldovbb-override-mask = <0x400>;
1127 /* LDOVBBMM_VSET_OUT */
1128 ti,ldovbb-vset-mask = <0x1F>;
1131 * NOTE: only FBB mode used but actual vset will
1132 * determine final biasing
1135 /*uV ABB efuse rbb_m fbb_m vset_m*/
1136 1025000 0 0x0 0 0x02000000 0x01F00000
1137 1120000 0 0x4 0 0x02000000 0x01F00000
1144 polling-delay = <500>; /* milliseconds */
1147 /include/ "omap54xx-clocks.dtsi"