2 * Copyright 2014 Chen-Yu Tsai
4 * Chen-Yu Tsai <wens@csie.org>
6 * This file is dual-licensed: you can use it either under the terms
7 * of the GPL or the X11 license, at your option. Note that this dual
8 * licensing only applies to this file, and not this project as a
11 * a) This file is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of the
14 * License, or (at your option) any later version.
16 * This file is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
23 * b) Permission is hereby granted, free of charge, to any person
24 * obtaining a copy of this software and associated documentation
25 * files (the "Software"), to deal in the Software without
26 * restriction, including without limitation the rights to use,
27 * copy, modify, merge, publish, distribute, sublicense, and/or
28 * sell copies of the Software, and to permit persons to whom the
29 * Software is furnished to do so, subject to the following
32 * The above copyright notice and this permission notice shall be
33 * included in all copies or substantial portions of the Software.
35 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
36 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
37 * OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
38 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
39 * HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
40 * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
41 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
42 * OTHER DEALINGS IN THE SOFTWARE.
45 #include "skeleton.dtsi"
47 #include <dt-bindings/interrupt-controller/arm-gic.h>
49 #include <dt-bindings/clock/sun8i-a23-a33-ccu.h>
50 #include <dt-bindings/pinctrl/sun4i-a10.h>
51 #include <dt-bindings/reset/sun8i-a23-a33-ccu.h>
54 interrupt-parent = <&gic>;
61 simplefb_lcd: framebuffer@0 {
62 compatible = "allwinner,simple-framebuffer",
64 allwinner,pipeline = "de_be0-lcd0";
65 clocks = <&ccu CLK_BUS_LCD>, <&ccu CLK_BUS_DE_BE>,
66 <&ccu CLK_LCD_CH0>, <&ccu CLK_DE_BE>,
67 <&ccu CLK_DRAM_DE_BE>, <&ccu CLK_DRC>;
73 compatible = "arm,armv7-timer";
74 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
75 <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
76 <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
77 <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
78 clock-frequency = <24000000>;
79 arm,cpu-registers-not-fw-configured;
83 enable-method = "allwinner,sun8i-a23";
88 compatible = "arm,cortex-a7";
94 compatible = "arm,cortex-a7";
101 #address-cells = <1>;
107 compatible = "fixed-clock";
108 clock-frequency = <24000000>;
109 clock-accuracy = <50000>;
110 clock-output-names = "osc24M";
113 ext_osc32k: ext_osc32k_clk {
115 compatible = "fixed-clock";
116 clock-frequency = <32768>;
117 clock-accuracy = <50000>;
118 clock-output-names = "ext-osc32k";
123 compatible = "simple-bus";
124 #address-cells = <1>;
128 dma: dma-controller@01c02000 {
129 compatible = "allwinner,sun8i-a23-dma";
130 reg = <0x01c02000 0x1000>;
131 interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>;
132 clocks = <&ccu CLK_BUS_DMA>;
133 resets = <&ccu RST_BUS_DMA>;
138 compatible = "allwinner,sun7i-a20-mmc";
139 reg = <0x01c0f000 0x1000>;
140 clocks = <&ccu CLK_BUS_MMC0>,
142 <&ccu CLK_MMC0_OUTPUT>,
143 <&ccu CLK_MMC0_SAMPLE>;
148 resets = <&ccu RST_BUS_MMC0>;
150 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
152 #address-cells = <1>;
157 compatible = "allwinner,sun7i-a20-mmc";
158 reg = <0x01c10000 0x1000>;
159 clocks = <&ccu CLK_BUS_MMC1>,
161 <&ccu CLK_MMC1_OUTPUT>,
162 <&ccu CLK_MMC1_SAMPLE>;
167 resets = <&ccu RST_BUS_MMC1>;
169 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
171 #address-cells = <1>;
176 compatible = "allwinner,sun7i-a20-mmc";
177 reg = <0x01c11000 0x1000>;
178 clocks = <&ccu CLK_BUS_MMC2>,
180 <&ccu CLK_MMC2_OUTPUT>,
181 <&ccu CLK_MMC2_SAMPLE>;
186 resets = <&ccu RST_BUS_MMC2>;
188 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
190 #address-cells = <1>;
195 compatible = "allwinner,sun4i-a10-nand";
196 reg = <0x01c03000 0x1000>;
197 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
198 clocks = <&ccu CLK_BUS_NAND>, <&ccu CLK_NAND>;
199 clock-names = "ahb", "mod";
200 resets = <&ccu RST_BUS_NAND>;
203 #address-cells = <1>;
207 usb_otg: usb@01c19000 {
208 /* compatible gets set in SoC specific dtsi file */
209 reg = <0x01c19000 0x0400>;
210 clocks = <&ccu CLK_BUS_OTG>;
211 resets = <&ccu RST_BUS_OTG>;
212 interrupts = <GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
213 interrupt-names = "mc";
216 extcon = <&usbphy 0>;
220 usbphy: phy@01c19400 {
222 * compatible and address regions get set in
223 * SoC specific dtsi file
225 clocks = <&ccu CLK_USB_PHY0>,
227 clock-names = "usb0_phy",
229 resets = <&ccu RST_USB_PHY0>,
231 reset-names = "usb0_reset",
237 ehci0: usb@01c1a000 {
238 compatible = "allwinner,sun8i-a23-ehci", "generic-ehci";
239 reg = <0x01c1a000 0x100>;
240 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
241 clocks = <&ccu CLK_BUS_EHCI>;
242 resets = <&ccu RST_BUS_EHCI>;
248 ohci0: usb@01c1a400 {
249 compatible = "allwinner,sun8i-a23-ohci", "generic-ohci";
250 reg = <0x01c1a400 0x100>;
251 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
252 clocks = <&ccu CLK_BUS_OHCI>, <&ccu CLK_USB_OHCI>;
253 resets = <&ccu RST_BUS_OHCI>;
259 ccu: clock@01c20000 {
260 reg = <0x01c20000 0x400>;
261 clocks = <&osc24M>, <&rtc 0>;
262 clock-names = "hosc", "losc";
267 pio: pinctrl@01c20800 {
268 /* compatible gets set in SoC specific dtsi file */
269 reg = <0x01c20800 0x400>;
270 /* interrupts get set in SoC specific dtsi file */
271 clocks = <&ccu CLK_BUS_PIO>, <&osc24M>, <&rtc 0>;
272 clock-names = "apb", "hosc", "losc";
274 interrupt-controller;
275 #interrupt-cells = <3>;
278 uart0_pins_a: uart0@0 {
283 uart1_pins_a: uart1@0 {
288 uart1_pins_cts_rts_a: uart1-cts-rts@0 {
293 mmc0_pins_a: mmc0@0 {
294 pins = "PF0", "PF1", "PF2",
297 drive-strength = <30>;
301 mmc1_pins_a: mmc1@0 {
302 pins = "PG0", "PG1", "PG2",
305 drive-strength = <30>;
309 mmc2_8bit_pins: mmc2_8bit {
310 pins = "PC5", "PC6", "PC8",
311 "PC9", "PC10", "PC11",
312 "PC12", "PC13", "PC14",
315 drive-strength = <30>;
324 i2c0_pins_a: i2c0@0 {
329 i2c1_pins_a: i2c1@0 {
334 i2c2_pins_a: i2c2@0 {
335 pins = "PE12", "PE13";
339 lcd_rgb666_pins: lcd-rgb666@0 {
340 pins = "PD2", "PD3", "PD4", "PD5", "PD6", "PD7",
341 "PD10", "PD11", "PD12", "PD13", "PD14", "PD15",
342 "PD18", "PD19", "PD20", "PD21", "PD22", "PD23",
343 "PD24", "PD25", "PD26", "PD27";
349 compatible = "allwinner,sun4i-a10-timer";
350 reg = <0x01c20c00 0xa0>;
351 interrupts = <GIC_SPI 18 IRQ_TYPE_LEVEL_HIGH>,
352 <GIC_SPI 19 IRQ_TYPE_LEVEL_HIGH>;
356 wdt0: watchdog@01c20ca0 {
357 compatible = "allwinner,sun6i-a31-wdt";
358 reg = <0x01c20ca0 0x20>;
359 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
363 compatible = "allwinner,sun7i-a20-pwm";
364 reg = <0x01c21400 0xc>;
370 lradc: lradc@01c22800 {
371 compatible = "allwinner,sun4i-a10-lradc-keys";
372 reg = <0x01c22800 0x100>;
373 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
377 uart0: serial@01c28000 {
378 compatible = "snps,dw-apb-uart";
379 reg = <0x01c28000 0x400>;
380 interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
383 clocks = <&ccu CLK_BUS_UART0>;
384 resets = <&ccu RST_BUS_UART0>;
385 dmas = <&dma 6>, <&dma 6>;
386 dma-names = "rx", "tx";
390 uart1: serial@01c28400 {
391 compatible = "snps,dw-apb-uart";
392 reg = <0x01c28400 0x400>;
393 interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
396 clocks = <&ccu CLK_BUS_UART1>;
397 resets = <&ccu RST_BUS_UART1>;
398 dmas = <&dma 7>, <&dma 7>;
399 dma-names = "rx", "tx";
403 uart2: serial@01c28800 {
404 compatible = "snps,dw-apb-uart";
405 reg = <0x01c28800 0x400>;
406 interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
409 clocks = <&ccu CLK_BUS_UART2>;
410 resets = <&ccu RST_BUS_UART2>;
411 dmas = <&dma 8>, <&dma 8>;
412 dma-names = "rx", "tx";
416 uart3: serial@01c28c00 {
417 compatible = "snps,dw-apb-uart";
418 reg = <0x01c28c00 0x400>;
419 interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
422 clocks = <&ccu CLK_BUS_UART3>;
423 resets = <&ccu RST_BUS_UART3>;
424 dmas = <&dma 9>, <&dma 9>;
425 dma-names = "rx", "tx";
429 uart4: serial@01c29000 {
430 compatible = "snps,dw-apb-uart";
431 reg = <0x01c29000 0x400>;
432 interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
435 clocks = <&ccu CLK_BUS_UART4>;
436 resets = <&ccu RST_BUS_UART4>;
437 dmas = <&dma 10>, <&dma 10>;
438 dma-names = "rx", "tx";
443 compatible = "allwinner,sun6i-a31-i2c";
444 reg = <0x01c2ac00 0x400>;
445 interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
446 clocks = <&ccu CLK_BUS_I2C0>;
447 resets = <&ccu RST_BUS_I2C0>;
449 #address-cells = <1>;
454 compatible = "allwinner,sun6i-a31-i2c";
455 reg = <0x01c2b000 0x400>;
456 interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
457 clocks = <&ccu CLK_BUS_I2C1>;
458 resets = <&ccu RST_BUS_I2C1>;
460 #address-cells = <1>;
465 compatible = "allwinner,sun6i-a31-i2c";
466 reg = <0x01c2b400 0x400>;
467 interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
468 clocks = <&ccu CLK_BUS_I2C2>;
469 resets = <&ccu RST_BUS_I2C2>;
471 #address-cells = <1>;
476 compatible = "allwinner,sun8i-a23-mali",
477 "allwinner,sun7i-a20-mali", "arm,mali-400";
478 reg = <0x01c40000 0x10000>;
479 interrupts = <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
480 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
481 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
482 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
483 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
484 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
485 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
486 interrupt-names = "gp",
493 clocks = <&ccu CLK_BUS_GPU>, <&ccu CLK_GPU>;
494 clock-names = "bus", "core";
495 resets = <&ccu RST_BUS_GPU>;
497 assigned-clocks = <&ccu CLK_GPU>;
498 assigned-clock-rates = <408000000>;
501 gic: interrupt-controller@01c81000 {
502 compatible = "arm,cortex-a7-gic", "arm,cortex-a15-gic";
503 reg = <0x01c81000 0x1000>,
507 interrupt-controller;
508 #interrupt-cells = <3>;
509 interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
513 compatible = "allwinner,sun6i-a31-rtc";
514 reg = <0x01f00000 0x54>;
515 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>,
516 <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
517 clock-output-names = "osc32k";
518 clocks = <&ext_osc32k>;
522 nmi_intc: interrupt-controller@01f00c0c {
523 compatible = "allwinner,sun6i-a31-sc-nmi";
524 interrupt-controller;
525 #interrupt-cells = <2>;
526 reg = <0x01f00c0c 0x38>;
527 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
531 compatible = "allwinner,sun8i-a23-prcm";
532 reg = <0x01f01400 0x200>;
535 compatible = "fixed-factor-clock";
540 clock-output-names = "ar100";
544 compatible = "fixed-factor-clock";
549 clock-output-names = "ahb0";
553 compatible = "allwinner,sun8i-a23-apb0-clk";
556 clock-output-names = "apb0";
559 apb0_gates: apb0_gates_clk {
560 compatible = "allwinner,sun8i-a23-apb0-gates-clk";
563 clock-output-names = "apb0_pio", "apb0_timer",
564 "apb0_rsb", "apb0_uart",
569 compatible = "allwinner,sun6i-a31-clock-reset";
573 codec_analog: codec-analog {
574 compatible = "allwinner,sun8i-a23-codec-analog";
579 compatible = "allwinner,sun8i-a23-cpuconfig";
580 reg = <0x01f01c00 0x300>;
583 r_uart: serial@01f02800 {
584 compatible = "snps,dw-apb-uart";
585 reg = <0x01f02800 0x400>;
586 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
589 clocks = <&apb0_gates 4>;
590 resets = <&apb0_rst 4>;
594 r_pio: pinctrl@01f02c00 {
595 compatible = "allwinner,sun8i-a23-r-pinctrl";
596 reg = <0x01f02c00 0x400>;
597 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
598 clocks = <&apb0_gates 0>, <&osc24M>, <&rtc 0>;
599 clock-names = "apb", "hosc", "losc";
600 resets = <&apb0_rst 0>;
602 interrupt-controller;
603 #interrupt-cells = <3>;
604 #address-cells = <1>;
611 drive-strength = <20>;
615 r_uart_pins_a: r_uart@0 {
621 r_rsb: rsb@01f03400 {
622 compatible = "allwinner,sun8i-a23-rsb";
623 reg = <0x01f03400 0x400>;
624 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
625 clocks = <&apb0_gates 3>;
626 clock-frequency = <3000000>;
627 resets = <&apb0_rst 3>;
628 pinctrl-names = "default";
629 pinctrl-0 = <&r_rsb_pins>;
631 #address-cells = <1>;