]> git.karo-electronics.de Git - karo-tx-uboot.git/blob - arch/arm/include/asm/arch-exynos/cpu.h
Merge branch 'master' of git://git.denx.de/u-boot into resolve
[karo-tx-uboot.git] / arch / arm / include / asm / arch-exynos / cpu.h
1 /*
2  * (C) Copyright 2010 Samsung Electronics
3  * Minkyu Kang <mk7.kang@samsung.com>
4  *
5  * This program is free software; you can redistribute it and/or
6  * modify it under the terms of the GNU General Public License as
7  * published by the Free Software Foundation; either version 2 of
8  * the License, or (at your option) any later version.
9  *
10  * This program is distributed in the hope that it will be useful,
11  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13  * GNU General Public License for more details.
14  *
15  * You should have received a copy of the GNU General Public License
16  * along with this program; if not, write to the Free Software
17  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18  * MA 02111-1307 USA
19  *
20  */
21
22 #ifndef _EXYNOS4_CPU_H
23 #define _EXYNOS4_CPU_H
24
25 #define DEVICE_NOT_AVAILABLE            0
26
27 #define EXYNOS_CPU_NAME                 "Exynos"
28 #define EXYNOS4_ADDR_BASE               0x10000000
29
30 /* EXYNOS4 */
31 #define EXYNOS4_GPIO_PART3_BASE         0x03860000
32 #define EXYNOS4_PRO_ID                  0x10000000
33 #define EXYNOS4_SYSREG_BASE             0x10010000
34 #define EXYNOS4_POWER_BASE              0x10020000
35 #define EXYNOS4_SWRESET                 0x10020400
36 #define EXYNOS4_CLOCK_BASE              0x10030000
37 #define EXYNOS4_SYSTIMER_BASE           0x10050000
38 #define EXYNOS4_WATCHDOG_BASE           0x10060000
39 #define EXYNOS4_MIU_BASE                0x10600000
40 #define EXYNOS4_DMC0_BASE               0x10400000
41 #define EXYNOS4_DMC1_BASE               0x10410000
42 #define EXYNOS4_GPIO_PART2_BASE         0x11000000
43 #define EXYNOS4_GPIO_PART1_BASE         0x11400000
44 #define EXYNOS4_FIMD_BASE               0x11C00000
45 #define EXYNOS4_MIPI_DSIM_BASE          0x11C80000
46 #define EXYNOS4_USBOTG_BASE             0x12480000
47 #define EXYNOS4_MMC_BASE                0x12510000
48 #define EXYNOS4_SROMC_BASE              0x12570000
49 #define EXYNOS4_USB_HOST_EHCI_BASE      0x12580000
50 #define EXYNOS4_USBPHY_BASE             0x125B0000
51 #define EXYNOS4_UART_BASE               0x13800000
52 #define EXYNOS4_I2C_BASE                0x13860000
53 #define EXYNOS4_ADC_BASE                0x13910000
54 #define EXYNOS4_SPI_BASE                0x13920000
55 #define EXYNOS4_PWMTIMER_BASE           0x139D0000
56 #define EXYNOS4_MODEM_BASE              0x13A00000
57 #define EXYNOS4_USBPHY_CONTROL          0x10020704
58 #define EXYNOS4_I2S_BASE                0xE2100000
59
60 #define EXYNOS4_GPIO_PART4_BASE         DEVICE_NOT_AVAILABLE
61 #define EXYNOS4_DP_BASE                 DEVICE_NOT_AVAILABLE
62 #define EXYNOS4_SPI_ISP_BASE            DEVICE_NOT_AVAILABLE
63
64 /* EXYNOS5 */
65 #define EXYNOS5_I2C_SPACING             0x10000
66
67 #define EXYNOS5_GPIO_PART4_BASE         0x03860000
68 #define EXYNOS5_PRO_ID                  0x10000000
69 #define EXYNOS5_CLOCK_BASE              0x10010000
70 #define EXYNOS5_POWER_BASE              0x10040000
71 #define EXYNOS5_SWRESET                 0x10040400
72 #define EXYNOS5_SYSREG_BASE             0x10050000
73 #define EXYNOS5_WATCHDOG_BASE           0x101D0000
74 #define EXYNOS5_DMC_PHY0_BASE           0x10C00000
75 #define EXYNOS5_DMC_PHY1_BASE           0x10C10000
76 #define EXYNOS5_GPIO_PART3_BASE         0x10D10000
77 #define EXYNOS5_DMC_CTRL_BASE           0x10DD0000
78 #define EXYNOS5_GPIO_PART1_BASE         0x11400000
79 #define EXYNOS5_MIPI_DSIM_BASE          0x11D00000
80 #define EXYNOS5_USB_HOST_EHCI_BASE      0x12110000
81 #define EXYNOS5_USBPHY_BASE             0x12130000
82 #define EXYNOS5_USBOTG_BASE             0x12140000
83 #define EXYNOS5_MMC_BASE                0x12200000
84 #define EXYNOS5_SROMC_BASE              0x12250000
85 #define EXYNOS5_UART_BASE               0x12C00000
86 #define EXYNOS5_I2C_BASE                0x12C60000
87 #define EXYNOS5_SPI_BASE                0x12D20000
88 #define EXYNOS5_I2S_BASE                0x12D60000
89 #define EXYNOS5_PWMTIMER_BASE           0x12DD0000
90 #define EXYNOS5_SPI_ISP_BASE            0x131A0000
91 #define EXYNOS5_GPIO_PART2_BASE         0x13400000
92 #define EXYNOS5_FIMD_BASE               0x14400000
93 #define EXYNOS5_DP_BASE                 0x145B0000
94
95 #define EXYNOS5_ADC_BASE                DEVICE_NOT_AVAILABLE
96 #define EXYNOS5_MODEM_BASE              DEVICE_NOT_AVAILABLE
97
98 #ifndef __ASSEMBLY__
99 #include <asm/io.h>
100 /* CPU detection macros */
101 extern unsigned int s5p_cpu_id;
102 extern unsigned int s5p_cpu_rev;
103
104 static inline int s5p_get_cpu_rev(void)
105 {
106         return s5p_cpu_rev;
107 }
108
109 static inline void s5p_set_cpu_id(void)
110 {
111         unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
112
113         switch (pro_id) {
114         case 0x200:
115                 /* Exynos4210 EVT0 */
116                 s5p_cpu_id = 0x4210;
117                 s5p_cpu_rev = 0;
118                 break;
119         case 0x210:
120                 /* Exynos4210 EVT1 */
121                 s5p_cpu_id = 0x4210;
122                 break;
123         case 0x412:
124                 /* Exynos4412 */
125                 s5p_cpu_id = 0x4412;
126                 break;
127         case 0x520:
128                 /* Exynos5250 */
129                 s5p_cpu_id = 0x5250;
130                 break;
131         }
132 }
133
134 static inline char *s5p_get_cpu_name(void)
135 {
136         return EXYNOS_CPU_NAME;
137 }
138
139 #define IS_SAMSUNG_TYPE(type, id)                       \
140 static inline int cpu_is_##type(void)                   \
141 {                                                       \
142         return (s5p_cpu_id >> 12) == id;                \
143 }
144
145 IS_SAMSUNG_TYPE(exynos4, 0x4)
146 IS_SAMSUNG_TYPE(exynos5, 0x5)
147
148 #define IS_EXYNOS_TYPE(type, id)                        \
149 static inline int proid_is_##type(void)                 \
150 {                                                       \
151         return s5p_cpu_id == id;                        \
152 }
153
154 IS_EXYNOS_TYPE(exynos4210, 0x4210)
155 IS_EXYNOS_TYPE(exynos5250, 0x5250)
156
157 #define SAMSUNG_BASE(device, base)                              \
158 static inline unsigned int samsung_get_base_##device(void)      \
159 {                                                               \
160         if (cpu_is_exynos4())                                   \
161                 return EXYNOS4_##base;                          \
162         else if (cpu_is_exynos5())                              \
163                 return EXYNOS5_##base;                          \
164         else                                                    \
165                 return 0;                                       \
166 }
167
168 SAMSUNG_BASE(adc, ADC_BASE)
169 SAMSUNG_BASE(clock, CLOCK_BASE)
170 SAMSUNG_BASE(dp, DP_BASE)
171 SAMSUNG_BASE(sysreg, SYSREG_BASE)
172 SAMSUNG_BASE(fimd, FIMD_BASE)
173 SAMSUNG_BASE(i2c, I2C_BASE)
174 SAMSUNG_BASE(i2s, I2S_BASE)
175 SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
176 SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
177 SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
178 SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
179 SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
180 SAMSUNG_BASE(pro_id, PRO_ID)
181 SAMSUNG_BASE(mmc, MMC_BASE)
182 SAMSUNG_BASE(modem, MODEM_BASE)
183 SAMSUNG_BASE(sromc, SROMC_BASE)
184 SAMSUNG_BASE(swreset, SWRESET)
185 SAMSUNG_BASE(timer, PWMTIMER_BASE)
186 SAMSUNG_BASE(uart, UART_BASE)
187 SAMSUNG_BASE(usb_phy, USBPHY_BASE)
188 SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
189 SAMSUNG_BASE(usb_otg, USBOTG_BASE)
190 SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
191 SAMSUNG_BASE(power, POWER_BASE)
192 SAMSUNG_BASE(spi, SPI_BASE)
193 SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
194 #endif
195
196 #endif  /* _EXYNOS4_CPU_H */