]> git.karo-electronics.de Git - karo-tx-uboot.git/blob - arch/arm/include/asm/arch-ls102xa/config.h
08c21afd1ee910b251d83d0113c8ff3bcbed0563
[karo-tx-uboot.git] / arch / arm / include / asm / arch-ls102xa / config.h
1 /*
2  * Copyright 2014, Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef _ASM_ARMV7_LS102XA_CONFIG_
8 #define _ASM_ARMV7_LS102XA_CONFIG_
9
10 #define CONFIG_SYS_CACHELINE_SIZE               64
11
12 #define OCRAM_BASE_ADDR                         0x10000000
13 #define OCRAM_SIZE                              0x00020000
14
15 #define CONFIG_SYS_IMMR                         0x01000000
16
17 #define CONFIG_SYS_FSL_DDR_ADDR                 (CONFIG_SYS_IMMR + 0x00080000)
18 #define CONFIG_SYS_CCI400_ADDR                  (CONFIG_SYS_IMMR + 0x00180000)
19 #define CONFIG_SYS_IFC_ADDR                     (CONFIG_SYS_IMMR + 0x00530000)
20 #define CONFIG_SYS_FSL_ESDHC_ADDR               (CONFIG_SYS_IMMR + 0x00560000)
21 #define CONFIG_SYS_FSL_SCFG_ADDR                (CONFIG_SYS_IMMR + 0x00570000)
22 #define CONFIG_SYS_FSL_SERDES_ADDR              (CONFIG_SYS_IMMR + 0x00ea0000)
23 #define CONFIG_SYS_FSL_GUTS_ADDR                (CONFIG_SYS_IMMR + 0x00ee0000)
24 #define CONFIG_SYS_FSL_LS1_CLK_ADDR             (CONFIG_SYS_IMMR + 0x00ee1000)
25 #define CONFIG_SYS_NS16550_COM1                 (CONFIG_SYS_IMMR + 0x011c0500)
26 #define CONFIG_SYS_NS16550_COM2                 (CONFIG_SYS_IMMR + 0x011d0500)
27
28 #define CONFIG_SYS_TSEC1_OFFSET                 0x01d10000
29 #define CONFIG_SYS_TSEC2_OFFSET                 0x01d50000
30 #define CONFIG_SYS_TSEC3_OFFSET                 0x01d90000
31 #define CONFIG_SYS_MDIO1_OFFSET                 0x01d24000
32
33 #define TSEC_BASE_ADDR  (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
34 #define MDIO_BASE_ADDR  (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
35
36 #define SCTR_BASE_ADDR                          (CONFIG_SYS_IMMR + 0x01b00000)
37
38 #define I2C1_BASE_ADDR                          (CONFIG_SYS_IMMR + 0x01180000)
39 #define I2C2_BASE_ADDR                          (CONFIG_SYS_IMMR + 0x01190000)
40 #define I2C3_BASE_ADDR                          (CONFIG_SYS_IMMR + 0x011a0000)
41
42 #define WDOG1_BASE_ADDR                         (CONFIG_SYS_IMMR + 0x01ad0000)
43
44 #define QSPI0_BASE_ADDR                         (CONFIG_SYS_IMMR + 0x00550000)
45 #define DSPI1_BASE_ADDR                         (CONFIG_SYS_IMMR + 0x01100000)
46
47 #define LPUART_BASE                             (CONFIG_SYS_IMMR + 0x01950000)
48
49 #ifdef CONFIG_DDR_SPD
50 #define CONFIG_SYS_FSL_DDR_BE
51 #define CONFIG_VERY_BIG_RAM
52 #define CONFIG_SYS_FSL_DDRC_ARM_GEN3
53 #define CONFIG_SYS_FSL_DDR
54 #define CONFIG_SYS_LS1_DDR_BLOCK1_SIZE          ((phys_size_t)2 << 30)
55 #define CONFIG_MAX_MEM_MAPPED                   CONFIG_SYS_LS1_DDR_BLOCK1_SIZE
56 #endif
57
58 #define CONFIG_SYS_FSL_IFC_BE
59 #define CONFIG_SYS_FSL_ESDHC_BE
60 #define CONFIG_SYS_FSL_WDOG_BE
61 #define CONFIG_SYS_FSL_DSPI_BE
62 #define CONFIG_SYS_FSL_QSPI_BE
63
64 #define CONFIG_SYS_FSL_SRDS_1
65
66 #ifdef CONFIG_LS102XA
67 #define CONFIG_MAX_CPUS                         2
68 #define CONFIG_SYS_FSL_IFC_BANK_COUNT           8
69 #define CONFIG_NUM_DDR_CONTROLLERS              1
70 #else
71 #error SoC not defined
72 #endif
73
74 #endif /* _ASM_ARMV7_LS102XA_CONFIG_ */