2 * arch/arm/mach-at91/at91rm9200.c
4 * Copyright (C) 2005 SAN People
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
13 #include <linux/module.h>
16 #include <asm/mach/arch.h>
17 #include <asm/mach/map.h>
18 #include <asm/system_misc.h>
19 #include <mach/at91rm9200.h>
20 #include <mach/at91_pmc.h>
21 #include <mach/at91_st.h>
29 /* --------------------------------------------------------------------
31 * -------------------------------------------------------------------- */
34 * The peripheral clocks.
36 static struct clk udc_clk = {
38 .pmc_mask = 1 << AT91RM9200_ID_UDP,
39 .type = CLK_TYPE_PERIPHERAL,
41 static struct clk ohci_clk = {
43 .pmc_mask = 1 << AT91RM9200_ID_UHP,
44 .type = CLK_TYPE_PERIPHERAL,
46 static struct clk ether_clk = {
48 .pmc_mask = 1 << AT91RM9200_ID_EMAC,
49 .type = CLK_TYPE_PERIPHERAL,
51 static struct clk mmc_clk = {
53 .pmc_mask = 1 << AT91RM9200_ID_MCI,
54 .type = CLK_TYPE_PERIPHERAL,
56 static struct clk twi_clk = {
58 .pmc_mask = 1 << AT91RM9200_ID_TWI,
59 .type = CLK_TYPE_PERIPHERAL,
61 static struct clk usart0_clk = {
63 .pmc_mask = 1 << AT91RM9200_ID_US0,
64 .type = CLK_TYPE_PERIPHERAL,
66 static struct clk usart1_clk = {
68 .pmc_mask = 1 << AT91RM9200_ID_US1,
69 .type = CLK_TYPE_PERIPHERAL,
71 static struct clk usart2_clk = {
73 .pmc_mask = 1 << AT91RM9200_ID_US2,
74 .type = CLK_TYPE_PERIPHERAL,
76 static struct clk usart3_clk = {
78 .pmc_mask = 1 << AT91RM9200_ID_US3,
79 .type = CLK_TYPE_PERIPHERAL,
81 static struct clk spi_clk = {
83 .pmc_mask = 1 << AT91RM9200_ID_SPI,
84 .type = CLK_TYPE_PERIPHERAL,
86 static struct clk pioA_clk = {
88 .pmc_mask = 1 << AT91RM9200_ID_PIOA,
89 .type = CLK_TYPE_PERIPHERAL,
91 static struct clk pioB_clk = {
93 .pmc_mask = 1 << AT91RM9200_ID_PIOB,
94 .type = CLK_TYPE_PERIPHERAL,
96 static struct clk pioC_clk = {
98 .pmc_mask = 1 << AT91RM9200_ID_PIOC,
99 .type = CLK_TYPE_PERIPHERAL,
101 static struct clk pioD_clk = {
103 .pmc_mask = 1 << AT91RM9200_ID_PIOD,
104 .type = CLK_TYPE_PERIPHERAL,
106 static struct clk ssc0_clk = {
108 .pmc_mask = 1 << AT91RM9200_ID_SSC0,
109 .type = CLK_TYPE_PERIPHERAL,
111 static struct clk ssc1_clk = {
113 .pmc_mask = 1 << AT91RM9200_ID_SSC1,
114 .type = CLK_TYPE_PERIPHERAL,
116 static struct clk ssc2_clk = {
118 .pmc_mask = 1 << AT91RM9200_ID_SSC2,
119 .type = CLK_TYPE_PERIPHERAL,
121 static struct clk tc0_clk = {
123 .pmc_mask = 1 << AT91RM9200_ID_TC0,
124 .type = CLK_TYPE_PERIPHERAL,
126 static struct clk tc1_clk = {
128 .pmc_mask = 1 << AT91RM9200_ID_TC1,
129 .type = CLK_TYPE_PERIPHERAL,
131 static struct clk tc2_clk = {
133 .pmc_mask = 1 << AT91RM9200_ID_TC2,
134 .type = CLK_TYPE_PERIPHERAL,
136 static struct clk tc3_clk = {
138 .pmc_mask = 1 << AT91RM9200_ID_TC3,
139 .type = CLK_TYPE_PERIPHERAL,
141 static struct clk tc4_clk = {
143 .pmc_mask = 1 << AT91RM9200_ID_TC4,
144 .type = CLK_TYPE_PERIPHERAL,
146 static struct clk tc5_clk = {
148 .pmc_mask = 1 << AT91RM9200_ID_TC5,
149 .type = CLK_TYPE_PERIPHERAL,
152 static struct clk *periph_clocks[] __initdata = {
179 static struct clk_lookup periph_clocks_lookups[] = {
180 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
181 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
182 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
183 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
184 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
185 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
186 CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
187 CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
188 CLKDEV_CON_DEV_ID("pclk", "ssc.2", &ssc2_clk),
189 /* fake hclk clock */
190 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
191 CLKDEV_CON_ID("pioA", &pioA_clk),
192 CLKDEV_CON_ID("pioB", &pioB_clk),
193 CLKDEV_CON_ID("pioC", &pioC_clk),
194 CLKDEV_CON_ID("pioD", &pioD_clk),
197 static struct clk_lookup usart_clocks_lookups[] = {
198 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
199 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
200 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
201 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
202 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
206 * The four programmable clocks.
207 * You must configure pin multiplexing to bring these signals out.
209 static struct clk pck0 = {
211 .pmc_mask = AT91_PMC_PCK0,
212 .type = CLK_TYPE_PROGRAMMABLE,
215 static struct clk pck1 = {
217 .pmc_mask = AT91_PMC_PCK1,
218 .type = CLK_TYPE_PROGRAMMABLE,
221 static struct clk pck2 = {
223 .pmc_mask = AT91_PMC_PCK2,
224 .type = CLK_TYPE_PROGRAMMABLE,
227 static struct clk pck3 = {
229 .pmc_mask = AT91_PMC_PCK3,
230 .type = CLK_TYPE_PROGRAMMABLE,
234 static void __init at91rm9200_register_clocks(void)
238 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
239 clk_register(periph_clocks[i]);
241 clkdev_add_table(periph_clocks_lookups,
242 ARRAY_SIZE(periph_clocks_lookups));
243 clkdev_add_table(usart_clocks_lookups,
244 ARRAY_SIZE(usart_clocks_lookups));
252 /* --------------------------------------------------------------------
254 * -------------------------------------------------------------------- */
256 static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
258 .id = AT91RM9200_ID_PIOA,
259 .regbase = AT91RM9200_BASE_PIOA,
261 .id = AT91RM9200_ID_PIOB,
262 .regbase = AT91RM9200_BASE_PIOB,
264 .id = AT91RM9200_ID_PIOC,
265 .regbase = AT91RM9200_BASE_PIOC,
267 .id = AT91RM9200_ID_PIOD,
268 .regbase = AT91RM9200_BASE_PIOD,
272 static void at91rm9200_idle(void)
275 * Disable the processor clock. The processor will be automatically
276 * re-enabled by an interrupt or by a reset.
278 at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
281 static void at91rm9200_restart(char mode, const char *cmd)
284 * Perform a hardware reset with the use of the Watchdog timer.
286 at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
287 at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
290 /* --------------------------------------------------------------------
291 * AT91RM9200 processor initialization
292 * -------------------------------------------------------------------- */
293 static void __init at91rm9200_map_io(void)
295 /* Map peripherals */
296 at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
299 static void __init at91rm9200_ioremap_registers(void)
301 at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
302 at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
305 static void __init at91rm9200_initialize(void)
307 arm_pm_idle = at91rm9200_idle;
308 arm_pm_restart = at91rm9200_restart;
309 at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
310 | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
311 | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
312 | (1 << AT91RM9200_ID_IRQ6);
314 /* Initialize GPIO subsystem */
315 at91_gpio_init(at91rm9200_gpio,
316 cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
320 /* --------------------------------------------------------------------
321 * Interrupt initialization
322 * -------------------------------------------------------------------- */
325 * The default interrupt priority levels (0 = lowest, 7 = highest).
327 static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
328 7, /* Advanced Interrupt Controller (FIQ) */
329 7, /* System Peripherals */
330 1, /* Parallel IO Controller A */
331 1, /* Parallel IO Controller B */
332 1, /* Parallel IO Controller C */
333 1, /* Parallel IO Controller D */
338 0, /* Multimedia Card Interface */
339 2, /* USB Device Port */
340 6, /* Two-Wire Interface */
341 5, /* Serial Peripheral Interface */
342 4, /* Serial Synchronous Controller 0 */
343 4, /* Serial Synchronous Controller 1 */
344 4, /* Serial Synchronous Controller 2 */
345 0, /* Timer Counter 0 */
346 0, /* Timer Counter 1 */
347 0, /* Timer Counter 2 */
348 0, /* Timer Counter 3 */
349 0, /* Timer Counter 4 */
350 0, /* Timer Counter 5 */
351 2, /* USB Host port */
352 3, /* Ethernet MAC */
353 0, /* Advanced Interrupt Controller (IRQ0) */
354 0, /* Advanced Interrupt Controller (IRQ1) */
355 0, /* Advanced Interrupt Controller (IRQ2) */
356 0, /* Advanced Interrupt Controller (IRQ3) */
357 0, /* Advanced Interrupt Controller (IRQ4) */
358 0, /* Advanced Interrupt Controller (IRQ5) */
359 0 /* Advanced Interrupt Controller (IRQ6) */
362 struct at91_init_soc __initdata at91rm9200_soc = {
363 .map_io = at91rm9200_map_io,
364 .default_irq_priority = at91rm9200_default_irq_priority,
365 .ioremap_registers = at91rm9200_ioremap_registers,
366 .register_clocks = at91rm9200_register_clocks,
367 .init = at91rm9200_initialize,