2 * Utility to set the DAVINCI MUX register from a table in mux.h
4 * Author: Vladimir Barinov, MontaVista Software, Inc. <source@mvista.com>
6 * Based on linux/arch/arm/plat-omap/mux.c:
7 * Copyright (C) 2003 - 2005 Nokia Corporation
9 * Written by Tony Lindgren
11 * 2007 (c) MontaVista Software, Inc. This file is licensed under
12 * the terms of the GNU General Public License version 2. This program
13 * is licensed "as is" without any warranty of any kind, whether express
16 * Copyright (C) 2008 Texas Instruments.
19 #include <linux/module.h>
20 #include <linux/spinlock.h>
22 #include <mach/hardware.h>
25 static const struct mux_config *mux_table;
26 static unsigned long pin_table_sz;
28 int __init davinci_mux_register(const struct mux_config *pins,
38 * Sets the DAVINCI MUX register based on the table
40 int __init_or_module davinci_cfg_reg(const unsigned long index)
42 static DEFINE_SPINLOCK(mux_spin_lock);
43 void __iomem *base = IO_ADDRESS(DAVINCI_SYSTEM_MODULE_BASE);
45 const struct mux_config *cfg;
46 unsigned int reg_orig = 0, reg = 0;
47 unsigned int mask, warn = 0;
52 if (index >= pin_table_sz) {
53 printk(KERN_ERR "Invalid pin mux index: %lu (%lu)\n",
59 cfg = &mux_table[index];
61 if (cfg->name == NULL) {
62 printk(KERN_ERR "No entry for the specified index\n");
66 /* Update the mux register in question */
70 spin_lock_irqsave(&mux_spin_lock, flags);
71 reg_orig = __raw_readl(base + cfg->mux_reg);
73 mask = (cfg->mask << cfg->mask_offset);
74 tmp1 = reg_orig & mask;
75 reg = reg_orig & ~mask;
77 tmp2 = (cfg->mode << cfg->mask_offset);
83 __raw_writel(reg, base + cfg->mux_reg);
84 spin_unlock_irqrestore(&mux_spin_lock, flags);
88 #ifdef CONFIG_DAVINCI_MUX_WARNINGS
89 printk(KERN_WARNING "MUX: initialized %s\n", cfg->name);
93 #ifdef CONFIG_DAVINCI_MUX_DEBUG
94 if (cfg->debug || warn) {
95 printk(KERN_WARNING "MUX: Setting register %s\n", cfg->name);
96 printk(KERN_WARNING " %s (0x%08x) = 0x%08x -> 0x%08x\n",
97 cfg->mux_reg_name, cfg->mux_reg, reg_orig, reg);
103 EXPORT_SYMBOL(davinci_cfg_reg);