]> git.karo-electronics.de Git - karo-tx-linux.git/blob - arch/arm/mach-exynos/suspend.c
Merge tag 'samsung-soc-4.11-2' of git://git.kernel.org/pub/scm/linux/kernel/git/krzk...
[karo-tx-linux.git] / arch / arm / mach-exynos / suspend.c
1 /*
2  * Copyright (c) 2011-2014 Samsung Electronics Co., Ltd.
3  *              http://www.samsung.com
4  *
5  * EXYNOS - Suspend support
6  *
7  * Based on arch/arm/mach-s3c2410/pm.c
8  * Copyright (c) 2006 Simtec Electronics
9  *      Ben Dooks <ben@simtec.co.uk>
10  *
11  * This program is free software; you can redistribute it and/or modify
12  * it under the terms of the GNU General Public License version 2 as
13  * published by the Free Software Foundation.
14  */
15
16 #include <linux/init.h>
17 #include <linux/suspend.h>
18 #include <linux/syscore_ops.h>
19 #include <linux/cpu_pm.h>
20 #include <linux/io.h>
21 #include <linux/irq.h>
22 #include <linux/irqchip.h>
23 #include <linux/irqdomain.h>
24 #include <linux/of_address.h>
25 #include <linux/err.h>
26 #include <linux/regulator/machine.h>
27 #include <linux/soc/samsung/exynos-pmu.h>
28 #include <linux/soc/samsung/exynos-regs-pmu.h>
29
30 #include <asm/cacheflush.h>
31 #include <asm/hardware/cache-l2x0.h>
32 #include <asm/firmware.h>
33 #include <asm/mcpm.h>
34 #include <asm/smp_scu.h>
35 #include <asm/suspend.h>
36
37 #include <mach/map.h>
38
39 #include <plat/pm-common.h>
40
41 #include "common.h"
42
43 #define REG_TABLE_END (-1U)
44
45 #define EXYNOS5420_CPU_STATE    0x28
46
47 /**
48  * struct exynos_wkup_irq - PMU IRQ to mask mapping
49  * @hwirq: Hardware IRQ signal of the PMU
50  * @mask: Mask in PMU wake-up mask register
51  */
52 struct exynos_wkup_irq {
53         unsigned int hwirq;
54         u32 mask;
55 };
56
57 struct exynos_pm_data {
58         const struct exynos_wkup_irq *wkup_irq;
59         unsigned int wake_disable_mask;
60         const unsigned int *release_ret_regs;
61
62         void (*pm_prepare)(void);
63         void (*pm_resume_prepare)(void);
64         void (*pm_resume)(void);
65         int (*pm_suspend)(void);
66         int (*cpu_suspend)(unsigned long);
67 };
68
69 static const struct exynos_pm_data *pm_data __ro_after_init;
70
71 static int exynos5420_cpu_state;
72 static unsigned int exynos_pmu_spare3;
73
74 /*
75  * GIC wake-up support
76  */
77
78 static u32 exynos_irqwake_intmask = 0xffffffff;
79
80 static const struct exynos_wkup_irq exynos3250_wkup_irq[] = {
81         { 73, BIT(1) }, /* RTC alarm */
82         { 74, BIT(2) }, /* RTC tick */
83         { /* sentinel */ },
84 };
85
86 static const struct exynos_wkup_irq exynos4_wkup_irq[] = {
87         { 44, BIT(1) }, /* RTC alarm */
88         { 45, BIT(2) }, /* RTC tick */
89         { /* sentinel */ },
90 };
91
92 static const struct exynos_wkup_irq exynos5250_wkup_irq[] = {
93         { 43, BIT(1) }, /* RTC alarm */
94         { 44, BIT(2) }, /* RTC tick */
95         { /* sentinel */ },
96 };
97
98 static const unsigned int exynos_release_ret_regs[] = {
99         S5P_PAD_RET_MAUDIO_OPTION,
100         S5P_PAD_RET_GPIO_OPTION,
101         S5P_PAD_RET_UART_OPTION,
102         S5P_PAD_RET_MMCA_OPTION,
103         S5P_PAD_RET_MMCB_OPTION,
104         S5P_PAD_RET_EBIA_OPTION,
105         S5P_PAD_RET_EBIB_OPTION,
106         REG_TABLE_END,
107 };
108
109 static const unsigned int exynos3250_release_ret_regs[] = {
110         S5P_PAD_RET_MAUDIO_OPTION,
111         S5P_PAD_RET_GPIO_OPTION,
112         S5P_PAD_RET_UART_OPTION,
113         S5P_PAD_RET_MMCA_OPTION,
114         S5P_PAD_RET_MMCB_OPTION,
115         S5P_PAD_RET_EBIA_OPTION,
116         S5P_PAD_RET_EBIB_OPTION,
117         S5P_PAD_RET_MMC2_OPTION,
118         S5P_PAD_RET_SPI_OPTION,
119         REG_TABLE_END,
120 };
121
122 static const unsigned int exynos5420_release_ret_regs[] = {
123         EXYNOS_PAD_RET_DRAM_OPTION,
124         EXYNOS_PAD_RET_MAUDIO_OPTION,
125         EXYNOS_PAD_RET_JTAG_OPTION,
126         EXYNOS5420_PAD_RET_GPIO_OPTION,
127         EXYNOS5420_PAD_RET_UART_OPTION,
128         EXYNOS5420_PAD_RET_MMCA_OPTION,
129         EXYNOS5420_PAD_RET_MMCB_OPTION,
130         EXYNOS5420_PAD_RET_MMCC_OPTION,
131         EXYNOS5420_PAD_RET_HSI_OPTION,
132         EXYNOS_PAD_RET_EBIA_OPTION,
133         EXYNOS_PAD_RET_EBIB_OPTION,
134         EXYNOS5420_PAD_RET_SPI_OPTION,
135         EXYNOS5420_PAD_RET_DRAM_COREBLK_OPTION,
136         REG_TABLE_END,
137 };
138
139 static int exynos_irq_set_wake(struct irq_data *data, unsigned int state)
140 {
141         const struct exynos_wkup_irq *wkup_irq;
142
143         if (!pm_data->wkup_irq)
144                 return -ENOENT;
145         wkup_irq = pm_data->wkup_irq;
146
147         while (wkup_irq->mask) {
148                 if (wkup_irq->hwirq == data->hwirq) {
149                         if (!state)
150                                 exynos_irqwake_intmask |= wkup_irq->mask;
151                         else
152                                 exynos_irqwake_intmask &= ~wkup_irq->mask;
153                         return 0;
154                 }
155                 ++wkup_irq;
156         }
157
158         return -ENOENT;
159 }
160
161 static struct irq_chip exynos_pmu_chip = {
162         .name                   = "PMU",
163         .irq_eoi                = irq_chip_eoi_parent,
164         .irq_mask               = irq_chip_mask_parent,
165         .irq_unmask             = irq_chip_unmask_parent,
166         .irq_retrigger          = irq_chip_retrigger_hierarchy,
167         .irq_set_wake           = exynos_irq_set_wake,
168 #ifdef CONFIG_SMP
169         .irq_set_affinity       = irq_chip_set_affinity_parent,
170 #endif
171 };
172
173 static int exynos_pmu_domain_translate(struct irq_domain *d,
174                                        struct irq_fwspec *fwspec,
175                                        unsigned long *hwirq,
176                                        unsigned int *type)
177 {
178         if (is_of_node(fwspec->fwnode)) {
179                 if (fwspec->param_count != 3)
180                         return -EINVAL;
181
182                 /* No PPI should point to this domain */
183                 if (fwspec->param[0] != 0)
184                         return -EINVAL;
185
186                 *hwirq = fwspec->param[1];
187                 *type = fwspec->param[2];
188                 return 0;
189         }
190
191         return -EINVAL;
192 }
193
194 static int exynos_pmu_domain_alloc(struct irq_domain *domain,
195                                    unsigned int virq,
196                                    unsigned int nr_irqs, void *data)
197 {
198         struct irq_fwspec *fwspec = data;
199         struct irq_fwspec parent_fwspec;
200         irq_hw_number_t hwirq;
201         int i;
202
203         if (fwspec->param_count != 3)
204                 return -EINVAL; /* Not GIC compliant */
205         if (fwspec->param[0] != 0)
206                 return -EINVAL; /* No PPI should point to this domain */
207
208         hwirq = fwspec->param[1];
209
210         for (i = 0; i < nr_irqs; i++)
211                 irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
212                                               &exynos_pmu_chip, NULL);
213
214         parent_fwspec = *fwspec;
215         parent_fwspec.fwnode = domain->parent->fwnode;
216         return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
217                                             &parent_fwspec);
218 }
219
220 static const struct irq_domain_ops exynos_pmu_domain_ops = {
221         .translate      = exynos_pmu_domain_translate,
222         .alloc          = exynos_pmu_domain_alloc,
223         .free           = irq_domain_free_irqs_common,
224 };
225
226 static int __init exynos_pmu_irq_init(struct device_node *node,
227                                       struct device_node *parent)
228 {
229         struct irq_domain *parent_domain, *domain;
230
231         if (!parent) {
232                 pr_err("%s: no parent, giving up\n", node->full_name);
233                 return -ENODEV;
234         }
235
236         parent_domain = irq_find_host(parent);
237         if (!parent_domain) {
238                 pr_err("%s: unable to obtain parent domain\n", node->full_name);
239                 return -ENXIO;
240         }
241
242         pmu_base_addr = of_iomap(node, 0);
243
244         if (!pmu_base_addr) {
245                 pr_err("%s: failed to find exynos pmu register\n",
246                        node->full_name);
247                 return -ENOMEM;
248         }
249
250         domain = irq_domain_add_hierarchy(parent_domain, 0, 0,
251                                           node, &exynos_pmu_domain_ops,
252                                           NULL);
253         if (!domain) {
254                 iounmap(pmu_base_addr);
255                 return -ENOMEM;
256         }
257
258         /*
259          * Clear the OF_POPULATED flag set in of_irq_init so that
260          * later the Exynos PMU platform device won't be skipped.
261          */
262         of_node_clear_flag(node, OF_POPULATED);
263
264         return 0;
265 }
266
267 #define EXYNOS_PMU_IRQ(symbol, name)    IRQCHIP_DECLARE(symbol, name, exynos_pmu_irq_init)
268
269 EXYNOS_PMU_IRQ(exynos3250_pmu_irq, "samsung,exynos3250-pmu");
270 EXYNOS_PMU_IRQ(exynos4210_pmu_irq, "samsung,exynos4210-pmu");
271 EXYNOS_PMU_IRQ(exynos4212_pmu_irq, "samsung,exynos4212-pmu");
272 EXYNOS_PMU_IRQ(exynos4412_pmu_irq, "samsung,exynos4412-pmu");
273 EXYNOS_PMU_IRQ(exynos5250_pmu_irq, "samsung,exynos5250-pmu");
274 EXYNOS_PMU_IRQ(exynos5420_pmu_irq, "samsung,exynos5420-pmu");
275
276 static int exynos_cpu_do_idle(void)
277 {
278         /* issue the standby signal into the pm unit. */
279         cpu_do_idle();
280
281         pr_info("Failed to suspend the system\n");
282         return 1; /* Aborting suspend */
283 }
284 static void exynos_flush_cache_all(void)
285 {
286         flush_cache_all();
287         outer_flush_all();
288 }
289
290 static int exynos_cpu_suspend(unsigned long arg)
291 {
292         exynos_flush_cache_all();
293         return exynos_cpu_do_idle();
294 }
295
296 static int exynos3250_cpu_suspend(unsigned long arg)
297 {
298         flush_cache_all();
299         return exynos_cpu_do_idle();
300 }
301
302 static int exynos5420_cpu_suspend(unsigned long arg)
303 {
304         /* MCPM works with HW CPU identifiers */
305         unsigned int mpidr = read_cpuid_mpidr();
306         unsigned int cluster = MPIDR_AFFINITY_LEVEL(mpidr, 1);
307         unsigned int cpu = MPIDR_AFFINITY_LEVEL(mpidr, 0);
308
309         writel_relaxed(0x0, sysram_base_addr + EXYNOS5420_CPU_STATE);
310
311         if (IS_ENABLED(CONFIG_EXYNOS5420_MCPM)) {
312                 mcpm_set_entry_vector(cpu, cluster, exynos_cpu_resume);
313                 mcpm_cpu_suspend();
314         }
315
316         pr_info("Failed to suspend the system\n");
317
318         /* return value != 0 means failure */
319         return 1;
320 }
321
322 static void exynos_pm_set_wakeup_mask(void)
323 {
324         /* Set wake-up mask registers */
325         pmu_raw_writel(exynos_get_eint_wake_mask(), S5P_EINT_WAKEUP_MASK);
326         pmu_raw_writel(exynos_irqwake_intmask & ~(1 << 31), S5P_WAKEUP_MASK);
327 }
328
329 static void exynos_pm_enter_sleep_mode(void)
330 {
331         /* Set value of power down register for sleep mode */
332         exynos_sys_powerdown_conf(SYS_SLEEP);
333         pmu_raw_writel(EXYNOS_SLEEP_MAGIC, S5P_INFORM1);
334 }
335
336 static void exynos_pm_prepare(void)
337 {
338         exynos_set_delayed_reset_assertion(false);
339
340         /* Set wake-up mask registers */
341         exynos_pm_set_wakeup_mask();
342
343         exynos_pm_enter_sleep_mode();
344
345         /* ensure at least INFORM0 has the resume address */
346         pmu_raw_writel(virt_to_phys(exynos_cpu_resume), S5P_INFORM0);
347 }
348
349 static void exynos3250_pm_prepare(void)
350 {
351         unsigned int tmp;
352
353         /* Set wake-up mask registers */
354         exynos_pm_set_wakeup_mask();
355
356         tmp = pmu_raw_readl(EXYNOS3_ARM_L2_OPTION);
357         tmp &= ~EXYNOS5_OPTION_USE_RETENTION;
358         pmu_raw_writel(tmp, EXYNOS3_ARM_L2_OPTION);
359
360         exynos_pm_enter_sleep_mode();
361
362         /* ensure at least INFORM0 has the resume address */
363         pmu_raw_writel(virt_to_phys(exynos_cpu_resume), S5P_INFORM0);
364 }
365
366 static void exynos5420_pm_prepare(void)
367 {
368         unsigned int tmp;
369
370         /* Set wake-up mask registers */
371         exynos_pm_set_wakeup_mask();
372
373         exynos_pmu_spare3 = pmu_raw_readl(S5P_PMU_SPARE3);
374         /*
375          * The cpu state needs to be saved and restored so that the
376          * secondary CPUs will enter low power start. Though the U-Boot
377          * is setting the cpu state with low power flag, the kernel
378          * needs to restore it back in case, the primary cpu fails to
379          * suspend for any reason.
380          */
381         exynos5420_cpu_state = readl_relaxed(sysram_base_addr +
382                                              EXYNOS5420_CPU_STATE);
383
384         exynos_pm_enter_sleep_mode();
385
386         /* ensure at least INFORM0 has the resume address */
387         if (IS_ENABLED(CONFIG_EXYNOS5420_MCPM))
388                 pmu_raw_writel(virt_to_phys(mcpm_entry_point), S5P_INFORM0);
389
390         tmp = pmu_raw_readl(EXYNOS5_ARM_L2_OPTION);
391         tmp &= ~EXYNOS5_USE_RETENTION;
392         pmu_raw_writel(tmp, EXYNOS5_ARM_L2_OPTION);
393
394         tmp = pmu_raw_readl(EXYNOS5420_SFR_AXI_CGDIS1);
395         tmp |= EXYNOS5420_UFS;
396         pmu_raw_writel(tmp, EXYNOS5420_SFR_AXI_CGDIS1);
397
398         tmp = pmu_raw_readl(EXYNOS5420_ARM_COMMON_OPTION);
399         tmp &= ~EXYNOS5420_L2RSTDISABLE_VALUE;
400         pmu_raw_writel(tmp, EXYNOS5420_ARM_COMMON_OPTION);
401
402         tmp = pmu_raw_readl(EXYNOS5420_FSYS2_OPTION);
403         tmp |= EXYNOS5420_EMULATION;
404         pmu_raw_writel(tmp, EXYNOS5420_FSYS2_OPTION);
405
406         tmp = pmu_raw_readl(EXYNOS5420_PSGEN_OPTION);
407         tmp |= EXYNOS5420_EMULATION;
408         pmu_raw_writel(tmp, EXYNOS5420_PSGEN_OPTION);
409 }
410
411
412 static int exynos_pm_suspend(void)
413 {
414         exynos_pm_central_suspend();
415
416         /* Setting SEQ_OPTION register */
417         pmu_raw_writel(S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0,
418                        S5P_CENTRAL_SEQ_OPTION);
419
420         if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
421                 exynos_cpu_save_register();
422
423         return 0;
424 }
425
426 static int exynos5420_pm_suspend(void)
427 {
428         u32 this_cluster;
429
430         exynos_pm_central_suspend();
431
432         /* Setting SEQ_OPTION register */
433
434         this_cluster = MPIDR_AFFINITY_LEVEL(read_cpuid_mpidr(), 1);
435         if (!this_cluster)
436                 pmu_raw_writel(EXYNOS5420_ARM_USE_STANDBY_WFI0,
437                                 S5P_CENTRAL_SEQ_OPTION);
438         else
439                 pmu_raw_writel(EXYNOS5420_KFC_USE_STANDBY_WFI0,
440                                 S5P_CENTRAL_SEQ_OPTION);
441         return 0;
442 }
443
444 static void exynos_pm_release_retention(void)
445 {
446         unsigned int i;
447
448         for (i = 0; (pm_data->release_ret_regs[i] != REG_TABLE_END); i++)
449                 pmu_raw_writel(EXYNOS_WAKEUP_FROM_LOWPWR,
450                                 pm_data->release_ret_regs[i]);
451 }
452
453 static void exynos_pm_resume(void)
454 {
455         u32 cpuid = read_cpuid_part();
456
457         if (exynos_pm_central_resume())
458                 goto early_wakeup;
459
460         /* For release retention */
461         exynos_pm_release_retention();
462
463         if (cpuid == ARM_CPU_PART_CORTEX_A9)
464                 scu_enable(S5P_VA_SCU);
465
466         if (call_firmware_op(resume) == -ENOSYS
467             && cpuid == ARM_CPU_PART_CORTEX_A9)
468                 exynos_cpu_restore_register();
469
470 early_wakeup:
471
472         /* Clear SLEEP mode set in INFORM1 */
473         pmu_raw_writel(0x0, S5P_INFORM1);
474         exynos_set_delayed_reset_assertion(true);
475 }
476
477 static void exynos3250_pm_resume(void)
478 {
479         u32 cpuid = read_cpuid_part();
480
481         if (exynos_pm_central_resume())
482                 goto early_wakeup;
483
484         /* For release retention */
485         exynos_pm_release_retention();
486
487         pmu_raw_writel(S5P_USE_STANDBY_WFI_ALL, S5P_CENTRAL_SEQ_OPTION);
488
489         if (call_firmware_op(resume) == -ENOSYS
490             && cpuid == ARM_CPU_PART_CORTEX_A9)
491                 exynos_cpu_restore_register();
492
493 early_wakeup:
494
495         /* Clear SLEEP mode set in INFORM1 */
496         pmu_raw_writel(0x0, S5P_INFORM1);
497 }
498
499 static void exynos5420_prepare_pm_resume(void)
500 {
501         if (IS_ENABLED(CONFIG_EXYNOS5420_MCPM))
502                 WARN_ON(mcpm_cpu_powered_up());
503 }
504
505 static void exynos5420_pm_resume(void)
506 {
507         unsigned long tmp;
508
509         /* Restore the CPU0 low power state register */
510         tmp = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
511         pmu_raw_writel(tmp | S5P_CORE_LOCAL_PWR_EN,
512                        EXYNOS5_ARM_CORE0_SYS_PWR_REG);
513
514         /* Restore the sysram cpu state register */
515         writel_relaxed(exynos5420_cpu_state,
516                        sysram_base_addr + EXYNOS5420_CPU_STATE);
517
518         pmu_raw_writel(EXYNOS5420_USE_STANDBY_WFI_ALL,
519                         S5P_CENTRAL_SEQ_OPTION);
520
521         if (exynos_pm_central_resume())
522                 goto early_wakeup;
523
524         /* For release retention */
525         exynos_pm_release_retention();
526
527         pmu_raw_writel(exynos_pmu_spare3, S5P_PMU_SPARE3);
528
529 early_wakeup:
530
531         tmp = pmu_raw_readl(EXYNOS5420_SFR_AXI_CGDIS1);
532         tmp &= ~EXYNOS5420_UFS;
533         pmu_raw_writel(tmp, EXYNOS5420_SFR_AXI_CGDIS1);
534
535         tmp = pmu_raw_readl(EXYNOS5420_FSYS2_OPTION);
536         tmp &= ~EXYNOS5420_EMULATION;
537         pmu_raw_writel(tmp, EXYNOS5420_FSYS2_OPTION);
538
539         tmp = pmu_raw_readl(EXYNOS5420_PSGEN_OPTION);
540         tmp &= ~EXYNOS5420_EMULATION;
541         pmu_raw_writel(tmp, EXYNOS5420_PSGEN_OPTION);
542
543         /* Clear SLEEP mode set in INFORM1 */
544         pmu_raw_writel(0x0, S5P_INFORM1);
545 }
546
547 /*
548  * Suspend Ops
549  */
550
551 static int exynos_suspend_enter(suspend_state_t state)
552 {
553         int ret;
554
555         s3c_pm_debug_init();
556
557         S3C_PMDBG("%s: suspending the system...\n", __func__);
558
559         S3C_PMDBG("%s: wakeup masks: %08x,%08x\n", __func__,
560                         exynos_irqwake_intmask, exynos_get_eint_wake_mask());
561
562         if (exynos_irqwake_intmask == -1U
563             && exynos_get_eint_wake_mask() == -1U) {
564                 pr_err("%s: No wake-up sources!\n", __func__);
565                 pr_err("%s: Aborting sleep\n", __func__);
566                 return -EINVAL;
567         }
568
569         s3c_pm_save_uarts();
570         if (pm_data->pm_prepare)
571                 pm_data->pm_prepare();
572         flush_cache_all();
573         s3c_pm_check_store();
574
575         ret = call_firmware_op(suspend);
576         if (ret == -ENOSYS)
577                 ret = cpu_suspend(0, pm_data->cpu_suspend);
578         if (ret)
579                 return ret;
580
581         if (pm_data->pm_resume_prepare)
582                 pm_data->pm_resume_prepare();
583         s3c_pm_restore_uarts();
584
585         S3C_PMDBG("%s: wakeup stat: %08x\n", __func__,
586                         pmu_raw_readl(S5P_WAKEUP_STAT));
587
588         s3c_pm_check_restore();
589
590         S3C_PMDBG("%s: resuming the system...\n", __func__);
591
592         return 0;
593 }
594
595 static int exynos_suspend_prepare(void)
596 {
597         int ret;
598
599         /*
600          * REVISIT: It would be better if struct platform_suspend_ops
601          * .prepare handler get the suspend_state_t as a parameter to
602          * avoid hard-coding the suspend to mem state. It's safe to do
603          * it now only because the suspend_valid_only_mem function is
604          * used as the .valid callback used to check if a given state
605          * is supported by the platform anyways.
606          */
607         ret = regulator_suspend_prepare(PM_SUSPEND_MEM);
608         if (ret) {
609                 pr_err("Failed to prepare regulators for suspend (%d)\n", ret);
610                 return ret;
611         }
612
613         s3c_pm_check_prepare();
614
615         return 0;
616 }
617
618 static void exynos_suspend_finish(void)
619 {
620         int ret;
621
622         s3c_pm_check_cleanup();
623
624         ret = regulator_suspend_finish();
625         if (ret)
626                 pr_warn("Failed to resume regulators from suspend (%d)\n", ret);
627 }
628
629 static const struct platform_suspend_ops exynos_suspend_ops = {
630         .enter          = exynos_suspend_enter,
631         .prepare        = exynos_suspend_prepare,
632         .finish         = exynos_suspend_finish,
633         .valid          = suspend_valid_only_mem,
634 };
635
636 static const struct exynos_pm_data exynos3250_pm_data = {
637         .wkup_irq       = exynos3250_wkup_irq,
638         .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
639         .release_ret_regs = exynos3250_release_ret_regs,
640         .pm_suspend     = exynos_pm_suspend,
641         .pm_resume      = exynos3250_pm_resume,
642         .pm_prepare     = exynos3250_pm_prepare,
643         .cpu_suspend    = exynos3250_cpu_suspend,
644 };
645
646 static const struct exynos_pm_data exynos4_pm_data = {
647         .wkup_irq       = exynos4_wkup_irq,
648         .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
649         .release_ret_regs = exynos_release_ret_regs,
650         .pm_suspend     = exynos_pm_suspend,
651         .pm_resume      = exynos_pm_resume,
652         .pm_prepare     = exynos_pm_prepare,
653         .cpu_suspend    = exynos_cpu_suspend,
654 };
655
656 static const struct exynos_pm_data exynos5250_pm_data = {
657         .wkup_irq       = exynos5250_wkup_irq,
658         .wake_disable_mask = ((0xFF << 8) | (0x1F << 1)),
659         .release_ret_regs = exynos_release_ret_regs,
660         .pm_suspend     = exynos_pm_suspend,
661         .pm_resume      = exynos_pm_resume,
662         .pm_prepare     = exynos_pm_prepare,
663         .cpu_suspend    = exynos_cpu_suspend,
664 };
665
666 static const struct exynos_pm_data exynos5420_pm_data = {
667         .wkup_irq       = exynos5250_wkup_irq,
668         .wake_disable_mask = (0x7F << 7) | (0x1F << 1),
669         .release_ret_regs = exynos5420_release_ret_regs,
670         .pm_resume_prepare = exynos5420_prepare_pm_resume,
671         .pm_resume      = exynos5420_pm_resume,
672         .pm_suspend     = exynos5420_pm_suspend,
673         .pm_prepare     = exynos5420_pm_prepare,
674         .cpu_suspend    = exynos5420_cpu_suspend,
675 };
676
677 static const struct of_device_id exynos_pmu_of_device_ids[] __initconst = {
678         {
679                 .compatible = "samsung,exynos3250-pmu",
680                 .data = &exynos3250_pm_data,
681         }, {
682                 .compatible = "samsung,exynos4210-pmu",
683                 .data = &exynos4_pm_data,
684         }, {
685                 .compatible = "samsung,exynos4212-pmu",
686                 .data = &exynos4_pm_data,
687         }, {
688                 .compatible = "samsung,exynos4412-pmu",
689                 .data = &exynos4_pm_data,
690         }, {
691                 .compatible = "samsung,exynos5250-pmu",
692                 .data = &exynos5250_pm_data,
693         }, {
694                 .compatible = "samsung,exynos5420-pmu",
695                 .data = &exynos5420_pm_data,
696         },
697         { /*sentinel*/ },
698 };
699
700 static struct syscore_ops exynos_pm_syscore_ops;
701
702 void __init exynos_pm_init(void)
703 {
704         const struct of_device_id *match;
705         struct device_node *np;
706         u32 tmp;
707
708         np = of_find_matching_node_and_match(NULL, exynos_pmu_of_device_ids, &match);
709         if (!np) {
710                 pr_err("Failed to find PMU node\n");
711                 return;
712         }
713
714         if (WARN_ON(!of_find_property(np, "interrupt-controller", NULL))) {
715                 pr_warn("Outdated DT detected, suspend/resume will NOT work\n");
716                 return;
717         }
718
719         pm_data = (const struct exynos_pm_data *) match->data;
720
721         /* All wakeup disable */
722         tmp = pmu_raw_readl(S5P_WAKEUP_MASK);
723         tmp |= pm_data->wake_disable_mask;
724         pmu_raw_writel(tmp, S5P_WAKEUP_MASK);
725
726         exynos_pm_syscore_ops.suspend   = pm_data->pm_suspend;
727         exynos_pm_syscore_ops.resume    = pm_data->pm_resume;
728
729         register_syscore_ops(&exynos_pm_syscore_ops);
730         suspend_set_ops(&exynos_suspend_ops);
731 }