1 /* Copyright (c) 2008-2009, Code Aurora Forum. All rights reserved.
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
12 * You should have received a copy of the GNU General Public License
13 * along with this program; if not, write to the Free Software
14 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
20 #include <linux/irq.h>
21 #include <linux/interrupt.h>
24 static unsigned int int_enable;
25 static unsigned int wake_enable;
27 static struct sirc_regs_t sirc_regs = {
28 .int_enable = SPSS_SIRC_INT_ENABLE,
29 .int_enable_clear = SPSS_SIRC_INT_ENABLE_CLEAR,
30 .int_enable_set = SPSS_SIRC_INT_ENABLE_SET,
31 .int_type = SPSS_SIRC_INT_TYPE,
32 .int_polarity = SPSS_SIRC_INT_POLARITY,
33 .int_clear = SPSS_SIRC_INT_CLEAR,
36 static struct sirc_cascade_regs sirc_reg_table[] = {
38 .int_status = SPSS_SIRC_IRQ_STATUS,
39 .cascade_irq = INT_SIRC_0,
43 static unsigned int save_type;
44 static unsigned int save_polarity;
46 /* Mask off the given interrupt. Keep the int_enable mask in sync with
47 the enable reg, so it can be restored after power collapse. */
48 static void sirc_irq_mask(unsigned int irq)
53 mask = 1 << (irq - FIRST_SIRC_IRQ);
54 writel(mask, sirc_regs.int_enable_clear);
59 /* Unmask the given interrupt. Keep the int_enable mask in sync with
60 the enable reg, so it can be restored after power collapse. */
61 static void sirc_irq_unmask(unsigned int irq)
65 mask = 1 << (irq - FIRST_SIRC_IRQ);
66 writel(mask, sirc_regs.int_enable_set);
71 static void sirc_irq_ack(unsigned int irq)
75 mask = 1 << (irq - FIRST_SIRC_IRQ);
76 writel(mask, sirc_regs.int_clear);
80 static int sirc_irq_set_wake(unsigned int irq, unsigned int on)
84 /* Used to set the interrupt enable mask during power collapse. */
85 mask = 1 << (irq - FIRST_SIRC_IRQ);
94 static int sirc_irq_set_type(unsigned int irq, unsigned int flow_type)
99 mask = 1 << (irq - FIRST_SIRC_IRQ);
100 val = readl(sirc_regs.int_polarity);
102 if (flow_type & (IRQF_TRIGGER_LOW | IRQF_TRIGGER_FALLING))
107 writel(val, sirc_regs.int_polarity);
109 val = readl(sirc_regs.int_type);
110 if (flow_type & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING)) {
112 irq_desc[irq].handle_irq = handle_edge_irq;
115 irq_desc[irq].handle_irq = handle_level_irq;
118 writel(val, sirc_regs.int_type);
123 /* Finds the pending interrupt on the passed cascade irq and redrives it */
124 static void sirc_irq_handler(unsigned int irq, struct irq_desc *desc)
126 unsigned int reg = 0;
130 while ((reg < ARRAY_SIZE(sirc_reg_table)) &&
131 (sirc_reg_table[reg].cascade_irq != irq))
134 status = readl(sirc_reg_table[reg].int_status);
140 (sirq < NR_SIRC_IRQS) && ((status & (1U << sirq)) == 0);
143 generic_handle_irq(sirq+FIRST_SIRC_IRQ);
145 desc->chip->ack(irq);
148 static struct irq_chip sirc_irq_chip = {
151 .mask = sirc_irq_mask,
152 .unmask = sirc_irq_unmask,
153 .set_wake = sirc_irq_set_wake,
154 .set_type = sirc_irq_set_type,
157 void __init msm_init_sirc(void)
164 for (i = FIRST_SIRC_IRQ; i < LAST_SIRC_IRQ; i++) {
165 set_irq_chip(i, &sirc_irq_chip);
166 set_irq_handler(i, handle_edge_irq);
167 set_irq_flags(i, IRQF_VALID);
170 for (i = 0; i < ARRAY_SIZE(sirc_reg_table); i++) {
171 set_irq_chained_handler(sirc_reg_table[i].cascade_irq,
173 set_irq_wake(sirc_reg_table[i].cascade_irq, 1);