2 * ID and revision information for mvebu SoCs
4 * Copyright (C) 2014 Marvell
6 * Gregory CLEMENT <gregory.clement@free-electrons.com>
8 * This file is licensed under the terms of the GNU General Public
9 * License version 2. This program is licensed "as is" without any
10 * warranty of any kind, whether express or implied.
12 * All the mvebu SoCs have information related to their variant and
13 * revision that can be read from the PCI control register. This is
14 * done before the PCI initialization to avoid any conflict. Once the
15 * ID and revision are retrieved, the mapping is freed.
18 #define pr_fmt(fmt) "mvebu-soc-id: " fmt
20 #include <linux/clk.h>
21 #include <linux/init.h>
23 #include <linux/kernel.h>
25 #include <linux/of_address.h>
26 #include <linux/slab.h>
27 #include <linux/sys_soc.h>
28 #include "mvebu-soc-id.h"
30 #define PCIE_DEV_ID_OFF 0x0
31 #define PCIE_DEV_REV_OFF 0x8
33 #define SOC_ID_MASK 0xFFFF0000
34 #define SOC_REV_MASK 0xFF
36 static u32 soc_dev_id;
38 static bool is_id_valid;
40 static const struct of_device_id mvebu_pcie_of_match_table[] = {
41 { .compatible = "marvell,armada-xp-pcie", },
42 { .compatible = "marvell,armada-370-pcie", },
43 { .compatible = "marvell,kirkwood-pcie" },
47 int mvebu_get_soc_id(u32 *dev, u32 *rev)
57 static int __init mvebu_soc_id_init(void)
59 struct device_node *np;
61 void __iomem *pci_base;
63 struct device_node *child;
65 np = of_find_matching_node(NULL, mvebu_pcie_of_match_table);
70 * ID and revision are available from any port, so we
71 * just pick the first one
73 child = of_get_next_child(np, NULL);
75 pr_err("cannot get pci node\n");
80 clk = of_clk_get_by_name(child, NULL);
82 pr_err("cannot get clock\n");
87 ret = clk_prepare_enable(clk);
89 pr_err("cannot enable clock\n");
93 pci_base = of_iomap(child, 0);
94 if (pci_base == NULL) {
95 pr_err("cannot map registers\n");
101 soc_dev_id = readl(pci_base + PCIE_DEV_ID_OFF) >> 16;
104 soc_rev = readl(pci_base + PCIE_DEV_REV_OFF) & SOC_REV_MASK;
108 pr_info("MVEBU SoC ID=0x%X, Rev=0x%X\n", soc_dev_id, soc_rev);
113 clk_disable_unprepare(clk);
121 core_initcall(mvebu_soc_id_init);
123 static int __init mvebu_soc_device(void)
125 struct soc_device_attribute *soc_dev_attr;
126 struct soc_device *soc_dev;
128 /* Also protects against running on non-mvebu systems */
132 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
136 soc_dev_attr->family = kasprintf(GFP_KERNEL, "Marvell");
137 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%X", soc_rev);
138 soc_dev_attr->soc_id = kasprintf(GFP_KERNEL, "%X", soc_dev_id);
140 soc_dev = soc_device_register(soc_dev_attr);
141 if (IS_ERR(soc_dev)) {
142 kfree(soc_dev_attr->family);
143 kfree(soc_dev_attr->revision);
144 kfree(soc_dev_attr->soc_id);
150 postcore_initcall(mvebu_soc_device);