2 * linux/arch/arm/mach-omap24xx/clock.h
4 * Copyright (C) 2005 Texas Instruments Inc.
5 * Richard Woodruff <r-woodruff2@ti.com>
8 * Copyright (C) 2004 Nokia corporation
9 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
10 * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
17 #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
18 #define __ARCH_ARM_MACH_OMAP2_CLOCK_H
20 static void omap2_sys_clk_recalc(struct clk * clk);
21 static void omap2_clksel_recalc(struct clk * clk);
22 static void omap2_followparent_recalc(struct clk * clk);
23 static void omap2_propagate_rate(struct clk * clk);
24 static void omap2_mpu_recalc(struct clk * clk);
25 static int omap2_select_table_rate(struct clk * clk, unsigned long rate);
26 static long omap2_round_to_table_rate(struct clk * clk, unsigned long rate);
27 static void omap2_clk_disable(struct clk *clk);
28 static void omap2_sys_clk_recalc(struct clk * clk);
29 static u32 omap2_clksel_to_divisor(u32 div_sel, u32 field_val);
30 static u32 omap2_clksel_get_divisor(struct clk *clk);
33 #define RATE_IN_242X (1 << 0)
34 #define RATE_IN_243X (1 << 1)
36 /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
37 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
38 * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
41 unsigned long xtal_speed; /* crystal rate */
42 unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
43 unsigned long mpu_speed; /* speed of MPU */
44 unsigned long cm_clksel_mpu; /* mpu divider */
45 unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
46 unsigned long cm_clksel_gfx; /* gfx dividers */
47 unsigned long cm_clksel1_core; /* major subsystem dividers */
48 unsigned long cm_clksel1_pll; /* m,n */
49 unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
50 unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
51 unsigned long base_sdrc_rfr; /* base refresh timing for a set */
55 /* Mask for clksel which support parent settign in set_rate */
56 #define SRC_SEL_MASK (CM_CORE_SEL1 | CM_CORE_SEL2 | CM_WKUP_SEL1 | \
57 CM_PLL_SEL1 | CM_PLL_SEL2 | CM_SYSCLKOUT_SEL1)
59 /* Mask for clksel regs which support rate operations */
60 #define SRC_RATE_SEL_MASK (CM_MPU_SEL1 | CM_DSP_SEL1 | CM_GFX_SEL1 | \
61 CM_MODEM_SEL1 | CM_CORE_SEL1 | CM_CORE_SEL2 | \
62 CM_WKUP_SEL1 | CM_PLL_SEL1 | CM_PLL_SEL2 | \
66 * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
67 * These configurations are characterized by voltage and speed for clocks.
68 * The device is only validated for certain combinations. One way to express
69 * these combinations is via the 'ratio's' which the clocks operate with
70 * respect to each other. These ratio sets are for a given voltage/DPLL
71 * setting. All configurations can be described by a DPLL setting and a ratio
72 * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
74 * 2430 differs from 2420 in that there are no more phase synchronizers used.
75 * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
76 * 2430 (iva2.1, NOdsp, mdm)
79 /* Core fields for cm_clksel, not ratio governed */
80 #define RX_CLKSEL_DSS1 (0x10 << 8)
81 #define RX_CLKSEL_DSS2 (0x0 << 13)
82 #define RX_CLKSEL_SSI (0x5 << 20)
84 /*-------------------------------------------------------------------------
86 *-------------------------------------------------------------------------*/
88 /* 2430 Ratio's, 2430-Ratio Config 1 */
89 #define R1_CLKSEL_L3 (4 << 0)
90 #define R1_CLKSEL_L4 (2 << 5)
91 #define R1_CLKSEL_USB (4 << 25)
92 #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
93 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
94 R1_CLKSEL_L4 | R1_CLKSEL_L3
95 #define R1_CLKSEL_MPU (2 << 0)
96 #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
97 #define R1_CLKSEL_DSP (2 << 0)
98 #define R1_CLKSEL_DSP_IF (2 << 5)
99 #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
100 #define R1_CLKSEL_GFX (2 << 0)
101 #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
102 #define R1_CLKSEL_MDM (4 << 0)
103 #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
105 /* 2430-Ratio Config 2 */
106 #define R2_CLKSEL_L3 (6 << 0)
107 #define R2_CLKSEL_L4 (2 << 5)
108 #define R2_CLKSEL_USB (2 << 25)
109 #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
110 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
111 R2_CLKSEL_L4 | R2_CLKSEL_L3
112 #define R2_CLKSEL_MPU (2 << 0)
113 #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
114 #define R2_CLKSEL_DSP (2 << 0)
115 #define R2_CLKSEL_DSP_IF (3 << 5)
116 #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
117 #define R2_CLKSEL_GFX (2 << 0)
118 #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
119 #define R2_CLKSEL_MDM (6 << 0)
120 #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
122 /* 2430-Ratio Bootm (BYPASS) */
123 #define RB_CLKSEL_L3 (1 << 0)
124 #define RB_CLKSEL_L4 (1 << 5)
125 #define RB_CLKSEL_USB (1 << 25)
126 #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
127 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
128 RB_CLKSEL_L4 | RB_CLKSEL_L3
129 #define RB_CLKSEL_MPU (1 << 0)
130 #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
131 #define RB_CLKSEL_DSP (1 << 0)
132 #define RB_CLKSEL_DSP_IF (1 << 5)
133 #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
134 #define RB_CLKSEL_GFX (1 << 0)
135 #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
136 #define RB_CLKSEL_MDM (1 << 0)
137 #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
139 /* 2420 Ratio Equivalents */
140 #define RXX_CLKSEL_VLYNQ (0x12 << 15)
141 #define RXX_CLKSEL_SSI (0x8 << 20)
143 /* 2420-PRCM III 532MHz core */
144 #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
145 #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
146 #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
147 #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
148 RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
149 RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
151 #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
152 #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
153 #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
154 #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
155 #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
156 #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
157 #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
158 #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
159 RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
161 #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
162 #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
164 /* 2420-PRCM II 600MHz core */
165 #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
166 #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
167 #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
168 #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
169 RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
170 RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
171 RII_CLKSEL_L4 | RII_CLKSEL_L3
172 #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
173 #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
174 #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
175 #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
176 #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
177 #define RII_CLKSEL_IVA (6 << 8) /* iva1 - 200MHz */
178 #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
179 #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
180 RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
182 #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
183 #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
185 /* 2420-PRCM VII (boot) */
186 #define RVII_CLKSEL_L3 (1 << 0)
187 #define RVII_CLKSEL_L4 (1 << 5)
188 #define RVII_CLKSEL_DSS1 (1 << 8)
189 #define RVII_CLKSEL_DSS2 (0 << 13)
190 #define RVII_CLKSEL_VLYNQ (1 << 15)
191 #define RVII_CLKSEL_SSI (1 << 20)
192 #define RVII_CLKSEL_USB (1 << 25)
194 #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
195 RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
196 RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
198 #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
199 #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
201 #define RVII_CLKSEL_DSP (1 << 0)
202 #define RVII_CLKSEL_DSP_IF (1 << 5)
203 #define RVII_SYNC_DSP (0 << 7)
204 #define RVII_CLKSEL_IVA (1 << 8)
205 #define RVII_SYNC_IVA (0 << 13)
206 #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
207 RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
209 #define RVII_CLKSEL_GFX (1 << 0)
210 #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
212 /*-------------------------------------------------------------------------
213 * 2430 Target modes: Along with each configuration the CPU has several
214 * modes which goes along with them. Modes mainly are the addition of
215 * describe DPLL combinations to go along with a ratio.
216 *-------------------------------------------------------------------------*/
218 /* Hardware governed */
219 #define MX_48M_SRC (0 << 3)
220 #define MX_54M_SRC (0 << 5)
221 #define MX_APLLS_CLIKIN_12 (3 << 23)
222 #define MX_APLLS_CLIKIN_13 (2 << 23)
223 #define MX_APLLS_CLIKIN_19_2 (0 << 23)
226 * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
227 * #2 (ratio1) baseport-target
228 * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
230 #define M5A_DPLL_MULT_12 (133 << 12)
231 #define M5A_DPLL_DIV_12 (5 << 8)
232 #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
233 M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
235 #define M5A_DPLL_MULT_13 (266 << 12)
236 #define M5A_DPLL_DIV_13 (12 << 8)
237 #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
238 M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
240 #define M5A_DPLL_MULT_19 (180 << 12)
241 #define M5A_DPLL_DIV_19 (12 << 8)
242 #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
243 M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
245 /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
246 #define M5B_DPLL_MULT_12 (50 << 12)
247 #define M5B_DPLL_DIV_12 (2 << 8)
248 #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
249 M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
251 #define M5B_DPLL_MULT_13 (200 << 12)
252 #define M5B_DPLL_DIV_13 (12 << 8)
254 #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
255 M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
257 #define M5B_DPLL_MULT_19 (125 << 12)
258 #define M5B_DPLL_DIV_19 (31 << 8)
259 #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
260 M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
264 * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
266 #define M3_DPLL_MULT_12 (55 << 12)
267 #define M3_DPLL_DIV_12 (1 << 8)
268 #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
269 M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
271 #define M3_DPLL_MULT_13 (330 << 12)
272 #define M3_DPLL_DIV_13 (12 << 8)
273 #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
274 M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
276 #define M3_DPLL_MULT_19 (275 << 12)
277 #define M3_DPLL_DIV_19 (15 << 8)
278 #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
279 M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
282 #define MB_DPLL_MULT (1 << 12)
283 #define MB_DPLL_DIV (0 << 8)
284 #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
285 MB_DPLL_MULT | MX_APLLS_CLIKIN_12
287 #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
288 MB_DPLL_MULT | MX_APLLS_CLIKIN_13
290 #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
291 MB_DPLL_MULT | MX_APLLS_CLIKIN_19
294 * 2430 - chassis (sedna)
295 * 165 (ratio1) same as above #2
297 * 133 (ratio2) same as above #4
298 * 110 (ratio2) same as above #3
304 * 2420 Equivalent - mode registers
305 * PRCM II , target DPLL = 2*300MHz = 600MHz
307 #define MII_DPLL_MULT_12 (50 << 12)
308 #define MII_DPLL_DIV_12 (1 << 8)
309 #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
310 MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
312 #define MII_DPLL_MULT_13 (300 << 12)
313 #define MII_DPLL_DIV_13 (12 << 8)
314 #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
315 MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
318 /* PRCM III target DPLL = 2*266 = 532MHz*/
319 #define MIII_DPLL_MULT_12 (133 << 12)
320 #define MIII_DPLL_DIV_12 (5 << 8)
321 #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
322 MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
324 #define MIII_DPLL_MULT_13 (266 << 12)
325 #define MIII_DPLL_DIV_13 (12 << 8)
326 #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
327 MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
330 /* PRCM VII (boot bypass) */
331 #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
332 #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
334 /* High and low operation value */
335 #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
336 #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
339 * These represent optimal values for common parts, it won't work for all.
340 * As long as you scale down, most parameters are still work, they just
341 * become sub-optimal. The RFR value goes in the oppisite direction. If you
342 * don't adjust it down as your clock period increases the refresh interval
343 * will not be met. Setting all parameters for complete worst case may work,
344 * but may cut memory performance by 2x. Due to errata the DLLs need to be
345 * unlocked and their value needs run time calibration. A dynamic call is
346 * need for that as no single right value exists acorss production samples.
348 * Only the FULL speed values are given. Current code is such that rate
349 * changes must be made at DPLLoutx2. The actual value adjustment for low
350 * frequency operation will be handled by omap_set_performance()
352 * By having the boot loader boot up in the fastest L4 speed available likely
353 * will result in something which you can switch between.
355 #define V24XX_SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
356 #define V24XX_SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
357 #define V24XX_SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
358 #define V24XX_SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
360 /* MPU speed defines */
361 #define S12M 12000000
362 #define S13M 13000000
363 #define S19M 19200000
364 #define S26M 26000000
365 #define S100M 100000000
366 #define S133M 133000000
367 #define S150M 150000000
368 #define S165M 165000000
369 #define S200M 200000000
370 #define S266M 266000000
371 #define S300M 300000000
372 #define S330M 330000000
373 #define S400M 400000000
374 #define S532M 532000000
375 #define S600M 600000000
376 #define S660M 660000000
378 /*-------------------------------------------------------------------------
379 * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
380 * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
381 * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
382 * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
384 * Filling in table based on H4 boards and 2430-SDPs variants available.
385 * There are quite a few more rates combinations which could be defined.
387 * When multiple values are defiend the start up will try and choose the
388 * fastest one. If a 'fast' value is defined, then automatically, the /2
389 * one should be included as it can be used. Generally having more that
390 * one fast set does not make sense, as static timings need to be changed
391 * to change the set. The exception is the bypass setting which is
392 * availble for low power bypass.
394 * Note: This table needs to be sorted, fastest to slowest.
395 *-------------------------------------------------------------------------*/
396 static struct prcm_config rate_table[] = {
398 {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
399 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
400 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
401 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_100MHz,
404 {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
405 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
406 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
407 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_100MHz,
410 /* PRCM III - FAST */
411 {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
412 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
413 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
414 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_133MHz,
417 {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
418 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
419 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
420 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_133MHz,
424 {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
425 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
426 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
427 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_100MHz,
430 {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
431 RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
432 RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
433 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_100MHz,
436 /* PRCM III - SLOW */
437 {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
438 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
439 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
440 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_133MHz,
443 {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
444 RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
445 RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
446 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_133MHz,
449 /* PRCM-VII (boot-bypass) */
450 {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
451 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
452 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
453 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_BYPASS,
456 /* PRCM-VII (boot-bypass) */
457 {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
458 RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
459 RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
460 MX_CLKSEL2_PLL_2x_VAL, 0, V24XX_SDRC_RFR_CTRL_BYPASS,
463 /* PRCM #3 - ratio2 (ES2) - FAST */
464 {S13M, S660M, S330M, R2_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
465 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
466 R2_CM_CLKSEL1_CORE_VAL, M3_CM_CLKSEL1_PLL_13_VAL,
467 MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
468 V24XX_SDRC_RFR_CTRL_110MHz,
471 /* PRCM #5a - ratio1 - FAST */
472 {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
473 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
474 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
475 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
476 V24XX_SDRC_RFR_CTRL_133MHz,
479 /* PRCM #5b - ratio1 - FAST */
480 {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
481 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
482 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
483 MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
484 V24XX_SDRC_RFR_CTRL_100MHz,
487 /* PRCM #3 - ratio2 (ES2) - SLOW */
488 {S13M, S330M, S165M, R2_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
489 R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
490 R2_CM_CLKSEL1_CORE_VAL, M3_CM_CLKSEL1_PLL_13_VAL,
491 MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
492 V24XX_SDRC_RFR_CTRL_110MHz,
495 /* PRCM #5a - ratio1 - SLOW */
496 {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
497 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
498 R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
499 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
500 V24XX_SDRC_RFR_CTRL_133MHz,
503 /* PRCM #5b - ratio1 - SLOW*/
504 {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
505 R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
506 R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
507 MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
508 V24XX_SDRC_RFR_CTRL_100MHz,
511 /* PRCM-boot/bypass */
512 {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
513 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
514 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
515 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
516 V24XX_SDRC_RFR_CTRL_BYPASS,
519 /* PRCM-boot/bypass */
520 {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
521 RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
522 RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
523 MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
524 V24XX_SDRC_RFR_CTRL_BYPASS,
527 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
530 /*-------------------------------------------------------------------------
533 * NOTE:In many cases here we are assigning a 'default' parent. In many
534 * cases the parent is selectable. The get/set parent calls will also
537 * Many some clocks say always_enabled, but they can be auto idled for
538 * power savings. They will always be available upon clock request.
540 * Several sources are given initial rates which may be wrong, this will
541 * be fixed up in the init func.
543 * Things are broadly separated below by clock domains. It is
544 * noteworthy that most periferals have dependencies on multiple clock
545 * domains. Many get their interface clocks from the L4 domain, but get
546 * functional clocks from fixed sources or other core domain derived
548 *-------------------------------------------------------------------------*/
550 /* Base external input clocks */
551 static struct clk func_32k_ck = {
552 .name = "func_32k_ck",
554 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
555 RATE_FIXED | ALWAYS_ENABLED,
558 /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
559 static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
561 .rate = 26000000, /* fixed up in clock init */
562 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
563 RATE_FIXED | RATE_PROPAGATES,
566 /* With out modem likely 12MHz, with modem likely 13MHz */
567 static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
568 .name = "sys_ck", /* ~ ref_clk also */
571 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
572 RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
573 .rate_offset = 6, /* sysclkdiv 1 or 2, already handled or no boot */
574 .recalc = &omap2_sys_clk_recalc,
577 static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
580 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
581 RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
582 .recalc = &omap2_propagate_rate,
586 * Analog domain root source clocks
589 /* dpll_ck, is broken out in to special cases through clksel */
590 static struct clk dpll_ck = {
592 .parent = &sys_ck, /* Can be func_32k also */
593 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
594 RATE_PROPAGATES | RATE_CKCTL | CM_PLL_SEL1,
595 .recalc = &omap2_clksel_recalc,
598 static struct clk apll96_ck = {
602 .flags = CLOCK_IN_OMAP242X |CLOCK_IN_OMAP243X |
603 RATE_FIXED | RATE_PROPAGATES,
604 .enable_reg = (void __iomem *)&CM_CLKEN_PLL,
606 .recalc = &omap2_propagate_rate,
609 static struct clk apll54_ck = {
613 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
614 RATE_FIXED | RATE_PROPAGATES,
615 .enable_reg = (void __iomem *)&CM_CLKEN_PLL,
617 .recalc = &omap2_propagate_rate,
621 * PRCM digital base sources
623 static struct clk func_54m_ck = {
624 .name = "func_54m_ck",
625 .parent = &apll54_ck, /* can also be alt_clk */
627 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
628 RATE_FIXED | CM_PLL_SEL1 | RATE_PROPAGATES,
630 .enable_reg = (void __iomem *)&CM_CLKEN_PLL,
632 .recalc = &omap2_propagate_rate,
635 static struct clk core_ck = {
637 .parent = &dpll_ck, /* can also be 32k */
638 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
639 ALWAYS_ENABLED | RATE_PROPAGATES,
640 .recalc = &omap2_propagate_rate,
643 static struct clk sleep_ck = { /* sys_clk or 32k */
645 .parent = &func_32k_ck,
647 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
648 .recalc = &omap2_propagate_rate,
651 static struct clk func_96m_ck = {
652 .name = "func_96m_ck",
653 .parent = &apll96_ck,
655 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
656 RATE_FIXED | RATE_PROPAGATES,
657 .enable_reg = (void __iomem *)&CM_CLKEN_PLL,
659 .recalc = &omap2_propagate_rate,
662 static struct clk func_48m_ck = {
663 .name = "func_48m_ck",
664 .parent = &apll96_ck, /* 96M or Alt */
666 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
667 RATE_FIXED | CM_PLL_SEL1 | RATE_PROPAGATES,
669 .enable_reg = (void __iomem *)&CM_CLKEN_PLL,
671 .recalc = &omap2_propagate_rate,
674 static struct clk func_12m_ck = {
675 .name = "func_12m_ck",
676 .parent = &func_48m_ck,
678 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
679 RATE_FIXED | RATE_PROPAGATES,
680 .recalc = &omap2_propagate_rate,
681 .enable_reg = (void __iomem *)&CM_CLKEN_PLL,
685 /* Secure timer, only available in secure mode */
686 static struct clk wdt1_osc_ck = {
687 .name = "ck_wdt1_osc",
689 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
690 .recalc = &omap2_followparent_recalc,
693 static struct clk sys_clkout = {
694 .name = "sys_clkout",
695 .parent = &func_54m_ck,
697 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
698 CM_SYSCLKOUT_SEL1 | RATE_CKCTL,
700 .enable_reg = (void __iomem *)&PRCM_CLKOUT_CTRL,
703 .recalc = &omap2_clksel_recalc,
706 /* In 2430, new in 2420 ES2 */
707 static struct clk sys_clkout2 = {
708 .name = "sys_clkout2",
709 .parent = &func_54m_ck,
711 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
712 CM_SYSCLKOUT_SEL1 | RATE_CKCTL,
714 .enable_reg = (void __iomem *)&PRCM_CLKOUT_CTRL,
717 .recalc = &omap2_clksel_recalc,
720 static struct clk emul_ck = {
722 .parent = &func_54m_ck,
723 .flags = CLOCK_IN_OMAP242X,
724 .enable_reg = (void __iomem *)&PRCM_CLKEMUL_CTRL,
726 .recalc = &omap2_propagate_rate,
734 * INT_M_FCLK, INT_M_I_CLK
736 * - Individual clocks are hardware managed.
737 * - Base divider comes from: CM_CLKSEL_MPU
740 static struct clk mpu_ck = { /* Control cpu */
743 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | RATE_CKCTL |
744 ALWAYS_ENABLED | CM_MPU_SEL1 | DELAYED_APP |
745 CONFIG_PARTICIPANT | RATE_PROPAGATES,
746 .rate_offset = 0, /* bits 0-4 */
747 .recalc = &omap2_clksel_recalc,
751 * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
753 * 2430: IVA2.1_FCLK, IVA2.1_ICLK
754 * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
756 static struct clk iva2_1_fck = {
757 .name = "iva2_1_fck",
759 .flags = CLOCK_IN_OMAP243X | RATE_CKCTL | CM_DSP_SEL1 |
760 DELAYED_APP | RATE_PROPAGATES |
763 .enable_reg = (void __iomem *)&CM_FCLKEN_DSP,
765 .recalc = &omap2_clksel_recalc,
768 static struct clk iva2_1_ick = {
769 .name = "iva2_1_ick",
770 .parent = &iva2_1_fck,
771 .flags = CLOCK_IN_OMAP243X | RATE_CKCTL | CM_DSP_SEL1 |
772 DELAYED_APP | CONFIG_PARTICIPANT,
774 .recalc = &omap2_clksel_recalc,
778 * Won't be too specific here. The core clock comes into this block
779 * it is divided then tee'ed. One branch goes directly to xyz enable
780 * controls. The other branch gets further divided by 2 then possibly
781 * routed into a synchronizer and out of clocks abc.
783 static struct clk dsp_fck = {
786 .flags = CLOCK_IN_OMAP242X | RATE_CKCTL | CM_DSP_SEL1 |
787 DELAYED_APP | CONFIG_PARTICIPANT | RATE_PROPAGATES,
789 .enable_reg = (void __iomem *)&CM_FCLKEN_DSP,
791 .recalc = &omap2_clksel_recalc,
794 static struct clk dsp_ick = {
795 .name = "dsp_ick", /* apparently ipi and isp */
797 .flags = CLOCK_IN_OMAP242X | RATE_CKCTL | CM_DSP_SEL1 |
798 DELAYED_APP | CONFIG_PARTICIPANT,
800 .enable_reg = (void __iomem *)&CM_ICLKEN_DSP,
801 .enable_bit = 1, /* for ipi */
802 .recalc = &omap2_clksel_recalc,
805 static struct clk iva1_ifck = {
808 .flags = CLOCK_IN_OMAP242X | CM_DSP_SEL1 | RATE_CKCTL |
809 CONFIG_PARTICIPANT | RATE_PROPAGATES | DELAYED_APP,
811 .enable_reg = (void __iomem *)&CM_FCLKEN_DSP,
813 .recalc = &omap2_clksel_recalc,
816 /* IVA1 mpu/int/i/f clocks are /2 of parent */
817 static struct clk iva1_mpu_int_ifck = {
818 .name = "iva1_mpu_int_ifck",
819 .parent = &iva1_ifck,
820 .flags = CLOCK_IN_OMAP242X | RATE_CKCTL | CM_DSP_SEL1,
821 .enable_reg = (void __iomem *)&CM_FCLKEN_DSP,
823 .recalc = &omap2_clksel_recalc,
828 * L3 clocks are used for both interface and functional clocks to
829 * multiple entities. Some of these clocks are completely managed
830 * by hardware, and some others allow software control. Hardware
831 * managed ones general are based on directly CLK_REQ signals and
832 * various auto idle settings. The functional spec sets many of these
833 * as 'tie-high' for their enables.
836 * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
841 * GPMC memories and SDRC have timing and clock sensitive registers which
842 * may very well need notification when the clock changes. Currently for low
843 * operating points, these are taken care of in sleep.S.
845 static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
846 .name = "core_l3_ck",
848 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
849 RATE_CKCTL | ALWAYS_ENABLED | CM_CORE_SEL1 |
850 DELAYED_APP | CONFIG_PARTICIPANT |
853 .recalc = &omap2_clksel_recalc,
856 static struct clk usb_l4_ick = { /* FS-USB interface clock */
857 .name = "usb_l4_ick",
858 .parent = &core_l3_ck,
859 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
860 RATE_CKCTL | CM_CORE_SEL1 | DELAYED_APP |
862 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
865 .recalc = &omap2_clksel_recalc,
869 * SSI is in L3 management domain, its direct parent is core not l3,
870 * many core power domain entities are grouped into the L3 clock
872 * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_CLIK
874 * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
876 static struct clk ssi_ssr_sst_fck = {
879 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
880 RATE_CKCTL | CM_CORE_SEL1 | DELAYED_APP,
881 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE, /* bit 1 */
884 .recalc = &omap2_clksel_recalc,
891 * GFX_CG1(2d), GFX_CG2(3d)
893 * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
894 * The 2d and 3d clocks run at a hardware determined
895 * divided value of fclk.
898 static struct clk gfx_3d_fck = {
899 .name = "gfx_3d_fck",
900 .parent = &core_l3_ck,
901 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
902 RATE_CKCTL | CM_GFX_SEL1,
903 .enable_reg = (void __iomem *)&CM_FCLKEN_GFX,
906 .recalc = &omap2_clksel_recalc,
909 static struct clk gfx_2d_fck = {
910 .name = "gfx_2d_fck",
911 .parent = &core_l3_ck,
912 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
913 RATE_CKCTL | CM_GFX_SEL1,
914 .enable_reg = (void __iomem *)&CM_FCLKEN_GFX,
917 .recalc = &omap2_clksel_recalc,
920 static struct clk gfx_ick = {
921 .name = "gfx_ick", /* From l3 */
922 .parent = &core_l3_ck,
923 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
925 .enable_reg = (void __iomem *)&CM_ICLKEN_GFX, /* bit 0 */
927 .recalc = &omap2_followparent_recalc,
931 * Modem clock domain (2430)
936 static struct clk mdm_ick = { /* used both as a ick and fck */
939 .flags = CLOCK_IN_OMAP243X | RATE_CKCTL | CM_MODEM_SEL1 |
940 DELAYED_APP | CONFIG_PARTICIPANT,
942 .enable_reg = (void __iomem *)&CM_ICLKEN_MDM,
944 .recalc = &omap2_clksel_recalc,
947 static struct clk mdm_osc_ck = {
948 .name = "mdm_osc_ck",
951 .flags = CLOCK_IN_OMAP243X | RATE_FIXED,
952 .enable_reg = (void __iomem *)&CM_FCLKEN_MDM,
954 .recalc = &omap2_followparent_recalc,
958 * L4 clock management domain
960 * This domain contains lots of interface clocks from the L4 interface, some
961 * functional clocks. Fixed APLL functional source clocks are managed in
964 static struct clk l4_ck = { /* used both as an ick and fck */
966 .parent = &core_l3_ck,
967 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
968 RATE_CKCTL | ALWAYS_ENABLED | CM_CORE_SEL1 |
969 DELAYED_APP | RATE_PROPAGATES,
971 .recalc = &omap2_clksel_recalc,
974 static struct clk ssi_l4_ick = {
975 .name = "ssi_l4_ick",
977 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | RATE_CKCTL,
978 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE, /* bit 1 */
980 .recalc = &omap2_followparent_recalc,
986 * DSS_L4_ICLK, DSS_L3_ICLK,
987 * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
989 * DSS is both initiator and target.
991 static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
993 .parent = &l4_ck, /* really both l3 and l4 */
994 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | RATE_CKCTL,
995 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
997 .recalc = &omap2_followparent_recalc,
1000 static struct clk dss1_fck = {
1002 .parent = &core_ck, /* Core or sys */
1003 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1004 RATE_CKCTL | CM_CORE_SEL1 | DELAYED_APP,
1005 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1009 .recalc = &omap2_clksel_recalc,
1012 static struct clk dss2_fck = { /* Alt clk used in power management */
1014 .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
1015 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1016 RATE_CKCTL | CM_CORE_SEL1 | RATE_FIXED,
1017 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1020 .recalc = &omap2_followparent_recalc,
1023 static struct clk dss_54m_fck = { /* Alt clk used in power management */
1024 .name = "dss_54m_fck", /* 54m tv clk */
1025 .parent = &func_54m_ck,
1027 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1028 RATE_FIXED | RATE_PROPAGATES,
1029 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1031 .recalc = &omap2_propagate_rate,
1035 * CORE power domain ICLK & FCLK defines.
1036 * Many of the these can have more than one possible parent. Entries
1037 * here will likely have an L4 interface parent, and may have multiple
1038 * functional clock parents.
1040 static struct clk gpt1_ick = {
1043 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1044 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP, /* Bit0 */
1046 .recalc = &omap2_followparent_recalc,
1049 static struct clk gpt1_fck = {
1051 .parent = &func_32k_ck,
1052 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1054 .enable_reg = (void __iomem *)&CM_FCLKEN_WKUP, /* Bit0 */
1057 .recalc = &omap2_followparent_recalc,
1060 static struct clk gpt2_ick = {
1063 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1064 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* Bit4 */
1066 .recalc = &omap2_followparent_recalc,
1069 static struct clk gpt2_fck = {
1071 .parent = &func_32k_ck,
1072 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1074 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1077 .recalc = &omap2_followparent_recalc,
1080 static struct clk gpt3_ick = {
1083 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1084 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* Bit5 */
1086 .recalc = &omap2_followparent_recalc,
1089 static struct clk gpt3_fck = {
1091 .parent = &func_32k_ck,
1092 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1094 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1097 .recalc = &omap2_followparent_recalc,
1100 static struct clk gpt4_ick = {
1103 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1104 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* Bit6 */
1106 .recalc = &omap2_followparent_recalc,
1109 static struct clk gpt4_fck = {
1111 .parent = &func_32k_ck,
1112 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1114 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1117 .recalc = &omap2_followparent_recalc,
1120 static struct clk gpt5_ick = {
1123 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1124 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* Bit7 */
1126 .recalc = &omap2_followparent_recalc,
1129 static struct clk gpt5_fck = {
1131 .parent = &func_32k_ck,
1132 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1134 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1137 .recalc = &omap2_followparent_recalc,
1140 static struct clk gpt6_ick = {
1143 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1145 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* bit8 */
1146 .recalc = &omap2_followparent_recalc,
1149 static struct clk gpt6_fck = {
1151 .parent = &func_32k_ck,
1152 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1154 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1157 .recalc = &omap2_followparent_recalc,
1160 static struct clk gpt7_ick = {
1163 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1164 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* bit9 */
1166 .recalc = &omap2_followparent_recalc,
1169 static struct clk gpt7_fck = {
1171 .parent = &func_32k_ck,
1172 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1174 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1177 .recalc = &omap2_followparent_recalc,
1180 static struct clk gpt8_ick = {
1183 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1184 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* bit10 */
1186 .recalc = &omap2_followparent_recalc,
1189 static struct clk gpt8_fck = {
1191 .parent = &func_32k_ck,
1192 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1194 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1197 .recalc = &omap2_followparent_recalc,
1200 static struct clk gpt9_ick = {
1203 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1204 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1206 .recalc = &omap2_followparent_recalc,
1209 static struct clk gpt9_fck = {
1211 .parent = &func_32k_ck,
1212 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1214 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1217 .recalc = &omap2_followparent_recalc,
1220 static struct clk gpt10_ick = {
1221 .name = "gpt10_ick",
1223 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1224 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1226 .recalc = &omap2_followparent_recalc,
1229 static struct clk gpt10_fck = {
1230 .name = "gpt10_fck",
1231 .parent = &func_32k_ck,
1232 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1234 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1237 .recalc = &omap2_followparent_recalc,
1240 static struct clk gpt11_ick = {
1241 .name = "gpt11_ick",
1243 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1244 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1246 .recalc = &omap2_followparent_recalc,
1249 static struct clk gpt11_fck = {
1250 .name = "gpt11_fck",
1251 .parent = &func_32k_ck,
1252 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1254 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1257 .recalc = &omap2_followparent_recalc,
1260 static struct clk gpt12_ick = {
1261 .name = "gpt12_ick",
1263 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1264 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* bit14 */
1266 .recalc = &omap2_followparent_recalc,
1269 static struct clk gpt12_fck = {
1270 .name = "gpt12_fck",
1271 .parent = &func_32k_ck,
1272 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1274 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1277 .recalc = &omap2_followparent_recalc,
1280 static struct clk mcbsp1_ick = {
1281 .name = "mcbsp1_ick",
1283 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1285 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE, /* bit16 */
1286 .recalc = &omap2_followparent_recalc,
1289 static struct clk mcbsp1_fck = {
1290 .name = "mcbsp1_fck",
1291 .parent = &func_96m_ck,
1292 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1294 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1295 .recalc = &omap2_followparent_recalc,
1298 static struct clk mcbsp2_ick = {
1299 .name = "mcbsp2_ick",
1301 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1303 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1304 .recalc = &omap2_followparent_recalc,
1307 static struct clk mcbsp2_fck = {
1308 .name = "mcbsp2_fck",
1309 .parent = &func_96m_ck,
1310 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1312 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1313 .recalc = &omap2_followparent_recalc,
1316 static struct clk mcbsp3_ick = {
1317 .name = "mcbsp3_ick",
1319 .flags = CLOCK_IN_OMAP243X,
1320 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1322 .recalc = &omap2_followparent_recalc,
1325 static struct clk mcbsp3_fck = {
1326 .name = "mcbsp3_fck",
1327 .parent = &func_96m_ck,
1328 .flags = CLOCK_IN_OMAP243X,
1329 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1331 .recalc = &omap2_followparent_recalc,
1334 static struct clk mcbsp4_ick = {
1335 .name = "mcbsp4_ick",
1337 .flags = CLOCK_IN_OMAP243X,
1338 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1340 .recalc = &omap2_followparent_recalc,
1343 static struct clk mcbsp4_fck = {
1344 .name = "mcbsp4_fck",
1345 .parent = &func_96m_ck,
1346 .flags = CLOCK_IN_OMAP243X,
1347 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1349 .recalc = &omap2_followparent_recalc,
1352 static struct clk mcbsp5_ick = {
1353 .name = "mcbsp5_ick",
1355 .flags = CLOCK_IN_OMAP243X,
1356 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1358 .recalc = &omap2_followparent_recalc,
1361 static struct clk mcbsp5_fck = {
1362 .name = "mcbsp5_fck",
1363 .parent = &func_96m_ck,
1364 .flags = CLOCK_IN_OMAP243X,
1365 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1367 .recalc = &omap2_followparent_recalc,
1370 static struct clk mcspi1_ick = {
1371 .name = "mcspi_ick",
1374 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1375 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1377 .recalc = &omap2_followparent_recalc,
1380 static struct clk mcspi1_fck = {
1381 .name = "mcspi_fck",
1383 .parent = &func_48m_ck,
1384 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1385 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1387 .recalc = &omap2_followparent_recalc,
1390 static struct clk mcspi2_ick = {
1391 .name = "mcspi_ick",
1394 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1395 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1397 .recalc = &omap2_followparent_recalc,
1400 static struct clk mcspi2_fck = {
1401 .name = "mcspi_fck",
1403 .parent = &func_48m_ck,
1404 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1405 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1407 .recalc = &omap2_followparent_recalc,
1410 static struct clk mcspi3_ick = {
1411 .name = "mcspi_ick",
1414 .flags = CLOCK_IN_OMAP243X,
1415 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1417 .recalc = &omap2_followparent_recalc,
1420 static struct clk mcspi3_fck = {
1421 .name = "mcspi_fck",
1423 .parent = &func_48m_ck,
1424 .flags = CLOCK_IN_OMAP243X,
1425 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1427 .recalc = &omap2_followparent_recalc,
1430 static struct clk uart1_ick = {
1431 .name = "uart1_ick",
1433 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1434 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1436 .recalc = &omap2_followparent_recalc,
1439 static struct clk uart1_fck = {
1440 .name = "uart1_fck",
1441 .parent = &func_48m_ck,
1442 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1443 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1445 .recalc = &omap2_followparent_recalc,
1448 static struct clk uart2_ick = {
1449 .name = "uart2_ick",
1451 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1452 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1454 .recalc = &omap2_followparent_recalc,
1457 static struct clk uart2_fck = {
1458 .name = "uart2_fck",
1459 .parent = &func_48m_ck,
1460 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1461 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1463 .recalc = &omap2_followparent_recalc,
1466 static struct clk uart3_ick = {
1467 .name = "uart3_ick",
1469 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1470 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1472 .recalc = &omap2_followparent_recalc,
1475 static struct clk uart3_fck = {
1476 .name = "uart3_fck",
1477 .parent = &func_48m_ck,
1478 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1479 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1481 .recalc = &omap2_followparent_recalc,
1484 static struct clk gpios_ick = {
1485 .name = "gpios_ick",
1487 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1488 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP,
1490 .recalc = &omap2_followparent_recalc,
1493 static struct clk gpios_fck = {
1494 .name = "gpios_fck",
1495 .parent = &func_32k_ck,
1496 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1497 .enable_reg = (void __iomem *)&CM_FCLKEN_WKUP,
1499 .recalc = &omap2_followparent_recalc,
1502 static struct clk mpu_wdt_ick = {
1503 .name = "mpu_wdt_ick",
1505 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1506 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP,
1508 .recalc = &omap2_followparent_recalc,
1511 static struct clk mpu_wdt_fck = {
1512 .name = "mpu_wdt_fck",
1513 .parent = &func_32k_ck,
1514 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1515 .enable_reg = (void __iomem *)&CM_FCLKEN_WKUP,
1517 .recalc = &omap2_followparent_recalc,
1520 static struct clk sync_32k_ick = {
1521 .name = "sync_32k_ick",
1523 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1524 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP,
1526 .recalc = &omap2_followparent_recalc,
1528 static struct clk wdt1_ick = {
1531 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1532 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP,
1534 .recalc = &omap2_followparent_recalc,
1536 static struct clk omapctrl_ick = {
1537 .name = "omapctrl_ick",
1539 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1540 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP,
1542 .recalc = &omap2_followparent_recalc,
1544 static struct clk icr_ick = {
1547 .flags = CLOCK_IN_OMAP243X,
1548 .enable_reg = (void __iomem *)&CM_ICLKEN_WKUP,
1550 .recalc = &omap2_followparent_recalc,
1553 static struct clk cam_ick = {
1556 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1557 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1559 .recalc = &omap2_followparent_recalc,
1562 static struct clk cam_fck = {
1564 .parent = &func_96m_ck,
1565 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1566 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1568 .recalc = &omap2_followparent_recalc,
1571 static struct clk mailboxes_ick = {
1572 .name = "mailboxes_ick",
1574 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1575 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1577 .recalc = &omap2_followparent_recalc,
1580 static struct clk wdt4_ick = {
1583 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1584 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1586 .recalc = &omap2_followparent_recalc,
1589 static struct clk wdt4_fck = {
1591 .parent = &func_32k_ck,
1592 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1593 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1595 .recalc = &omap2_followparent_recalc,
1598 static struct clk wdt3_ick = {
1601 .flags = CLOCK_IN_OMAP242X,
1602 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1604 .recalc = &omap2_followparent_recalc,
1607 static struct clk wdt3_fck = {
1609 .parent = &func_32k_ck,
1610 .flags = CLOCK_IN_OMAP242X,
1611 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1613 .recalc = &omap2_followparent_recalc,
1616 static struct clk mspro_ick = {
1617 .name = "mspro_ick",
1619 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1620 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1622 .recalc = &omap2_followparent_recalc,
1625 static struct clk mspro_fck = {
1626 .name = "mspro_fck",
1627 .parent = &func_96m_ck,
1628 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1629 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1631 .recalc = &omap2_followparent_recalc,
1634 static struct clk mmc_ick = {
1637 .flags = CLOCK_IN_OMAP242X,
1638 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1640 .recalc = &omap2_followparent_recalc,
1643 static struct clk mmc_fck = {
1645 .parent = &func_96m_ck,
1646 .flags = CLOCK_IN_OMAP242X,
1647 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1649 .recalc = &omap2_followparent_recalc,
1652 static struct clk fac_ick = {
1655 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1656 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1658 .recalc = &omap2_followparent_recalc,
1661 static struct clk fac_fck = {
1663 .parent = &func_12m_ck,
1664 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1665 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1667 .recalc = &omap2_followparent_recalc,
1670 static struct clk eac_ick = {
1673 .flags = CLOCK_IN_OMAP242X,
1674 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1676 .recalc = &omap2_followparent_recalc,
1679 static struct clk eac_fck = {
1681 .parent = &func_96m_ck,
1682 .flags = CLOCK_IN_OMAP242X,
1683 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1685 .recalc = &omap2_followparent_recalc,
1688 static struct clk hdq_ick = {
1691 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1692 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1694 .recalc = &omap2_followparent_recalc,
1697 static struct clk hdq_fck = {
1699 .parent = &func_12m_ck,
1700 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1701 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1703 .recalc = &omap2_followparent_recalc,
1706 static struct clk i2c2_ick = {
1710 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1711 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1713 .recalc = &omap2_followparent_recalc,
1716 static struct clk i2c2_fck = {
1719 .parent = &func_12m_ck,
1720 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1721 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1723 .recalc = &omap2_followparent_recalc,
1726 static struct clk i2chs2_fck = {
1727 .name = "i2chs2_fck",
1728 .parent = &func_96m_ck,
1729 .flags = CLOCK_IN_OMAP243X,
1730 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1732 .recalc = &omap2_followparent_recalc,
1735 static struct clk i2c1_ick = {
1739 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1740 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1742 .recalc = &omap2_followparent_recalc,
1745 static struct clk i2c1_fck = {
1748 .parent = &func_12m_ck,
1749 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
1750 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1752 .recalc = &omap2_followparent_recalc,
1755 static struct clk i2chs1_fck = {
1756 .name = "i2chs1_fck",
1757 .parent = &func_96m_ck,
1758 .flags = CLOCK_IN_OMAP243X,
1759 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1761 .recalc = &omap2_followparent_recalc,
1764 static struct clk vlynq_ick = {
1765 .name = "vlynq_ick",
1766 .parent = &core_l3_ck,
1767 .flags = CLOCK_IN_OMAP242X,
1768 .enable_reg = (void __iomem *)&CM_ICLKEN1_CORE,
1770 .recalc = &omap2_followparent_recalc,
1773 static struct clk vlynq_fck = {
1774 .name = "vlynq_fck",
1775 .parent = &func_96m_ck,
1776 .flags = CLOCK_IN_OMAP242X | RATE_CKCTL | CM_CORE_SEL1 | DELAYED_APP,
1777 .enable_reg = (void __iomem *)&CM_FCLKEN1_CORE,
1780 .recalc = &omap2_followparent_recalc,
1783 static struct clk sdrc_ick = {
1786 .flags = CLOCK_IN_OMAP243X,
1787 .enable_reg = (void __iomem *)&CM_ICLKEN3_CORE,
1789 .recalc = &omap2_followparent_recalc,
1792 static struct clk des_ick = {
1795 .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
1796 .enable_reg = (void __iomem *)&CM_ICLKEN4_CORE,
1798 .recalc = &omap2_followparent_recalc,
1801 static struct clk sha_ick = {
1804 .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
1805 .enable_reg = (void __iomem *)&CM_ICLKEN4_CORE,
1807 .recalc = &omap2_followparent_recalc,
1810 static struct clk rng_ick = {
1813 .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
1814 .enable_reg = (void __iomem *)&CM_ICLKEN4_CORE,
1816 .recalc = &omap2_followparent_recalc,
1819 static struct clk aes_ick = {
1822 .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
1823 .enable_reg = (void __iomem *)&CM_ICLKEN4_CORE,
1825 .recalc = &omap2_followparent_recalc,
1828 static struct clk pka_ick = {
1831 .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
1832 .enable_reg = (void __iomem *)&CM_ICLKEN4_CORE,
1834 .recalc = &omap2_followparent_recalc,
1837 static struct clk usb_fck = {
1839 .parent = &func_48m_ck,
1840 .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
1841 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1843 .recalc = &omap2_followparent_recalc,
1846 static struct clk usbhs_ick = {
1847 .name = "usbhs_ick",
1848 .parent = &core_l3_ck,
1849 .flags = CLOCK_IN_OMAP243X,
1850 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1852 .recalc = &omap2_followparent_recalc,
1855 static struct clk mmchs1_ick = {
1856 .name = "mmchs1_ick",
1858 .flags = CLOCK_IN_OMAP243X,
1859 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1861 .recalc = &omap2_followparent_recalc,
1864 static struct clk mmchs1_fck = {
1865 .name = "mmchs1_fck",
1866 .parent = &func_96m_ck,
1867 .flags = CLOCK_IN_OMAP243X,
1868 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1870 .recalc = &omap2_followparent_recalc,
1873 static struct clk mmchs2_ick = {
1874 .name = "mmchs2_ick",
1876 .flags = CLOCK_IN_OMAP243X,
1877 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1879 .recalc = &omap2_followparent_recalc,
1882 static struct clk mmchs2_fck = {
1883 .name = "mmchs2_fck",
1884 .parent = &func_96m_ck,
1885 .flags = CLOCK_IN_OMAP243X,
1886 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1888 .recalc = &omap2_followparent_recalc,
1891 static struct clk gpio5_ick = {
1892 .name = "gpio5_ick",
1894 .flags = CLOCK_IN_OMAP243X,
1895 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1897 .recalc = &omap2_followparent_recalc,
1900 static struct clk gpio5_fck = {
1901 .name = "gpio5_fck",
1902 .parent = &func_32k_ck,
1903 .flags = CLOCK_IN_OMAP243X,
1904 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1906 .recalc = &omap2_followparent_recalc,
1909 static struct clk mdm_intc_ick = {
1910 .name = "mdm_intc_ick",
1912 .flags = CLOCK_IN_OMAP243X,
1913 .enable_reg = (void __iomem *)&CM_ICLKEN2_CORE,
1915 .recalc = &omap2_followparent_recalc,
1918 static struct clk mmchsdb1_fck = {
1919 .name = "mmchsdb1_fck",
1920 .parent = &func_32k_ck,
1921 .flags = CLOCK_IN_OMAP243X,
1922 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1924 .recalc = &omap2_followparent_recalc,
1927 static struct clk mmchsdb2_fck = {
1928 .name = "mmchsdb2_fck",
1929 .parent = &func_32k_ck,
1930 .flags = CLOCK_IN_OMAP243X,
1931 .enable_reg = (void __iomem *)&CM_FCLKEN2_CORE,
1933 .recalc = &omap2_followparent_recalc,
1937 * This clock is a composite clock which does entire set changes then
1938 * forces a rebalance. It keys on the MPU speed, but it really could
1939 * be any key speed part of a set in the rate table.
1941 * to really change a set, you need memory table sets which get changed
1942 * in sram, pre-notifiers & post notifiers, changing the top set, without
1943 * having low level display recalc's won't work... this is why dpm notifiers
1944 * work, isr's off, walk a list of clocks already _off_ and not messing with
1947 * This clock should have no parent. It embodies the entire upper level
1948 * active set. A parent will mess up some of the init also.
1950 static struct clk virt_prcm_set = {
1951 .name = "virt_prcm_set",
1952 .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
1953 VIRTUAL_CLOCK | ALWAYS_ENABLED | DELAYED_APP,
1954 .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
1955 .recalc = &omap2_mpu_recalc, /* sets are keyed on mpu rate */
1956 .set_rate = &omap2_select_table_rate,
1957 .round_rate = &omap2_round_to_table_rate,
1960 static struct clk *onchip_clks[] = {
1961 /* external root sources */
1966 /* internal analog sources */
1970 /* internal prcm root sources */
1981 /* mpu domain clocks */
1983 /* dsp domain clocks */
1984 &iva2_1_fck, /* 2430 */
1986 &dsp_ick, /* 2420 */
1990 /* GFX domain clocks */
1994 /* Modem domain clocks */
1997 /* DSS domain clocks */
2002 /* L3 domain clocks */
2006 /* L4 domain clocks */
2007 &l4_ck, /* used as both core_l4 and wu_l4 */
2009 /* virtual meta-group clock */
2011 /* general l4 interface ck, multi-parent functional clk */