2 * Hardware modules present on the OMAP44xx chips
4 * Copyright (C) 2009-2012 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
10 * This file is automatically generated from the OMAP hardware databases.
11 * We respectfully ask that any modifications to this file be coordinated
12 * with the public linux-omap@vger.kernel.org mailing list and the
13 * authors above to ensure that the autogeneration scripts are kept
14 * up-to-date with the file contents.
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
23 #include <plat/omap_hwmod.h>
26 #include <plat/gpio.h>
28 #include <plat/mcspi.h>
29 #include <plat/mcbsp.h>
31 #include <plat/dmtimer.h>
32 #include <plat/common.h>
34 #include "omap_hwmod_common_data.h"
36 #include "smartreflex.h"
40 #include "prm-regbits-44xx.h"
43 /* Base offset for all OMAP4 interrupts external to MPUSS */
44 #define OMAP44XX_IRQ_GIC_START 32
46 /* Base offset for all OMAP4 dma requests */
47 #define OMAP44XX_DMA_REQ_START 1
54 * 'c2c_target_fw' class
55 * instance(s): c2c_target_fw
57 static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
58 .name = "c2c_target_fw",
62 static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
63 .name = "c2c_target_fw",
64 .class = &omap44xx_c2c_target_fw_hwmod_class,
65 .clkdm_name = "d2d_clkdm",
68 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
69 .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
78 static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
83 static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
84 { .irq = 113 + OMAP44XX_IRQ_GIC_START },
88 static struct omap_hwmod omap44xx_dmm_hwmod = {
90 .class = &omap44xx_dmm_hwmod_class,
91 .clkdm_name = "l3_emif_clkdm",
92 .mpu_irqs = omap44xx_dmm_irqs,
95 .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
96 .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
103 * instance(s): emif_fw
105 static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
110 static struct omap_hwmod omap44xx_emif_fw_hwmod = {
112 .class = &omap44xx_emif_fw_hwmod_class,
113 .clkdm_name = "l3_emif_clkdm",
116 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
117 .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
124 * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
126 static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
131 static struct omap_hwmod omap44xx_l3_instr_hwmod = {
133 .class = &omap44xx_l3_hwmod_class,
134 .clkdm_name = "l3_instr_clkdm",
137 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
138 .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
139 .modulemode = MODULEMODE_HWCTRL,
145 static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
146 { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
147 { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
151 static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
153 .class = &omap44xx_l3_hwmod_class,
154 .clkdm_name = "l3_1_clkdm",
155 .mpu_irqs = omap44xx_l3_main_1_irqs,
158 .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
159 .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
165 static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
167 .class = &omap44xx_l3_hwmod_class,
168 .clkdm_name = "l3_2_clkdm",
171 .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
172 .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
178 static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
180 .class = &omap44xx_l3_hwmod_class,
181 .clkdm_name = "l3_instr_clkdm",
184 .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
185 .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
186 .modulemode = MODULEMODE_HWCTRL,
193 * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
195 static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
200 static struct omap_hwmod omap44xx_l4_abe_hwmod = {
202 .class = &omap44xx_l4_hwmod_class,
203 .clkdm_name = "abe_clkdm",
206 .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
212 static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
214 .class = &omap44xx_l4_hwmod_class,
215 .clkdm_name = "l4_cfg_clkdm",
218 .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
219 .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
225 static struct omap_hwmod omap44xx_l4_per_hwmod = {
227 .class = &omap44xx_l4_hwmod_class,
228 .clkdm_name = "l4_per_clkdm",
231 .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
232 .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
238 static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
240 .class = &omap44xx_l4_hwmod_class,
241 .clkdm_name = "l4_wkup_clkdm",
244 .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
245 .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
252 * instance(s): mpu_private
254 static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
259 static struct omap_hwmod omap44xx_mpu_private_hwmod = {
260 .name = "mpu_private",
261 .class = &omap44xx_mpu_bus_hwmod_class,
262 .clkdm_name = "mpuss_clkdm",
267 * instance(s): ocp_wp_noc
269 static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
270 .name = "ocp_wp_noc",
274 static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
275 .name = "ocp_wp_noc",
276 .class = &omap44xx_ocp_wp_noc_hwmod_class,
277 .clkdm_name = "l3_instr_clkdm",
280 .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
281 .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
282 .modulemode = MODULEMODE_HWCTRL,
288 * Modules omap_hwmod structures
290 * The following IPs are excluded for the moment because:
291 * - They do not need an explicit SW control using omap_hwmod API.
292 * - They still need to be validated with the driver
293 * properly adapted to omap_hwmod / omap_device
300 * audio engine sub system
303 static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
306 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
307 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
308 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
309 MSTANDBY_SMART_WKUP),
310 .sysc_fields = &omap_hwmod_sysc_type2,
313 static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
315 .sysc = &omap44xx_aess_sysc,
319 static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
320 { .irq = 99 + OMAP44XX_IRQ_GIC_START },
324 static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
325 { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
326 { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
327 { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
328 { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
329 { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
330 { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
331 { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
332 { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
336 static struct omap_hwmod omap44xx_aess_hwmod = {
338 .class = &omap44xx_aess_hwmod_class,
339 .clkdm_name = "abe_clkdm",
340 .mpu_irqs = omap44xx_aess_irqs,
341 .sdma_reqs = omap44xx_aess_sdma_reqs,
342 .main_clk = "aess_fck",
345 .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
346 .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
347 .modulemode = MODULEMODE_SWCTRL,
354 * chip 2 chip interface used to plug the ape soc (omap) with an external modem
358 static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
363 static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
364 { .irq = 88 + OMAP44XX_IRQ_GIC_START },
368 static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
369 { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
373 static struct omap_hwmod omap44xx_c2c_hwmod = {
375 .class = &omap44xx_c2c_hwmod_class,
376 .clkdm_name = "d2d_clkdm",
377 .mpu_irqs = omap44xx_c2c_irqs,
378 .sdma_reqs = omap44xx_c2c_sdma_reqs,
381 .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
382 .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
389 * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
392 static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
395 .sysc_flags = SYSC_HAS_SIDLEMODE,
396 .idlemodes = (SIDLE_FORCE | SIDLE_NO),
397 .sysc_fields = &omap_hwmod_sysc_type1,
400 static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
402 .sysc = &omap44xx_counter_sysc,
406 static struct omap_hwmod omap44xx_counter_32k_hwmod = {
407 .name = "counter_32k",
408 .class = &omap44xx_counter_hwmod_class,
409 .clkdm_name = "l4_wkup_clkdm",
410 .flags = HWMOD_SWSUP_SIDLE,
411 .main_clk = "sys_32k_ck",
414 .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
415 .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
421 * 'ctrl_module' class
422 * attila core control module + core pad control module + wkup pad control
423 * module + attila wkup control module
426 static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
429 .sysc_flags = SYSC_HAS_SIDLEMODE,
430 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
432 .sysc_fields = &omap_hwmod_sysc_type2,
435 static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
436 .name = "ctrl_module",
437 .sysc = &omap44xx_ctrl_module_sysc,
440 /* ctrl_module_core */
441 static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
442 { .irq = 8 + OMAP44XX_IRQ_GIC_START },
446 static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
447 .name = "ctrl_module_core",
448 .class = &omap44xx_ctrl_module_hwmod_class,
449 .clkdm_name = "l4_cfg_clkdm",
450 .mpu_irqs = omap44xx_ctrl_module_core_irqs,
453 /* ctrl_module_pad_core */
454 static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
455 .name = "ctrl_module_pad_core",
456 .class = &omap44xx_ctrl_module_hwmod_class,
457 .clkdm_name = "l4_cfg_clkdm",
460 /* ctrl_module_wkup */
461 static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
462 .name = "ctrl_module_wkup",
463 .class = &omap44xx_ctrl_module_hwmod_class,
464 .clkdm_name = "l4_wkup_clkdm",
467 /* ctrl_module_pad_wkup */
468 static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
469 .name = "ctrl_module_pad_wkup",
470 .class = &omap44xx_ctrl_module_hwmod_class,
471 .clkdm_name = "l4_wkup_clkdm",
476 * debug and emulation sub system
479 static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
484 static struct omap_hwmod omap44xx_debugss_hwmod = {
486 .class = &omap44xx_debugss_hwmod_class,
487 .clkdm_name = "emu_sys_clkdm",
488 .main_clk = "trace_clk_div_ck",
491 .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
492 .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
499 * dma controller for data exchange between memory to memory (i.e. internal or
500 * external memory) and gp peripherals to memory or memory to gp peripherals
503 static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
507 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
508 SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
509 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
510 SYSS_HAS_RESET_STATUS),
511 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
512 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
513 .sysc_fields = &omap_hwmod_sysc_type1,
516 static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
518 .sysc = &omap44xx_dma_sysc,
522 static struct omap_dma_dev_attr dma_dev_attr = {
523 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
524 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
529 static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
530 { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
531 { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
532 { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
533 { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
537 static struct omap_hwmod omap44xx_dma_system_hwmod = {
538 .name = "dma_system",
539 .class = &omap44xx_dma_hwmod_class,
540 .clkdm_name = "l3_dma_clkdm",
541 .mpu_irqs = omap44xx_dma_system_irqs,
542 .main_clk = "l3_div_ck",
545 .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
546 .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
549 .dev_attr = &dma_dev_attr,
554 * digital microphone controller
557 static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
560 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
561 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
562 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
564 .sysc_fields = &omap_hwmod_sysc_type2,
567 static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
569 .sysc = &omap44xx_dmic_sysc,
573 static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
574 { .irq = 114 + OMAP44XX_IRQ_GIC_START },
578 static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
579 { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
583 static struct omap_hwmod omap44xx_dmic_hwmod = {
585 .class = &omap44xx_dmic_hwmod_class,
586 .clkdm_name = "abe_clkdm",
587 .mpu_irqs = omap44xx_dmic_irqs,
588 .sdma_reqs = omap44xx_dmic_sdma_reqs,
589 .main_clk = "dmic_fck",
592 .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
593 .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
594 .modulemode = MODULEMODE_SWCTRL,
604 static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
609 static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
610 { .irq = 28 + OMAP44XX_IRQ_GIC_START },
614 static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
615 { .name = "dsp", .rst_shift = 0 },
616 { .name = "mmu_cache", .rst_shift = 1 },
619 static struct omap_hwmod omap44xx_dsp_hwmod = {
621 .class = &omap44xx_dsp_hwmod_class,
622 .clkdm_name = "tesla_clkdm",
623 .mpu_irqs = omap44xx_dsp_irqs,
624 .rst_lines = omap44xx_dsp_resets,
625 .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
626 .main_clk = "dsp_fck",
629 .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
630 .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
631 .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
632 .modulemode = MODULEMODE_HWCTRL,
642 static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
645 .sysc_flags = SYSS_HAS_RESET_STATUS,
648 static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
650 .sysc = &omap44xx_dss_sysc,
651 .reset = omap_dss_reset,
655 static struct omap_hwmod_opt_clk dss_opt_clks[] = {
656 { .role = "sys_clk", .clk = "dss_sys_clk" },
657 { .role = "tv_clk", .clk = "dss_tv_clk" },
658 { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
661 static struct omap_hwmod omap44xx_dss_hwmod = {
663 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
664 .class = &omap44xx_dss_hwmod_class,
665 .clkdm_name = "l3_dss_clkdm",
666 .main_clk = "dss_dss_clk",
669 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
670 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
673 .opt_clks = dss_opt_clks,
674 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
682 static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
686 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
687 SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
688 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
689 SYSS_HAS_RESET_STATUS),
690 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
691 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
692 .sysc_fields = &omap_hwmod_sysc_type1,
695 static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
697 .sysc = &omap44xx_dispc_sysc,
701 static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
702 { .irq = 25 + OMAP44XX_IRQ_GIC_START },
706 static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
707 { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
711 static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
713 .has_framedonetv_irq = 1
716 static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
718 .class = &omap44xx_dispc_hwmod_class,
719 .clkdm_name = "l3_dss_clkdm",
720 .mpu_irqs = omap44xx_dss_dispc_irqs,
721 .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
722 .main_clk = "dss_dss_clk",
725 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
726 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
729 .dev_attr = &omap44xx_dss_dispc_dev_attr
734 * display serial interface controller
737 static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
741 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
742 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
743 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
744 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
745 .sysc_fields = &omap_hwmod_sysc_type1,
748 static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
750 .sysc = &omap44xx_dsi_sysc,
754 static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
755 { .irq = 53 + OMAP44XX_IRQ_GIC_START },
759 static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
760 { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
764 static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
765 { .role = "sys_clk", .clk = "dss_sys_clk" },
768 static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
770 .class = &omap44xx_dsi_hwmod_class,
771 .clkdm_name = "l3_dss_clkdm",
772 .mpu_irqs = omap44xx_dss_dsi1_irqs,
773 .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
774 .main_clk = "dss_dss_clk",
777 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
778 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
781 .opt_clks = dss_dsi1_opt_clks,
782 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
786 static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
787 { .irq = 84 + OMAP44XX_IRQ_GIC_START },
791 static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
792 { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
796 static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
797 { .role = "sys_clk", .clk = "dss_sys_clk" },
800 static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
802 .class = &omap44xx_dsi_hwmod_class,
803 .clkdm_name = "l3_dss_clkdm",
804 .mpu_irqs = omap44xx_dss_dsi2_irqs,
805 .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
806 .main_clk = "dss_dss_clk",
809 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
810 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
813 .opt_clks = dss_dsi2_opt_clks,
814 .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
822 static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
825 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
827 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
829 .sysc_fields = &omap_hwmod_sysc_type2,
832 static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
834 .sysc = &omap44xx_hdmi_sysc,
838 static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
839 { .irq = 101 + OMAP44XX_IRQ_GIC_START },
843 static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
844 { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
848 static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
849 { .role = "sys_clk", .clk = "dss_sys_clk" },
852 static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
854 .class = &omap44xx_hdmi_hwmod_class,
855 .clkdm_name = "l3_dss_clkdm",
857 * HDMI audio requires to use no-idle mode. Hence,
858 * set idle mode by software.
860 .flags = HWMOD_SWSUP_SIDLE,
861 .mpu_irqs = omap44xx_dss_hdmi_irqs,
862 .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
863 .main_clk = "dss_48mhz_clk",
866 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
867 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
870 .opt_clks = dss_hdmi_opt_clks,
871 .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
876 * remote frame buffer interface
879 static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
883 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
884 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
885 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
886 .sysc_fields = &omap_hwmod_sysc_type1,
889 static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
891 .sysc = &omap44xx_rfbi_sysc,
895 static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
896 { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
900 static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
901 { .role = "ick", .clk = "dss_fck" },
904 static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
906 .class = &omap44xx_rfbi_hwmod_class,
907 .clkdm_name = "l3_dss_clkdm",
908 .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
909 .main_clk = "dss_dss_clk",
912 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
913 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
916 .opt_clks = dss_rfbi_opt_clks,
917 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
925 static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
930 static struct omap_hwmod omap44xx_dss_venc_hwmod = {
932 .class = &omap44xx_venc_hwmod_class,
933 .clkdm_name = "l3_dss_clkdm",
934 .main_clk = "dss_tv_clk",
937 .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
938 .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
945 * bch error location module
948 static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
952 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
953 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
954 SYSS_HAS_RESET_STATUS),
955 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
956 .sysc_fields = &omap_hwmod_sysc_type1,
959 static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
961 .sysc = &omap44xx_elm_sysc,
965 static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
966 { .irq = 4 + OMAP44XX_IRQ_GIC_START },
970 static struct omap_hwmod omap44xx_elm_hwmod = {
972 .class = &omap44xx_elm_hwmod_class,
973 .clkdm_name = "l4_per_clkdm",
974 .mpu_irqs = omap44xx_elm_irqs,
977 .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
978 .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
985 * external memory interface no1
988 static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
992 static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
994 .sysc = &omap44xx_emif_sysc,
998 static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
999 { .irq = 110 + OMAP44XX_IRQ_GIC_START },
1003 static struct omap_hwmod omap44xx_emif1_hwmod = {
1005 .class = &omap44xx_emif_hwmod_class,
1006 .clkdm_name = "l3_emif_clkdm",
1007 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1008 .mpu_irqs = omap44xx_emif1_irqs,
1009 .main_clk = "ddrphy_ck",
1012 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
1013 .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
1014 .modulemode = MODULEMODE_HWCTRL,
1020 static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
1021 { .irq = 111 + OMAP44XX_IRQ_GIC_START },
1025 static struct omap_hwmod omap44xx_emif2_hwmod = {
1027 .class = &omap44xx_emif_hwmod_class,
1028 .clkdm_name = "l3_emif_clkdm",
1029 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1030 .mpu_irqs = omap44xx_emif2_irqs,
1031 .main_clk = "ddrphy_ck",
1034 .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
1035 .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
1036 .modulemode = MODULEMODE_HWCTRL,
1043 * face detection hw accelerator module
1046 static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
1048 .sysc_offs = 0x0010,
1050 * FDIF needs 100 OCP clk cycles delay after a softreset before
1051 * accessing sysconfig again.
1052 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1053 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1055 * TODO: Indicate errata when available.
1058 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1059 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1060 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1061 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1062 .sysc_fields = &omap_hwmod_sysc_type2,
1065 static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
1067 .sysc = &omap44xx_fdif_sysc,
1071 static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
1072 { .irq = 69 + OMAP44XX_IRQ_GIC_START },
1076 static struct omap_hwmod omap44xx_fdif_hwmod = {
1078 .class = &omap44xx_fdif_hwmod_class,
1079 .clkdm_name = "iss_clkdm",
1080 .mpu_irqs = omap44xx_fdif_irqs,
1081 .main_clk = "fdif_fck",
1084 .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
1085 .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
1086 .modulemode = MODULEMODE_SWCTRL,
1093 * general purpose io module
1096 static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
1098 .sysc_offs = 0x0010,
1099 .syss_offs = 0x0114,
1100 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
1101 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1102 SYSS_HAS_RESET_STATUS),
1103 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1105 .sysc_fields = &omap_hwmod_sysc_type1,
1108 static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
1110 .sysc = &omap44xx_gpio_sysc,
1115 static struct omap_gpio_dev_attr gpio_dev_attr = {
1121 static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
1122 { .irq = 29 + OMAP44XX_IRQ_GIC_START },
1126 static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
1127 { .role = "dbclk", .clk = "gpio1_dbclk" },
1130 static struct omap_hwmod omap44xx_gpio1_hwmod = {
1132 .class = &omap44xx_gpio_hwmod_class,
1133 .clkdm_name = "l4_wkup_clkdm",
1134 .mpu_irqs = omap44xx_gpio1_irqs,
1135 .main_clk = "gpio1_ick",
1138 .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
1139 .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
1140 .modulemode = MODULEMODE_HWCTRL,
1143 .opt_clks = gpio1_opt_clks,
1144 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1145 .dev_attr = &gpio_dev_attr,
1149 static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
1150 { .irq = 30 + OMAP44XX_IRQ_GIC_START },
1154 static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
1155 { .role = "dbclk", .clk = "gpio2_dbclk" },
1158 static struct omap_hwmod omap44xx_gpio2_hwmod = {
1160 .class = &omap44xx_gpio_hwmod_class,
1161 .clkdm_name = "l4_per_clkdm",
1162 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1163 .mpu_irqs = omap44xx_gpio2_irqs,
1164 .main_clk = "gpio2_ick",
1167 .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
1168 .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
1169 .modulemode = MODULEMODE_HWCTRL,
1172 .opt_clks = gpio2_opt_clks,
1173 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1174 .dev_attr = &gpio_dev_attr,
1178 static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
1179 { .irq = 31 + OMAP44XX_IRQ_GIC_START },
1183 static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
1184 { .role = "dbclk", .clk = "gpio3_dbclk" },
1187 static struct omap_hwmod omap44xx_gpio3_hwmod = {
1189 .class = &omap44xx_gpio_hwmod_class,
1190 .clkdm_name = "l4_per_clkdm",
1191 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1192 .mpu_irqs = omap44xx_gpio3_irqs,
1193 .main_clk = "gpio3_ick",
1196 .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
1197 .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
1198 .modulemode = MODULEMODE_HWCTRL,
1201 .opt_clks = gpio3_opt_clks,
1202 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1203 .dev_attr = &gpio_dev_attr,
1207 static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
1208 { .irq = 32 + OMAP44XX_IRQ_GIC_START },
1212 static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
1213 { .role = "dbclk", .clk = "gpio4_dbclk" },
1216 static struct omap_hwmod omap44xx_gpio4_hwmod = {
1218 .class = &omap44xx_gpio_hwmod_class,
1219 .clkdm_name = "l4_per_clkdm",
1220 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1221 .mpu_irqs = omap44xx_gpio4_irqs,
1222 .main_clk = "gpio4_ick",
1225 .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
1226 .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
1227 .modulemode = MODULEMODE_HWCTRL,
1230 .opt_clks = gpio4_opt_clks,
1231 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
1232 .dev_attr = &gpio_dev_attr,
1236 static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
1237 { .irq = 33 + OMAP44XX_IRQ_GIC_START },
1241 static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
1242 { .role = "dbclk", .clk = "gpio5_dbclk" },
1245 static struct omap_hwmod omap44xx_gpio5_hwmod = {
1247 .class = &omap44xx_gpio_hwmod_class,
1248 .clkdm_name = "l4_per_clkdm",
1249 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1250 .mpu_irqs = omap44xx_gpio5_irqs,
1251 .main_clk = "gpio5_ick",
1254 .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
1255 .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
1256 .modulemode = MODULEMODE_HWCTRL,
1259 .opt_clks = gpio5_opt_clks,
1260 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
1261 .dev_attr = &gpio_dev_attr,
1265 static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
1266 { .irq = 34 + OMAP44XX_IRQ_GIC_START },
1270 static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
1271 { .role = "dbclk", .clk = "gpio6_dbclk" },
1274 static struct omap_hwmod omap44xx_gpio6_hwmod = {
1276 .class = &omap44xx_gpio_hwmod_class,
1277 .clkdm_name = "l4_per_clkdm",
1278 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1279 .mpu_irqs = omap44xx_gpio6_irqs,
1280 .main_clk = "gpio6_ick",
1283 .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
1284 .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
1285 .modulemode = MODULEMODE_HWCTRL,
1288 .opt_clks = gpio6_opt_clks,
1289 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
1290 .dev_attr = &gpio_dev_attr,
1295 * general purpose memory controller
1298 static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
1300 .sysc_offs = 0x0010,
1301 .syss_offs = 0x0014,
1302 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
1303 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1304 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1305 .sysc_fields = &omap_hwmod_sysc_type1,
1308 static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
1310 .sysc = &omap44xx_gpmc_sysc,
1314 static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
1315 { .irq = 20 + OMAP44XX_IRQ_GIC_START },
1319 static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
1320 { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
1324 static struct omap_hwmod omap44xx_gpmc_hwmod = {
1326 .class = &omap44xx_gpmc_hwmod_class,
1327 .clkdm_name = "l3_2_clkdm",
1328 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
1329 .mpu_irqs = omap44xx_gpmc_irqs,
1330 .sdma_reqs = omap44xx_gpmc_sdma_reqs,
1333 .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
1334 .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
1335 .modulemode = MODULEMODE_HWCTRL,
1342 * 2d/3d graphics accelerator
1345 static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
1346 .rev_offs = 0x1fc00,
1347 .sysc_offs = 0x1fc10,
1348 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
1349 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1350 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1351 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1352 .sysc_fields = &omap_hwmod_sysc_type2,
1355 static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
1357 .sysc = &omap44xx_gpu_sysc,
1361 static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
1362 { .irq = 21 + OMAP44XX_IRQ_GIC_START },
1366 static struct omap_hwmod omap44xx_gpu_hwmod = {
1368 .class = &omap44xx_gpu_hwmod_class,
1369 .clkdm_name = "l3_gfx_clkdm",
1370 .mpu_irqs = omap44xx_gpu_irqs,
1371 .main_clk = "gpu_fck",
1374 .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
1375 .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
1376 .modulemode = MODULEMODE_SWCTRL,
1383 * hdq / 1-wire serial interface controller
1386 static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
1388 .sysc_offs = 0x0014,
1389 .syss_offs = 0x0018,
1390 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
1391 SYSS_HAS_RESET_STATUS),
1392 .sysc_fields = &omap_hwmod_sysc_type1,
1395 static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
1397 .sysc = &omap44xx_hdq1w_sysc,
1401 static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
1402 { .irq = 58 + OMAP44XX_IRQ_GIC_START },
1406 static struct omap_hwmod omap44xx_hdq1w_hwmod = {
1408 .class = &omap44xx_hdq1w_hwmod_class,
1409 .clkdm_name = "l4_per_clkdm",
1410 .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
1411 .mpu_irqs = omap44xx_hdq1w_irqs,
1412 .main_clk = "hdq1w_fck",
1415 .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
1416 .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
1417 .modulemode = MODULEMODE_SWCTRL,
1424 * mipi high-speed synchronous serial interface (multichannel and full-duplex
1428 static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
1430 .sysc_offs = 0x0010,
1431 .syss_offs = 0x0014,
1432 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
1433 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
1434 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1435 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1436 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1437 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1438 .sysc_fields = &omap_hwmod_sysc_type1,
1441 static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
1443 .sysc = &omap44xx_hsi_sysc,
1447 static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
1448 { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
1449 { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
1450 { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
1454 static struct omap_hwmod omap44xx_hsi_hwmod = {
1456 .class = &omap44xx_hsi_hwmod_class,
1457 .clkdm_name = "l3_init_clkdm",
1458 .mpu_irqs = omap44xx_hsi_irqs,
1459 .main_clk = "hsi_fck",
1462 .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
1463 .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
1464 .modulemode = MODULEMODE_HWCTRL,
1471 * multimaster high-speed i2c controller
1474 static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
1475 .sysc_offs = 0x0010,
1476 .syss_offs = 0x0090,
1477 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1478 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
1479 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
1480 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1482 .clockact = CLOCKACT_TEST_ICLK,
1483 .sysc_fields = &omap_hwmod_sysc_type1,
1486 static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
1488 .sysc = &omap44xx_i2c_sysc,
1489 .rev = OMAP_I2C_IP_VERSION_2,
1490 .reset = &omap_i2c_reset,
1493 static struct omap_i2c_dev_attr i2c_dev_attr = {
1494 .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
1495 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
1499 static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
1500 { .irq = 56 + OMAP44XX_IRQ_GIC_START },
1504 static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
1505 { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
1506 { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
1510 static struct omap_hwmod omap44xx_i2c1_hwmod = {
1512 .class = &omap44xx_i2c_hwmod_class,
1513 .clkdm_name = "l4_per_clkdm",
1514 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1515 .mpu_irqs = omap44xx_i2c1_irqs,
1516 .sdma_reqs = omap44xx_i2c1_sdma_reqs,
1517 .main_clk = "i2c1_fck",
1520 .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
1521 .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
1522 .modulemode = MODULEMODE_SWCTRL,
1525 .dev_attr = &i2c_dev_attr,
1529 static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
1530 { .irq = 57 + OMAP44XX_IRQ_GIC_START },
1534 static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
1535 { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
1536 { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
1540 static struct omap_hwmod omap44xx_i2c2_hwmod = {
1542 .class = &omap44xx_i2c_hwmod_class,
1543 .clkdm_name = "l4_per_clkdm",
1544 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1545 .mpu_irqs = omap44xx_i2c2_irqs,
1546 .sdma_reqs = omap44xx_i2c2_sdma_reqs,
1547 .main_clk = "i2c2_fck",
1550 .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
1551 .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
1552 .modulemode = MODULEMODE_SWCTRL,
1555 .dev_attr = &i2c_dev_attr,
1559 static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
1560 { .irq = 61 + OMAP44XX_IRQ_GIC_START },
1564 static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
1565 { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
1566 { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
1570 static struct omap_hwmod omap44xx_i2c3_hwmod = {
1572 .class = &omap44xx_i2c_hwmod_class,
1573 .clkdm_name = "l4_per_clkdm",
1574 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1575 .mpu_irqs = omap44xx_i2c3_irqs,
1576 .sdma_reqs = omap44xx_i2c3_sdma_reqs,
1577 .main_clk = "i2c3_fck",
1580 .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
1581 .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
1582 .modulemode = MODULEMODE_SWCTRL,
1585 .dev_attr = &i2c_dev_attr,
1589 static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
1590 { .irq = 62 + OMAP44XX_IRQ_GIC_START },
1594 static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
1595 { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
1596 { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
1600 static struct omap_hwmod omap44xx_i2c4_hwmod = {
1602 .class = &omap44xx_i2c_hwmod_class,
1603 .clkdm_name = "l4_per_clkdm",
1604 .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
1605 .mpu_irqs = omap44xx_i2c4_irqs,
1606 .sdma_reqs = omap44xx_i2c4_sdma_reqs,
1607 .main_clk = "i2c4_fck",
1610 .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
1611 .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
1612 .modulemode = MODULEMODE_SWCTRL,
1615 .dev_attr = &i2c_dev_attr,
1620 * imaging processor unit
1623 static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
1628 static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
1629 { .irq = 100 + OMAP44XX_IRQ_GIC_START },
1633 static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
1634 { .name = "cpu0", .rst_shift = 0 },
1635 { .name = "cpu1", .rst_shift = 1 },
1636 { .name = "mmu_cache", .rst_shift = 2 },
1639 static struct omap_hwmod omap44xx_ipu_hwmod = {
1641 .class = &omap44xx_ipu_hwmod_class,
1642 .clkdm_name = "ducati_clkdm",
1643 .mpu_irqs = omap44xx_ipu_irqs,
1644 .rst_lines = omap44xx_ipu_resets,
1645 .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
1646 .main_clk = "ipu_fck",
1649 .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
1650 .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
1651 .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
1652 .modulemode = MODULEMODE_HWCTRL,
1659 * external images sensor pixel data processor
1662 static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
1664 .sysc_offs = 0x0010,
1666 * ISS needs 100 OCP clk cycles delay after a softreset before
1667 * accessing sysconfig again.
1668 * The lowest frequency at the moment for L3 bus is 100 MHz, so
1669 * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
1671 * TODO: Indicate errata when available.
1674 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
1675 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1676 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1677 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
1678 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
1679 .sysc_fields = &omap_hwmod_sysc_type2,
1682 static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
1684 .sysc = &omap44xx_iss_sysc,
1688 static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
1689 { .irq = 24 + OMAP44XX_IRQ_GIC_START },
1693 static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
1694 { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
1695 { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
1696 { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
1697 { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
1701 static struct omap_hwmod_opt_clk iss_opt_clks[] = {
1702 { .role = "ctrlclk", .clk = "iss_ctrlclk" },
1705 static struct omap_hwmod omap44xx_iss_hwmod = {
1707 .class = &omap44xx_iss_hwmod_class,
1708 .clkdm_name = "iss_clkdm",
1709 .mpu_irqs = omap44xx_iss_irqs,
1710 .sdma_reqs = omap44xx_iss_sdma_reqs,
1711 .main_clk = "iss_fck",
1714 .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
1715 .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
1716 .modulemode = MODULEMODE_SWCTRL,
1719 .opt_clks = iss_opt_clks,
1720 .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
1725 * multi-standard video encoder/decoder hardware accelerator
1728 static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
1733 static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
1734 { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
1735 { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
1736 { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
1740 static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
1741 { .name = "seq0", .rst_shift = 0 },
1742 { .name = "seq1", .rst_shift = 1 },
1743 { .name = "logic", .rst_shift = 2 },
1746 static struct omap_hwmod omap44xx_iva_hwmod = {
1748 .class = &omap44xx_iva_hwmod_class,
1749 .clkdm_name = "ivahd_clkdm",
1750 .mpu_irqs = omap44xx_iva_irqs,
1751 .rst_lines = omap44xx_iva_resets,
1752 .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
1753 .main_clk = "iva_fck",
1756 .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
1757 .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
1758 .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
1759 .modulemode = MODULEMODE_HWCTRL,
1766 * keyboard controller
1769 static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
1771 .sysc_offs = 0x0010,
1772 .syss_offs = 0x0014,
1773 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1774 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
1775 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
1776 SYSS_HAS_RESET_STATUS),
1777 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1778 .sysc_fields = &omap_hwmod_sysc_type1,
1781 static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
1783 .sysc = &omap44xx_kbd_sysc,
1787 static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
1788 { .irq = 120 + OMAP44XX_IRQ_GIC_START },
1792 static struct omap_hwmod omap44xx_kbd_hwmod = {
1794 .class = &omap44xx_kbd_hwmod_class,
1795 .clkdm_name = "l4_wkup_clkdm",
1796 .mpu_irqs = omap44xx_kbd_irqs,
1797 .main_clk = "kbd_fck",
1800 .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
1801 .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
1802 .modulemode = MODULEMODE_SWCTRL,
1809 * mailbox module allowing communication between the on-chip processors using a
1810 * queued mailbox-interrupt mechanism.
1813 static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
1815 .sysc_offs = 0x0010,
1816 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
1817 SYSC_HAS_SOFTRESET),
1818 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1819 .sysc_fields = &omap_hwmod_sysc_type2,
1822 static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
1824 .sysc = &omap44xx_mailbox_sysc,
1828 static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
1829 { .irq = 26 + OMAP44XX_IRQ_GIC_START },
1833 static struct omap_hwmod omap44xx_mailbox_hwmod = {
1835 .class = &omap44xx_mailbox_hwmod_class,
1836 .clkdm_name = "l4_cfg_clkdm",
1837 .mpu_irqs = omap44xx_mailbox_irqs,
1840 .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
1841 .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
1848 * multi-channel audio serial port controller
1851 /* The IP is not compliant to type1 / type2 scheme */
1852 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
1856 static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
1857 .sysc_offs = 0x0004,
1858 .sysc_flags = SYSC_HAS_SIDLEMODE,
1859 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1861 .sysc_fields = &omap_hwmod_sysc_type_mcasp,
1864 static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
1866 .sysc = &omap44xx_mcasp_sysc,
1870 static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
1871 { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
1872 { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
1876 static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
1877 { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
1878 { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
1882 static struct omap_hwmod omap44xx_mcasp_hwmod = {
1884 .class = &omap44xx_mcasp_hwmod_class,
1885 .clkdm_name = "abe_clkdm",
1886 .mpu_irqs = omap44xx_mcasp_irqs,
1887 .sdma_reqs = omap44xx_mcasp_sdma_reqs,
1888 .main_clk = "mcasp_fck",
1891 .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
1892 .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
1893 .modulemode = MODULEMODE_SWCTRL,
1900 * multi channel buffered serial port controller
1903 static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
1904 .sysc_offs = 0x008c,
1905 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
1906 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
1907 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1908 .sysc_fields = &omap_hwmod_sysc_type1,
1911 static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
1913 .sysc = &omap44xx_mcbsp_sysc,
1914 .rev = MCBSP_CONFIG_TYPE4,
1918 static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
1919 { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
1923 static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
1924 { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
1925 { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
1929 static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
1930 { .role = "pad_fck", .clk = "pad_clks_ck" },
1931 { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
1934 static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
1936 .class = &omap44xx_mcbsp_hwmod_class,
1937 .clkdm_name = "abe_clkdm",
1938 .mpu_irqs = omap44xx_mcbsp1_irqs,
1939 .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
1940 .main_clk = "mcbsp1_fck",
1943 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
1944 .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
1945 .modulemode = MODULEMODE_SWCTRL,
1948 .opt_clks = mcbsp1_opt_clks,
1949 .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
1953 static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
1954 { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
1958 static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
1959 { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
1960 { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
1964 static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
1965 { .role = "pad_fck", .clk = "pad_clks_ck" },
1966 { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
1969 static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
1971 .class = &omap44xx_mcbsp_hwmod_class,
1972 .clkdm_name = "abe_clkdm",
1973 .mpu_irqs = omap44xx_mcbsp2_irqs,
1974 .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
1975 .main_clk = "mcbsp2_fck",
1978 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
1979 .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
1980 .modulemode = MODULEMODE_SWCTRL,
1983 .opt_clks = mcbsp2_opt_clks,
1984 .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
1988 static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
1989 { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
1993 static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
1994 { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
1995 { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
1999 static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
2000 { .role = "pad_fck", .clk = "pad_clks_ck" },
2001 { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
2004 static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
2006 .class = &omap44xx_mcbsp_hwmod_class,
2007 .clkdm_name = "abe_clkdm",
2008 .mpu_irqs = omap44xx_mcbsp3_irqs,
2009 .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
2010 .main_clk = "mcbsp3_fck",
2013 .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
2014 .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
2015 .modulemode = MODULEMODE_SWCTRL,
2018 .opt_clks = mcbsp3_opt_clks,
2019 .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
2023 static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
2024 { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
2028 static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
2029 { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
2030 { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
2034 static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
2035 { .role = "pad_fck", .clk = "pad_clks_ck" },
2036 { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
2039 static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
2041 .class = &omap44xx_mcbsp_hwmod_class,
2042 .clkdm_name = "l4_per_clkdm",
2043 .mpu_irqs = omap44xx_mcbsp4_irqs,
2044 .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
2045 .main_clk = "mcbsp4_fck",
2048 .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
2049 .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
2050 .modulemode = MODULEMODE_SWCTRL,
2053 .opt_clks = mcbsp4_opt_clks,
2054 .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
2059 * multi channel pdm controller (proprietary interface with phoenix power
2063 static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
2065 .sysc_offs = 0x0010,
2066 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2067 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2068 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2070 .sysc_fields = &omap_hwmod_sysc_type2,
2073 static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
2075 .sysc = &omap44xx_mcpdm_sysc,
2079 static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
2080 { .irq = 112 + OMAP44XX_IRQ_GIC_START },
2084 static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
2085 { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
2086 { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
2090 static struct omap_hwmod omap44xx_mcpdm_hwmod = {
2092 .class = &omap44xx_mcpdm_hwmod_class,
2093 .clkdm_name = "abe_clkdm",
2094 .mpu_irqs = omap44xx_mcpdm_irqs,
2095 .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
2096 .main_clk = "mcpdm_fck",
2099 .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
2100 .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
2101 .modulemode = MODULEMODE_SWCTRL,
2108 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2112 static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
2114 .sysc_offs = 0x0010,
2115 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2116 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2117 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2119 .sysc_fields = &omap_hwmod_sysc_type2,
2122 static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
2124 .sysc = &omap44xx_mcspi_sysc,
2125 .rev = OMAP4_MCSPI_REV,
2129 static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
2130 { .irq = 65 + OMAP44XX_IRQ_GIC_START },
2134 static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
2135 { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
2136 { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
2137 { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
2138 { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
2139 { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
2140 { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
2141 { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
2142 { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
2146 /* mcspi1 dev_attr */
2147 static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
2148 .num_chipselect = 4,
2151 static struct omap_hwmod omap44xx_mcspi1_hwmod = {
2153 .class = &omap44xx_mcspi_hwmod_class,
2154 .clkdm_name = "l4_per_clkdm",
2155 .mpu_irqs = omap44xx_mcspi1_irqs,
2156 .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
2157 .main_clk = "mcspi1_fck",
2160 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
2161 .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
2162 .modulemode = MODULEMODE_SWCTRL,
2165 .dev_attr = &mcspi1_dev_attr,
2169 static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
2170 { .irq = 66 + OMAP44XX_IRQ_GIC_START },
2174 static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
2175 { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
2176 { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
2177 { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
2178 { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
2182 /* mcspi2 dev_attr */
2183 static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
2184 .num_chipselect = 2,
2187 static struct omap_hwmod omap44xx_mcspi2_hwmod = {
2189 .class = &omap44xx_mcspi_hwmod_class,
2190 .clkdm_name = "l4_per_clkdm",
2191 .mpu_irqs = omap44xx_mcspi2_irqs,
2192 .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
2193 .main_clk = "mcspi2_fck",
2196 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
2197 .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
2198 .modulemode = MODULEMODE_SWCTRL,
2201 .dev_attr = &mcspi2_dev_attr,
2205 static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
2206 { .irq = 91 + OMAP44XX_IRQ_GIC_START },
2210 static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
2211 { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
2212 { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
2213 { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
2214 { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
2218 /* mcspi3 dev_attr */
2219 static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
2220 .num_chipselect = 2,
2223 static struct omap_hwmod omap44xx_mcspi3_hwmod = {
2225 .class = &omap44xx_mcspi_hwmod_class,
2226 .clkdm_name = "l4_per_clkdm",
2227 .mpu_irqs = omap44xx_mcspi3_irqs,
2228 .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
2229 .main_clk = "mcspi3_fck",
2232 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
2233 .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
2234 .modulemode = MODULEMODE_SWCTRL,
2237 .dev_attr = &mcspi3_dev_attr,
2241 static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
2242 { .irq = 48 + OMAP44XX_IRQ_GIC_START },
2246 static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
2247 { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
2248 { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
2252 /* mcspi4 dev_attr */
2253 static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
2254 .num_chipselect = 1,
2257 static struct omap_hwmod omap44xx_mcspi4_hwmod = {
2259 .class = &omap44xx_mcspi_hwmod_class,
2260 .clkdm_name = "l4_per_clkdm",
2261 .mpu_irqs = omap44xx_mcspi4_irqs,
2262 .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
2263 .main_clk = "mcspi4_fck",
2266 .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
2267 .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
2268 .modulemode = MODULEMODE_SWCTRL,
2271 .dev_attr = &mcspi4_dev_attr,
2276 * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
2279 static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
2281 .sysc_offs = 0x0010,
2282 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
2283 SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2284 SYSC_HAS_SOFTRESET),
2285 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2286 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
2287 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
2288 .sysc_fields = &omap_hwmod_sysc_type2,
2291 static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
2293 .sysc = &omap44xx_mmc_sysc,
2297 static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
2298 { .irq = 83 + OMAP44XX_IRQ_GIC_START },
2302 static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
2303 { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
2304 { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
2309 static struct omap_mmc_dev_attr mmc1_dev_attr = {
2310 .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
2313 static struct omap_hwmod omap44xx_mmc1_hwmod = {
2315 .class = &omap44xx_mmc_hwmod_class,
2316 .clkdm_name = "l3_init_clkdm",
2317 .mpu_irqs = omap44xx_mmc1_irqs,
2318 .sdma_reqs = omap44xx_mmc1_sdma_reqs,
2319 .main_clk = "mmc1_fck",
2322 .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
2323 .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
2324 .modulemode = MODULEMODE_SWCTRL,
2327 .dev_attr = &mmc1_dev_attr,
2331 static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
2332 { .irq = 86 + OMAP44XX_IRQ_GIC_START },
2336 static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
2337 { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
2338 { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
2342 static struct omap_hwmod omap44xx_mmc2_hwmod = {
2344 .class = &omap44xx_mmc_hwmod_class,
2345 .clkdm_name = "l3_init_clkdm",
2346 .mpu_irqs = omap44xx_mmc2_irqs,
2347 .sdma_reqs = omap44xx_mmc2_sdma_reqs,
2348 .main_clk = "mmc2_fck",
2351 .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
2352 .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
2353 .modulemode = MODULEMODE_SWCTRL,
2359 static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
2360 { .irq = 94 + OMAP44XX_IRQ_GIC_START },
2364 static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
2365 { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
2366 { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
2370 static struct omap_hwmod omap44xx_mmc3_hwmod = {
2372 .class = &omap44xx_mmc_hwmod_class,
2373 .clkdm_name = "l4_per_clkdm",
2374 .mpu_irqs = omap44xx_mmc3_irqs,
2375 .sdma_reqs = omap44xx_mmc3_sdma_reqs,
2376 .main_clk = "mmc3_fck",
2379 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
2380 .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
2381 .modulemode = MODULEMODE_SWCTRL,
2387 static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
2388 { .irq = 96 + OMAP44XX_IRQ_GIC_START },
2392 static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
2393 { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
2394 { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
2398 static struct omap_hwmod omap44xx_mmc4_hwmod = {
2400 .class = &omap44xx_mmc_hwmod_class,
2401 .clkdm_name = "l4_per_clkdm",
2402 .mpu_irqs = omap44xx_mmc4_irqs,
2403 .sdma_reqs = omap44xx_mmc4_sdma_reqs,
2404 .main_clk = "mmc4_fck",
2407 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
2408 .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
2409 .modulemode = MODULEMODE_SWCTRL,
2415 static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
2416 { .irq = 59 + OMAP44XX_IRQ_GIC_START },
2420 static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
2421 { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
2422 { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
2426 static struct omap_hwmod omap44xx_mmc5_hwmod = {
2428 .class = &omap44xx_mmc_hwmod_class,
2429 .clkdm_name = "l4_per_clkdm",
2430 .mpu_irqs = omap44xx_mmc5_irqs,
2431 .sdma_reqs = omap44xx_mmc5_sdma_reqs,
2432 .main_clk = "mmc5_fck",
2435 .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
2436 .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
2437 .modulemode = MODULEMODE_SWCTRL,
2447 static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
2452 static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
2453 { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
2454 { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
2455 { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
2459 static struct omap_hwmod omap44xx_mpu_hwmod = {
2461 .class = &omap44xx_mpu_hwmod_class,
2462 .clkdm_name = "mpuss_clkdm",
2463 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
2464 .mpu_irqs = omap44xx_mpu_irqs,
2465 .main_clk = "dpll_mpu_m2_ck",
2468 .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
2469 .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
2476 * top-level core on-chip ram
2479 static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
2484 static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
2486 .class = &omap44xx_ocmc_ram_hwmod_class,
2487 .clkdm_name = "l3_2_clkdm",
2490 .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
2491 .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
2498 * bridge to transform ocp interface protocol to scp (serial control port)
2502 static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
2506 /* ocp2scp_usb_phy */
2507 static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
2508 { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
2511 static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
2512 .name = "ocp2scp_usb_phy",
2513 .class = &omap44xx_ocp2scp_hwmod_class,
2514 .clkdm_name = "l3_init_clkdm",
2517 .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
2518 .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
2519 .modulemode = MODULEMODE_HWCTRL,
2522 .opt_clks = ocp2scp_usb_phy_opt_clks,
2523 .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
2528 * power and reset manager (part of the prcm infrastructure) + clock manager 2
2529 * + clock manager 1 (in always on power domain) + local prm in mpu
2532 static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
2537 static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
2539 .class = &omap44xx_prcm_hwmod_class,
2540 .clkdm_name = "l4_wkup_clkdm",
2544 static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
2545 .name = "cm_core_aon",
2546 .class = &omap44xx_prcm_hwmod_class,
2547 .clkdm_name = "cm_clkdm",
2551 static struct omap_hwmod omap44xx_cm_core_hwmod = {
2553 .class = &omap44xx_prcm_hwmod_class,
2554 .clkdm_name = "cm_clkdm",
2558 static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
2559 { .irq = 11 + OMAP44XX_IRQ_GIC_START },
2563 static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
2564 { .name = "rst_global_warm_sw", .rst_shift = 0 },
2565 { .name = "rst_global_cold_sw", .rst_shift = 1 },
2568 static struct omap_hwmod omap44xx_prm_hwmod = {
2570 .class = &omap44xx_prcm_hwmod_class,
2571 .clkdm_name = "prm_clkdm",
2572 .mpu_irqs = omap44xx_prm_irqs,
2573 .rst_lines = omap44xx_prm_resets,
2574 .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
2579 * system clock and reset manager
2582 static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
2587 static struct omap_hwmod omap44xx_scrm_hwmod = {
2589 .class = &omap44xx_scrm_hwmod_class,
2590 .clkdm_name = "l4_wkup_clkdm",
2595 * shared level 2 memory interface
2598 static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
2603 static struct omap_hwmod omap44xx_sl2if_hwmod = {
2605 .class = &omap44xx_sl2if_hwmod_class,
2606 .clkdm_name = "ivahd_clkdm",
2609 .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
2610 .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
2611 .modulemode = MODULEMODE_HWCTRL,
2618 * bidirectional, multi-drop, multi-channel two-line serial interface between
2619 * the device and external components
2622 static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
2624 .sysc_offs = 0x0010,
2625 .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
2626 SYSC_HAS_SOFTRESET),
2627 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2629 .sysc_fields = &omap_hwmod_sysc_type2,
2632 static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
2634 .sysc = &omap44xx_slimbus_sysc,
2638 static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
2639 { .irq = 97 + OMAP44XX_IRQ_GIC_START },
2643 static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
2644 { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
2645 { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
2646 { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
2647 { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
2648 { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
2649 { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
2650 { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
2651 { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
2655 static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
2656 { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
2657 { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
2658 { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
2659 { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
2662 static struct omap_hwmod omap44xx_slimbus1_hwmod = {
2664 .class = &omap44xx_slimbus_hwmod_class,
2665 .clkdm_name = "abe_clkdm",
2666 .mpu_irqs = omap44xx_slimbus1_irqs,
2667 .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
2670 .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
2671 .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
2672 .modulemode = MODULEMODE_SWCTRL,
2675 .opt_clks = slimbus1_opt_clks,
2676 .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
2680 static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
2681 { .irq = 98 + OMAP44XX_IRQ_GIC_START },
2685 static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
2686 { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
2687 { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
2688 { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
2689 { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
2690 { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
2691 { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
2692 { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
2693 { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
2697 static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
2698 { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
2699 { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
2700 { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
2703 static struct omap_hwmod omap44xx_slimbus2_hwmod = {
2705 .class = &omap44xx_slimbus_hwmod_class,
2706 .clkdm_name = "l4_per_clkdm",
2707 .mpu_irqs = omap44xx_slimbus2_irqs,
2708 .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
2711 .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
2712 .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
2713 .modulemode = MODULEMODE_SWCTRL,
2716 .opt_clks = slimbus2_opt_clks,
2717 .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
2721 * 'smartreflex' class
2722 * smartreflex module (monitor silicon performance and outputs a measure of
2723 * performance error)
2726 /* The IP is not compliant to type1 / type2 scheme */
2727 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
2732 static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
2733 .sysc_offs = 0x0038,
2734 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
2735 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2737 .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
2740 static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
2741 .name = "smartreflex",
2742 .sysc = &omap44xx_smartreflex_sysc,
2746 /* smartreflex_core */
2747 static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
2748 .sensor_voltdm_name = "core",
2751 static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
2752 { .irq = 19 + OMAP44XX_IRQ_GIC_START },
2756 static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
2757 .name = "smartreflex_core",
2758 .class = &omap44xx_smartreflex_hwmod_class,
2759 .clkdm_name = "l4_ao_clkdm",
2760 .mpu_irqs = omap44xx_smartreflex_core_irqs,
2762 .main_clk = "smartreflex_core_fck",
2765 .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
2766 .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
2767 .modulemode = MODULEMODE_SWCTRL,
2770 .dev_attr = &smartreflex_core_dev_attr,
2773 /* smartreflex_iva */
2774 static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
2775 .sensor_voltdm_name = "iva",
2778 static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
2779 { .irq = 102 + OMAP44XX_IRQ_GIC_START },
2783 static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
2784 .name = "smartreflex_iva",
2785 .class = &omap44xx_smartreflex_hwmod_class,
2786 .clkdm_name = "l4_ao_clkdm",
2787 .mpu_irqs = omap44xx_smartreflex_iva_irqs,
2788 .main_clk = "smartreflex_iva_fck",
2791 .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
2792 .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
2793 .modulemode = MODULEMODE_SWCTRL,
2796 .dev_attr = &smartreflex_iva_dev_attr,
2799 /* smartreflex_mpu */
2800 static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
2801 .sensor_voltdm_name = "mpu",
2804 static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
2805 { .irq = 18 + OMAP44XX_IRQ_GIC_START },
2809 static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
2810 .name = "smartreflex_mpu",
2811 .class = &omap44xx_smartreflex_hwmod_class,
2812 .clkdm_name = "l4_ao_clkdm",
2813 .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
2814 .main_clk = "smartreflex_mpu_fck",
2817 .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
2818 .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
2819 .modulemode = MODULEMODE_SWCTRL,
2822 .dev_attr = &smartreflex_mpu_dev_attr,
2827 * spinlock provides hardware assistance for synchronizing the processes
2828 * running on multiple processors
2831 static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
2833 .sysc_offs = 0x0010,
2834 .syss_offs = 0x0014,
2835 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2836 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
2837 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
2838 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2840 .sysc_fields = &omap_hwmod_sysc_type1,
2843 static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
2845 .sysc = &omap44xx_spinlock_sysc,
2849 static struct omap_hwmod omap44xx_spinlock_hwmod = {
2851 .class = &omap44xx_spinlock_hwmod_class,
2852 .clkdm_name = "l4_cfg_clkdm",
2855 .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
2856 .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
2863 * general purpose timer module with accurate 1ms tick
2864 * This class contains several variants: ['timer_1ms', 'timer']
2867 static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
2869 .sysc_offs = 0x0010,
2870 .syss_offs = 0x0014,
2871 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
2872 SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
2873 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2874 SYSS_HAS_RESET_STATUS),
2875 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2876 .sysc_fields = &omap_hwmod_sysc_type1,
2879 static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
2881 .sysc = &omap44xx_timer_1ms_sysc,
2884 static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
2886 .sysc_offs = 0x0010,
2887 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
2888 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2889 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2891 .sysc_fields = &omap_hwmod_sysc_type2,
2894 static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
2896 .sysc = &omap44xx_timer_sysc,
2899 /* always-on timers dev attribute */
2900 static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
2901 .timer_capability = OMAP_TIMER_ALWON,
2904 /* pwm timers dev attribute */
2905 static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
2906 .timer_capability = OMAP_TIMER_HAS_PWM,
2910 static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
2911 { .irq = 37 + OMAP44XX_IRQ_GIC_START },
2915 static struct omap_hwmod omap44xx_timer1_hwmod = {
2917 .class = &omap44xx_timer_1ms_hwmod_class,
2918 .clkdm_name = "l4_wkup_clkdm",
2919 .mpu_irqs = omap44xx_timer1_irqs,
2920 .main_clk = "timer1_fck",
2923 .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
2924 .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
2925 .modulemode = MODULEMODE_SWCTRL,
2928 .dev_attr = &capability_alwon_dev_attr,
2932 static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
2933 { .irq = 38 + OMAP44XX_IRQ_GIC_START },
2937 static struct omap_hwmod omap44xx_timer2_hwmod = {
2939 .class = &omap44xx_timer_1ms_hwmod_class,
2940 .clkdm_name = "l4_per_clkdm",
2941 .mpu_irqs = omap44xx_timer2_irqs,
2942 .main_clk = "timer2_fck",
2945 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
2946 .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
2947 .modulemode = MODULEMODE_SWCTRL,
2950 .dev_attr = &capability_alwon_dev_attr,
2954 static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
2955 { .irq = 39 + OMAP44XX_IRQ_GIC_START },
2959 static struct omap_hwmod omap44xx_timer3_hwmod = {
2961 .class = &omap44xx_timer_hwmod_class,
2962 .clkdm_name = "l4_per_clkdm",
2963 .mpu_irqs = omap44xx_timer3_irqs,
2964 .main_clk = "timer3_fck",
2967 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
2968 .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
2969 .modulemode = MODULEMODE_SWCTRL,
2972 .dev_attr = &capability_alwon_dev_attr,
2976 static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
2977 { .irq = 40 + OMAP44XX_IRQ_GIC_START },
2981 static struct omap_hwmod omap44xx_timer4_hwmod = {
2983 .class = &omap44xx_timer_hwmod_class,
2984 .clkdm_name = "l4_per_clkdm",
2985 .mpu_irqs = omap44xx_timer4_irqs,
2986 .main_clk = "timer4_fck",
2989 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
2990 .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
2991 .modulemode = MODULEMODE_SWCTRL,
2994 .dev_attr = &capability_alwon_dev_attr,
2998 static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
2999 { .irq = 41 + OMAP44XX_IRQ_GIC_START },
3003 static struct omap_hwmod omap44xx_timer5_hwmod = {
3005 .class = &omap44xx_timer_hwmod_class,
3006 .clkdm_name = "abe_clkdm",
3007 .mpu_irqs = omap44xx_timer5_irqs,
3008 .main_clk = "timer5_fck",
3011 .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
3012 .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
3013 .modulemode = MODULEMODE_SWCTRL,
3016 .dev_attr = &capability_alwon_dev_attr,
3020 static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
3021 { .irq = 42 + OMAP44XX_IRQ_GIC_START },
3025 static struct omap_hwmod omap44xx_timer6_hwmod = {
3027 .class = &omap44xx_timer_hwmod_class,
3028 .clkdm_name = "abe_clkdm",
3029 .mpu_irqs = omap44xx_timer6_irqs,
3031 .main_clk = "timer6_fck",
3034 .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
3035 .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
3036 .modulemode = MODULEMODE_SWCTRL,
3039 .dev_attr = &capability_alwon_dev_attr,
3043 static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
3044 { .irq = 43 + OMAP44XX_IRQ_GIC_START },
3048 static struct omap_hwmod omap44xx_timer7_hwmod = {
3050 .class = &omap44xx_timer_hwmod_class,
3051 .clkdm_name = "abe_clkdm",
3052 .mpu_irqs = omap44xx_timer7_irqs,
3053 .main_clk = "timer7_fck",
3056 .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
3057 .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
3058 .modulemode = MODULEMODE_SWCTRL,
3061 .dev_attr = &capability_alwon_dev_attr,
3065 static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
3066 { .irq = 44 + OMAP44XX_IRQ_GIC_START },
3070 static struct omap_hwmod omap44xx_timer8_hwmod = {
3072 .class = &omap44xx_timer_hwmod_class,
3073 .clkdm_name = "abe_clkdm",
3074 .mpu_irqs = omap44xx_timer8_irqs,
3075 .main_clk = "timer8_fck",
3078 .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
3079 .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
3080 .modulemode = MODULEMODE_SWCTRL,
3083 .dev_attr = &capability_pwm_dev_attr,
3087 static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
3088 { .irq = 45 + OMAP44XX_IRQ_GIC_START },
3092 static struct omap_hwmod omap44xx_timer9_hwmod = {
3094 .class = &omap44xx_timer_hwmod_class,
3095 .clkdm_name = "l4_per_clkdm",
3096 .mpu_irqs = omap44xx_timer9_irqs,
3097 .main_clk = "timer9_fck",
3100 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
3101 .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
3102 .modulemode = MODULEMODE_SWCTRL,
3105 .dev_attr = &capability_pwm_dev_attr,
3109 static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
3110 { .irq = 46 + OMAP44XX_IRQ_GIC_START },
3114 static struct omap_hwmod omap44xx_timer10_hwmod = {
3116 .class = &omap44xx_timer_1ms_hwmod_class,
3117 .clkdm_name = "l4_per_clkdm",
3118 .mpu_irqs = omap44xx_timer10_irqs,
3119 .main_clk = "timer10_fck",
3122 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
3123 .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
3124 .modulemode = MODULEMODE_SWCTRL,
3127 .dev_attr = &capability_pwm_dev_attr,
3131 static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
3132 { .irq = 47 + OMAP44XX_IRQ_GIC_START },
3136 static struct omap_hwmod omap44xx_timer11_hwmod = {
3138 .class = &omap44xx_timer_hwmod_class,
3139 .clkdm_name = "l4_per_clkdm",
3140 .mpu_irqs = omap44xx_timer11_irqs,
3141 .main_clk = "timer11_fck",
3144 .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
3145 .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
3146 .modulemode = MODULEMODE_SWCTRL,
3149 .dev_attr = &capability_pwm_dev_attr,
3154 * universal asynchronous receiver/transmitter (uart)
3157 static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
3159 .sysc_offs = 0x0054,
3160 .syss_offs = 0x0058,
3161 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3162 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
3163 SYSS_HAS_RESET_STATUS),
3164 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3166 .sysc_fields = &omap_hwmod_sysc_type1,
3169 static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
3171 .sysc = &omap44xx_uart_sysc,
3175 static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
3176 { .irq = 72 + OMAP44XX_IRQ_GIC_START },
3180 static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
3181 { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
3182 { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
3186 static struct omap_hwmod omap44xx_uart1_hwmod = {
3188 .class = &omap44xx_uart_hwmod_class,
3189 .clkdm_name = "l4_per_clkdm",
3190 .mpu_irqs = omap44xx_uart1_irqs,
3191 .sdma_reqs = omap44xx_uart1_sdma_reqs,
3192 .main_clk = "uart1_fck",
3195 .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
3196 .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
3197 .modulemode = MODULEMODE_SWCTRL,
3203 static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
3204 { .irq = 73 + OMAP44XX_IRQ_GIC_START },
3208 static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
3209 { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
3210 { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
3214 static struct omap_hwmod omap44xx_uart2_hwmod = {
3216 .class = &omap44xx_uart_hwmod_class,
3217 .clkdm_name = "l4_per_clkdm",
3218 .mpu_irqs = omap44xx_uart2_irqs,
3219 .sdma_reqs = omap44xx_uart2_sdma_reqs,
3220 .main_clk = "uart2_fck",
3223 .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
3224 .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
3225 .modulemode = MODULEMODE_SWCTRL,
3231 static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
3232 { .irq = 74 + OMAP44XX_IRQ_GIC_START },
3236 static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
3237 { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
3238 { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
3242 static struct omap_hwmod omap44xx_uart3_hwmod = {
3244 .class = &omap44xx_uart_hwmod_class,
3245 .clkdm_name = "l4_per_clkdm",
3246 .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
3247 .mpu_irqs = omap44xx_uart3_irqs,
3248 .sdma_reqs = omap44xx_uart3_sdma_reqs,
3249 .main_clk = "uart3_fck",
3252 .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
3253 .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
3254 .modulemode = MODULEMODE_SWCTRL,
3260 static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
3261 { .irq = 70 + OMAP44XX_IRQ_GIC_START },
3265 static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
3266 { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
3267 { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
3271 static struct omap_hwmod omap44xx_uart4_hwmod = {
3273 .class = &omap44xx_uart_hwmod_class,
3274 .clkdm_name = "l4_per_clkdm",
3275 .mpu_irqs = omap44xx_uart4_irqs,
3276 .sdma_reqs = omap44xx_uart4_sdma_reqs,
3277 .main_clk = "uart4_fck",
3280 .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
3281 .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
3282 .modulemode = MODULEMODE_SWCTRL,
3288 * 'usb_host_fs' class
3289 * full-speed usb host controller
3292 /* The IP is not compliant to type1 / type2 scheme */
3293 static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
3299 static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
3301 .sysc_offs = 0x0210,
3302 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3303 SYSC_HAS_SOFTRESET),
3304 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3306 .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
3309 static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
3310 .name = "usb_host_fs",
3311 .sysc = &omap44xx_usb_host_fs_sysc,
3315 static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
3316 { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
3317 { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
3321 static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
3322 .name = "usb_host_fs",
3323 .class = &omap44xx_usb_host_fs_hwmod_class,
3324 .clkdm_name = "l3_init_clkdm",
3325 .mpu_irqs = omap44xx_usb_host_fs_irqs,
3326 .main_clk = "usb_host_fs_fck",
3329 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
3330 .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
3331 .modulemode = MODULEMODE_SWCTRL,
3337 * 'usb_host_hs' class
3338 * high-speed multi-port usb host controller
3341 static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
3343 .sysc_offs = 0x0010,
3344 .syss_offs = 0x0014,
3345 .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3346 SYSC_HAS_SOFTRESET),
3347 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3348 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3349 MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
3350 .sysc_fields = &omap_hwmod_sysc_type2,
3353 static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
3354 .name = "usb_host_hs",
3355 .sysc = &omap44xx_usb_host_hs_sysc,
3359 static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
3360 { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
3361 { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
3365 static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
3366 .name = "usb_host_hs",
3367 .class = &omap44xx_usb_host_hs_hwmod_class,
3368 .clkdm_name = "l3_init_clkdm",
3369 .main_clk = "usb_host_hs_fck",
3372 .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
3373 .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
3374 .modulemode = MODULEMODE_SWCTRL,
3377 .mpu_irqs = omap44xx_usb_host_hs_irqs,
3380 * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
3384 * In the following configuration :
3385 * - USBHOST module is set to smart-idle mode
3386 * - PRCM asserts idle_req to the USBHOST module ( This typically
3387 * happens when the system is going to a low power mode : all ports
3388 * have been suspended, the master part of the USBHOST module has
3389 * entered the standby state, and SW has cut the functional clocks)
3390 * - an USBHOST interrupt occurs before the module is able to answer
3391 * idle_ack, typically a remote wakeup IRQ.
3392 * Then the USB HOST module will enter a deadlock situation where it
3393 * is no more accessible nor functional.
3396 * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
3400 * Errata: USB host EHCI may stall when entering smart-standby mode
3404 * When the USBHOST module is set to smart-standby mode, and when it is
3405 * ready to enter the standby state (i.e. all ports are suspended and
3406 * all attached devices are in suspend mode), then it can wrongly assert
3407 * the Mstandby signal too early while there are still some residual OCP
3408 * transactions ongoing. If this condition occurs, the internal state
3409 * machine may go to an undefined state and the USB link may be stuck
3410 * upon the next resume.
3413 * Don't use smart standby; use only force standby,
3414 * hence HWMOD_SWSUP_MSTANDBY
3418 * During system boot; If the hwmod framework resets the module
3419 * the module will have smart idle settings; which can lead to deadlock
3420 * (above Errata Id:i660); so, dont reset the module during boot;
3421 * Use HWMOD_INIT_NO_RESET.
3424 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
3425 HWMOD_INIT_NO_RESET,
3429 * 'usb_otg_hs' class
3430 * high-speed on-the-go universal serial bus (usb_otg_hs) controller
3433 static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
3435 .sysc_offs = 0x0404,
3436 .syss_offs = 0x0408,
3437 .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
3438 SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
3439 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3440 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3441 SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
3443 .sysc_fields = &omap_hwmod_sysc_type1,
3446 static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
3447 .name = "usb_otg_hs",
3448 .sysc = &omap44xx_usb_otg_hs_sysc,
3452 static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
3453 { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
3454 { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
3458 static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
3459 { .role = "xclk", .clk = "usb_otg_hs_xclk" },
3462 static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
3463 .name = "usb_otg_hs",
3464 .class = &omap44xx_usb_otg_hs_hwmod_class,
3465 .clkdm_name = "l3_init_clkdm",
3466 .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
3467 .mpu_irqs = omap44xx_usb_otg_hs_irqs,
3468 .main_clk = "usb_otg_hs_ick",
3471 .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
3472 .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
3473 .modulemode = MODULEMODE_HWCTRL,
3476 .opt_clks = usb_otg_hs_opt_clks,
3477 .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
3481 * 'usb_tll_hs' class
3482 * usb_tll_hs module is the adapter on the usb_host_hs ports
3485 static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
3487 .sysc_offs = 0x0010,
3488 .syss_offs = 0x0014,
3489 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
3490 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
3492 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
3493 .sysc_fields = &omap_hwmod_sysc_type1,
3496 static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
3497 .name = "usb_tll_hs",
3498 .sysc = &omap44xx_usb_tll_hs_sysc,
3501 static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
3502 { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
3506 static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
3507 .name = "usb_tll_hs",
3508 .class = &omap44xx_usb_tll_hs_hwmod_class,
3509 .clkdm_name = "l3_init_clkdm",
3510 .mpu_irqs = omap44xx_usb_tll_hs_irqs,
3511 .main_clk = "usb_tll_hs_ick",
3514 .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
3515 .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
3516 .modulemode = MODULEMODE_HWCTRL,
3523 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
3524 * overflow condition
3527 static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
3529 .sysc_offs = 0x0010,
3530 .syss_offs = 0x0014,
3531 .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
3532 SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
3533 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
3535 .sysc_fields = &omap_hwmod_sysc_type1,
3538 static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
3540 .sysc = &omap44xx_wd_timer_sysc,
3541 .pre_shutdown = &omap2_wd_timer_disable,
3542 .reset = &omap2_wd_timer_reset,
3546 static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
3547 { .irq = 80 + OMAP44XX_IRQ_GIC_START },
3551 static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
3552 .name = "wd_timer2",
3553 .class = &omap44xx_wd_timer_hwmod_class,
3554 .clkdm_name = "l4_wkup_clkdm",
3555 .mpu_irqs = omap44xx_wd_timer2_irqs,
3556 .main_clk = "wd_timer2_fck",
3559 .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
3560 .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
3561 .modulemode = MODULEMODE_SWCTRL,
3567 static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
3568 { .irq = 36 + OMAP44XX_IRQ_GIC_START },
3572 static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
3573 .name = "wd_timer3",
3574 .class = &omap44xx_wd_timer_hwmod_class,
3575 .clkdm_name = "abe_clkdm",
3576 .mpu_irqs = omap44xx_wd_timer3_irqs,
3577 .main_clk = "wd_timer3_fck",
3580 .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
3581 .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
3582 .modulemode = MODULEMODE_SWCTRL,
3592 static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
3594 .pa_start = 0x4a204000,
3595 .pa_end = 0x4a2040ff,
3596 .flags = ADDR_TYPE_RT
3601 /* c2c -> c2c_target_fw */
3602 static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
3603 .master = &omap44xx_c2c_hwmod,
3604 .slave = &omap44xx_c2c_target_fw_hwmod,
3605 .clk = "div_core_ck",
3606 .addr = omap44xx_c2c_target_fw_addrs,
3607 .user = OCP_USER_MPU,
3610 /* l4_cfg -> c2c_target_fw */
3611 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
3612 .master = &omap44xx_l4_cfg_hwmod,
3613 .slave = &omap44xx_c2c_target_fw_hwmod,
3615 .user = OCP_USER_MPU | OCP_USER_SDMA,
3618 /* l3_main_1 -> dmm */
3619 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
3620 .master = &omap44xx_l3_main_1_hwmod,
3621 .slave = &omap44xx_dmm_hwmod,
3623 .user = OCP_USER_SDMA,
3626 static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
3628 .pa_start = 0x4e000000,
3629 .pa_end = 0x4e0007ff,
3630 .flags = ADDR_TYPE_RT
3636 static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
3637 .master = &omap44xx_mpu_hwmod,
3638 .slave = &omap44xx_dmm_hwmod,
3640 .addr = omap44xx_dmm_addrs,
3641 .user = OCP_USER_MPU,
3644 /* c2c -> emif_fw */
3645 static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
3646 .master = &omap44xx_c2c_hwmod,
3647 .slave = &omap44xx_emif_fw_hwmod,
3648 .clk = "div_core_ck",
3649 .user = OCP_USER_MPU | OCP_USER_SDMA,
3652 /* dmm -> emif_fw */
3653 static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
3654 .master = &omap44xx_dmm_hwmod,
3655 .slave = &omap44xx_emif_fw_hwmod,
3657 .user = OCP_USER_MPU | OCP_USER_SDMA,
3660 static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
3662 .pa_start = 0x4a20c000,
3663 .pa_end = 0x4a20c0ff,
3664 .flags = ADDR_TYPE_RT
3669 /* l4_cfg -> emif_fw */
3670 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
3671 .master = &omap44xx_l4_cfg_hwmod,
3672 .slave = &omap44xx_emif_fw_hwmod,
3674 .addr = omap44xx_emif_fw_addrs,
3675 .user = OCP_USER_MPU,
3678 /* iva -> l3_instr */
3679 static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
3680 .master = &omap44xx_iva_hwmod,
3681 .slave = &omap44xx_l3_instr_hwmod,
3683 .user = OCP_USER_MPU | OCP_USER_SDMA,
3686 /* l3_main_3 -> l3_instr */
3687 static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
3688 .master = &omap44xx_l3_main_3_hwmod,
3689 .slave = &omap44xx_l3_instr_hwmod,
3691 .user = OCP_USER_MPU | OCP_USER_SDMA,
3694 /* ocp_wp_noc -> l3_instr */
3695 static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
3696 .master = &omap44xx_ocp_wp_noc_hwmod,
3697 .slave = &omap44xx_l3_instr_hwmod,
3699 .user = OCP_USER_MPU | OCP_USER_SDMA,
3702 /* dsp -> l3_main_1 */
3703 static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
3704 .master = &omap44xx_dsp_hwmod,
3705 .slave = &omap44xx_l3_main_1_hwmod,
3707 .user = OCP_USER_MPU | OCP_USER_SDMA,
3710 /* dss -> l3_main_1 */
3711 static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
3712 .master = &omap44xx_dss_hwmod,
3713 .slave = &omap44xx_l3_main_1_hwmod,
3715 .user = OCP_USER_MPU | OCP_USER_SDMA,
3718 /* l3_main_2 -> l3_main_1 */
3719 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
3720 .master = &omap44xx_l3_main_2_hwmod,
3721 .slave = &omap44xx_l3_main_1_hwmod,
3723 .user = OCP_USER_MPU | OCP_USER_SDMA,
3726 /* l4_cfg -> l3_main_1 */
3727 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
3728 .master = &omap44xx_l4_cfg_hwmod,
3729 .slave = &omap44xx_l3_main_1_hwmod,
3731 .user = OCP_USER_MPU | OCP_USER_SDMA,
3734 /* mmc1 -> l3_main_1 */
3735 static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
3736 .master = &omap44xx_mmc1_hwmod,
3737 .slave = &omap44xx_l3_main_1_hwmod,
3739 .user = OCP_USER_MPU | OCP_USER_SDMA,
3742 /* mmc2 -> l3_main_1 */
3743 static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
3744 .master = &omap44xx_mmc2_hwmod,
3745 .slave = &omap44xx_l3_main_1_hwmod,
3747 .user = OCP_USER_MPU | OCP_USER_SDMA,
3750 static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
3752 .pa_start = 0x44000000,
3753 .pa_end = 0x44000fff,
3754 .flags = ADDR_TYPE_RT
3759 /* mpu -> l3_main_1 */
3760 static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
3761 .master = &omap44xx_mpu_hwmod,
3762 .slave = &omap44xx_l3_main_1_hwmod,
3764 .addr = omap44xx_l3_main_1_addrs,
3765 .user = OCP_USER_MPU,
3768 /* c2c_target_fw -> l3_main_2 */
3769 static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
3770 .master = &omap44xx_c2c_target_fw_hwmod,
3771 .slave = &omap44xx_l3_main_2_hwmod,
3773 .user = OCP_USER_MPU | OCP_USER_SDMA,
3776 /* debugss -> l3_main_2 */
3777 static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
3778 .master = &omap44xx_debugss_hwmod,
3779 .slave = &omap44xx_l3_main_2_hwmod,
3780 .clk = "dbgclk_mux_ck",
3781 .user = OCP_USER_MPU | OCP_USER_SDMA,
3784 /* dma_system -> l3_main_2 */
3785 static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
3786 .master = &omap44xx_dma_system_hwmod,
3787 .slave = &omap44xx_l3_main_2_hwmod,
3789 .user = OCP_USER_MPU | OCP_USER_SDMA,
3792 /* fdif -> l3_main_2 */
3793 static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
3794 .master = &omap44xx_fdif_hwmod,
3795 .slave = &omap44xx_l3_main_2_hwmod,
3797 .user = OCP_USER_MPU | OCP_USER_SDMA,
3800 /* gpu -> l3_main_2 */
3801 static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
3802 .master = &omap44xx_gpu_hwmod,
3803 .slave = &omap44xx_l3_main_2_hwmod,
3805 .user = OCP_USER_MPU | OCP_USER_SDMA,
3808 /* hsi -> l3_main_2 */
3809 static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
3810 .master = &omap44xx_hsi_hwmod,
3811 .slave = &omap44xx_l3_main_2_hwmod,
3813 .user = OCP_USER_MPU | OCP_USER_SDMA,
3816 /* ipu -> l3_main_2 */
3817 static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
3818 .master = &omap44xx_ipu_hwmod,
3819 .slave = &omap44xx_l3_main_2_hwmod,
3821 .user = OCP_USER_MPU | OCP_USER_SDMA,
3824 /* iss -> l3_main_2 */
3825 static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
3826 .master = &omap44xx_iss_hwmod,
3827 .slave = &omap44xx_l3_main_2_hwmod,
3829 .user = OCP_USER_MPU | OCP_USER_SDMA,
3832 /* iva -> l3_main_2 */
3833 static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
3834 .master = &omap44xx_iva_hwmod,
3835 .slave = &omap44xx_l3_main_2_hwmod,
3837 .user = OCP_USER_MPU | OCP_USER_SDMA,
3840 static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
3842 .pa_start = 0x44800000,
3843 .pa_end = 0x44801fff,
3844 .flags = ADDR_TYPE_RT
3849 /* l3_main_1 -> l3_main_2 */
3850 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
3851 .master = &omap44xx_l3_main_1_hwmod,
3852 .slave = &omap44xx_l3_main_2_hwmod,
3854 .addr = omap44xx_l3_main_2_addrs,
3855 .user = OCP_USER_MPU,
3858 /* l4_cfg -> l3_main_2 */
3859 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
3860 .master = &omap44xx_l4_cfg_hwmod,
3861 .slave = &omap44xx_l3_main_2_hwmod,
3863 .user = OCP_USER_MPU | OCP_USER_SDMA,
3866 /* usb_host_fs -> l3_main_2 */
3867 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
3868 .master = &omap44xx_usb_host_fs_hwmod,
3869 .slave = &omap44xx_l3_main_2_hwmod,
3871 .user = OCP_USER_MPU | OCP_USER_SDMA,
3874 /* usb_host_hs -> l3_main_2 */
3875 static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
3876 .master = &omap44xx_usb_host_hs_hwmod,
3877 .slave = &omap44xx_l3_main_2_hwmod,
3879 .user = OCP_USER_MPU | OCP_USER_SDMA,
3882 /* usb_otg_hs -> l3_main_2 */
3883 static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
3884 .master = &omap44xx_usb_otg_hs_hwmod,
3885 .slave = &omap44xx_l3_main_2_hwmod,
3887 .user = OCP_USER_MPU | OCP_USER_SDMA,
3890 static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
3892 .pa_start = 0x45000000,
3893 .pa_end = 0x45000fff,
3894 .flags = ADDR_TYPE_RT
3899 /* l3_main_1 -> l3_main_3 */
3900 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
3901 .master = &omap44xx_l3_main_1_hwmod,
3902 .slave = &omap44xx_l3_main_3_hwmod,
3904 .addr = omap44xx_l3_main_3_addrs,
3905 .user = OCP_USER_MPU,
3908 /* l3_main_2 -> l3_main_3 */
3909 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
3910 .master = &omap44xx_l3_main_2_hwmod,
3911 .slave = &omap44xx_l3_main_3_hwmod,
3913 .user = OCP_USER_MPU | OCP_USER_SDMA,
3916 /* l4_cfg -> l3_main_3 */
3917 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
3918 .master = &omap44xx_l4_cfg_hwmod,
3919 .slave = &omap44xx_l3_main_3_hwmod,
3921 .user = OCP_USER_MPU | OCP_USER_SDMA,
3924 /* aess -> l4_abe */
3925 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
3926 .master = &omap44xx_aess_hwmod,
3927 .slave = &omap44xx_l4_abe_hwmod,
3928 .clk = "ocp_abe_iclk",
3929 .user = OCP_USER_MPU | OCP_USER_SDMA,
3933 static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
3934 .master = &omap44xx_dsp_hwmod,
3935 .slave = &omap44xx_l4_abe_hwmod,
3936 .clk = "ocp_abe_iclk",
3937 .user = OCP_USER_MPU | OCP_USER_SDMA,
3940 /* l3_main_1 -> l4_abe */
3941 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
3942 .master = &omap44xx_l3_main_1_hwmod,
3943 .slave = &omap44xx_l4_abe_hwmod,
3945 .user = OCP_USER_MPU | OCP_USER_SDMA,
3949 static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
3950 .master = &omap44xx_mpu_hwmod,
3951 .slave = &omap44xx_l4_abe_hwmod,
3952 .clk = "ocp_abe_iclk",
3953 .user = OCP_USER_MPU | OCP_USER_SDMA,
3956 /* l3_main_1 -> l4_cfg */
3957 static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
3958 .master = &omap44xx_l3_main_1_hwmod,
3959 .slave = &omap44xx_l4_cfg_hwmod,
3961 .user = OCP_USER_MPU | OCP_USER_SDMA,
3964 /* l3_main_2 -> l4_per */
3965 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
3966 .master = &omap44xx_l3_main_2_hwmod,
3967 .slave = &omap44xx_l4_per_hwmod,
3969 .user = OCP_USER_MPU | OCP_USER_SDMA,
3972 /* l4_cfg -> l4_wkup */
3973 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
3974 .master = &omap44xx_l4_cfg_hwmod,
3975 .slave = &omap44xx_l4_wkup_hwmod,
3977 .user = OCP_USER_MPU | OCP_USER_SDMA,
3980 /* mpu -> mpu_private */
3981 static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
3982 .master = &omap44xx_mpu_hwmod,
3983 .slave = &omap44xx_mpu_private_hwmod,
3985 .user = OCP_USER_MPU | OCP_USER_SDMA,
3988 static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
3990 .pa_start = 0x4a102000,
3991 .pa_end = 0x4a10207f,
3992 .flags = ADDR_TYPE_RT
3997 /* l4_cfg -> ocp_wp_noc */
3998 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
3999 .master = &omap44xx_l4_cfg_hwmod,
4000 .slave = &omap44xx_ocp_wp_noc_hwmod,
4002 .addr = omap44xx_ocp_wp_noc_addrs,
4003 .user = OCP_USER_MPU | OCP_USER_SDMA,
4006 static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
4008 .pa_start = 0x401f1000,
4009 .pa_end = 0x401f13ff,
4010 .flags = ADDR_TYPE_RT
4015 /* l4_abe -> aess */
4016 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
4017 .master = &omap44xx_l4_abe_hwmod,
4018 .slave = &omap44xx_aess_hwmod,
4019 .clk = "ocp_abe_iclk",
4020 .addr = omap44xx_aess_addrs,
4021 .user = OCP_USER_MPU,
4024 static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
4026 .pa_start = 0x490f1000,
4027 .pa_end = 0x490f13ff,
4028 .flags = ADDR_TYPE_RT
4033 /* l4_abe -> aess (dma) */
4034 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
4035 .master = &omap44xx_l4_abe_hwmod,
4036 .slave = &omap44xx_aess_hwmod,
4037 .clk = "ocp_abe_iclk",
4038 .addr = omap44xx_aess_dma_addrs,
4039 .user = OCP_USER_SDMA,
4042 /* l3_main_2 -> c2c */
4043 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
4044 .master = &omap44xx_l3_main_2_hwmod,
4045 .slave = &omap44xx_c2c_hwmod,
4047 .user = OCP_USER_MPU | OCP_USER_SDMA,
4050 static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
4052 .pa_start = 0x4a304000,
4053 .pa_end = 0x4a30401f,
4054 .flags = ADDR_TYPE_RT
4059 /* l4_wkup -> counter_32k */
4060 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
4061 .master = &omap44xx_l4_wkup_hwmod,
4062 .slave = &omap44xx_counter_32k_hwmod,
4063 .clk = "l4_wkup_clk_mux_ck",
4064 .addr = omap44xx_counter_32k_addrs,
4065 .user = OCP_USER_MPU | OCP_USER_SDMA,
4068 static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
4070 .pa_start = 0x4a002000,
4071 .pa_end = 0x4a0027ff,
4072 .flags = ADDR_TYPE_RT
4077 /* l4_cfg -> ctrl_module_core */
4078 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
4079 .master = &omap44xx_l4_cfg_hwmod,
4080 .slave = &omap44xx_ctrl_module_core_hwmod,
4082 .addr = omap44xx_ctrl_module_core_addrs,
4083 .user = OCP_USER_MPU | OCP_USER_SDMA,
4086 static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
4088 .pa_start = 0x4a100000,
4089 .pa_end = 0x4a1007ff,
4090 .flags = ADDR_TYPE_RT
4095 /* l4_cfg -> ctrl_module_pad_core */
4096 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
4097 .master = &omap44xx_l4_cfg_hwmod,
4098 .slave = &omap44xx_ctrl_module_pad_core_hwmod,
4100 .addr = omap44xx_ctrl_module_pad_core_addrs,
4101 .user = OCP_USER_MPU | OCP_USER_SDMA,
4104 static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
4106 .pa_start = 0x4a30c000,
4107 .pa_end = 0x4a30c7ff,
4108 .flags = ADDR_TYPE_RT
4113 /* l4_wkup -> ctrl_module_wkup */
4114 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
4115 .master = &omap44xx_l4_wkup_hwmod,
4116 .slave = &omap44xx_ctrl_module_wkup_hwmod,
4117 .clk = "l4_wkup_clk_mux_ck",
4118 .addr = omap44xx_ctrl_module_wkup_addrs,
4119 .user = OCP_USER_MPU | OCP_USER_SDMA,
4122 static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
4124 .pa_start = 0x4a31e000,
4125 .pa_end = 0x4a31e7ff,
4126 .flags = ADDR_TYPE_RT
4131 /* l4_wkup -> ctrl_module_pad_wkup */
4132 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
4133 .master = &omap44xx_l4_wkup_hwmod,
4134 .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
4135 .clk = "l4_wkup_clk_mux_ck",
4136 .addr = omap44xx_ctrl_module_pad_wkup_addrs,
4137 .user = OCP_USER_MPU | OCP_USER_SDMA,
4140 static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
4142 .pa_start = 0x54160000,
4143 .pa_end = 0x54167fff,
4144 .flags = ADDR_TYPE_RT
4149 /* l3_instr -> debugss */
4150 static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
4151 .master = &omap44xx_l3_instr_hwmod,
4152 .slave = &omap44xx_debugss_hwmod,
4154 .addr = omap44xx_debugss_addrs,
4155 .user = OCP_USER_MPU | OCP_USER_SDMA,
4158 static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
4160 .pa_start = 0x4a056000,
4161 .pa_end = 0x4a056fff,
4162 .flags = ADDR_TYPE_RT
4167 /* l4_cfg -> dma_system */
4168 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
4169 .master = &omap44xx_l4_cfg_hwmod,
4170 .slave = &omap44xx_dma_system_hwmod,
4172 .addr = omap44xx_dma_system_addrs,
4173 .user = OCP_USER_MPU | OCP_USER_SDMA,
4176 static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
4179 .pa_start = 0x4012e000,
4180 .pa_end = 0x4012e07f,
4181 .flags = ADDR_TYPE_RT
4186 /* l4_abe -> dmic */
4187 static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
4188 .master = &omap44xx_l4_abe_hwmod,
4189 .slave = &omap44xx_dmic_hwmod,
4190 .clk = "ocp_abe_iclk",
4191 .addr = omap44xx_dmic_addrs,
4192 .user = OCP_USER_MPU,
4195 static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
4198 .pa_start = 0x4902e000,
4199 .pa_end = 0x4902e07f,
4200 .flags = ADDR_TYPE_RT
4205 /* l4_abe -> dmic (dma) */
4206 static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
4207 .master = &omap44xx_l4_abe_hwmod,
4208 .slave = &omap44xx_dmic_hwmod,
4209 .clk = "ocp_abe_iclk",
4210 .addr = omap44xx_dmic_dma_addrs,
4211 .user = OCP_USER_SDMA,
4215 static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
4216 .master = &omap44xx_dsp_hwmod,
4217 .slave = &omap44xx_iva_hwmod,
4218 .clk = "dpll_iva_m5x2_ck",
4219 .user = OCP_USER_DSP,
4223 static struct omap_hwmod_ocp_if omap44xx_dsp__sl2if = {
4224 .master = &omap44xx_dsp_hwmod,
4225 .slave = &omap44xx_sl2if_hwmod,
4226 .clk = "dpll_iva_m5x2_ck",
4227 .user = OCP_USER_DSP,
4231 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
4232 .master = &omap44xx_l4_cfg_hwmod,
4233 .slave = &omap44xx_dsp_hwmod,
4235 .user = OCP_USER_MPU | OCP_USER_SDMA,
4238 static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
4240 .pa_start = 0x58000000,
4241 .pa_end = 0x5800007f,
4242 .flags = ADDR_TYPE_RT
4247 /* l3_main_2 -> dss */
4248 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
4249 .master = &omap44xx_l3_main_2_hwmod,
4250 .slave = &omap44xx_dss_hwmod,
4252 .addr = omap44xx_dss_dma_addrs,
4253 .user = OCP_USER_SDMA,
4256 static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
4258 .pa_start = 0x48040000,
4259 .pa_end = 0x4804007f,
4260 .flags = ADDR_TYPE_RT
4266 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
4267 .master = &omap44xx_l4_per_hwmod,
4268 .slave = &omap44xx_dss_hwmod,
4270 .addr = omap44xx_dss_addrs,
4271 .user = OCP_USER_MPU,
4274 static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
4276 .pa_start = 0x58001000,
4277 .pa_end = 0x58001fff,
4278 .flags = ADDR_TYPE_RT
4283 /* l3_main_2 -> dss_dispc */
4284 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
4285 .master = &omap44xx_l3_main_2_hwmod,
4286 .slave = &omap44xx_dss_dispc_hwmod,
4288 .addr = omap44xx_dss_dispc_dma_addrs,
4289 .user = OCP_USER_SDMA,
4292 static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
4294 .pa_start = 0x48041000,
4295 .pa_end = 0x48041fff,
4296 .flags = ADDR_TYPE_RT
4301 /* l4_per -> dss_dispc */
4302 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
4303 .master = &omap44xx_l4_per_hwmod,
4304 .slave = &omap44xx_dss_dispc_hwmod,
4306 .addr = omap44xx_dss_dispc_addrs,
4307 .user = OCP_USER_MPU,
4310 static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
4312 .pa_start = 0x58004000,
4313 .pa_end = 0x580041ff,
4314 .flags = ADDR_TYPE_RT
4319 /* l3_main_2 -> dss_dsi1 */
4320 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
4321 .master = &omap44xx_l3_main_2_hwmod,
4322 .slave = &omap44xx_dss_dsi1_hwmod,
4324 .addr = omap44xx_dss_dsi1_dma_addrs,
4325 .user = OCP_USER_SDMA,
4328 static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
4330 .pa_start = 0x48044000,
4331 .pa_end = 0x480441ff,
4332 .flags = ADDR_TYPE_RT
4337 /* l4_per -> dss_dsi1 */
4338 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
4339 .master = &omap44xx_l4_per_hwmod,
4340 .slave = &omap44xx_dss_dsi1_hwmod,
4342 .addr = omap44xx_dss_dsi1_addrs,
4343 .user = OCP_USER_MPU,
4346 static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
4348 .pa_start = 0x58005000,
4349 .pa_end = 0x580051ff,
4350 .flags = ADDR_TYPE_RT
4355 /* l3_main_2 -> dss_dsi2 */
4356 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
4357 .master = &omap44xx_l3_main_2_hwmod,
4358 .slave = &omap44xx_dss_dsi2_hwmod,
4360 .addr = omap44xx_dss_dsi2_dma_addrs,
4361 .user = OCP_USER_SDMA,
4364 static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
4366 .pa_start = 0x48045000,
4367 .pa_end = 0x480451ff,
4368 .flags = ADDR_TYPE_RT
4373 /* l4_per -> dss_dsi2 */
4374 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
4375 .master = &omap44xx_l4_per_hwmod,
4376 .slave = &omap44xx_dss_dsi2_hwmod,
4378 .addr = omap44xx_dss_dsi2_addrs,
4379 .user = OCP_USER_MPU,
4382 static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
4384 .pa_start = 0x58006000,
4385 .pa_end = 0x58006fff,
4386 .flags = ADDR_TYPE_RT
4391 /* l3_main_2 -> dss_hdmi */
4392 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
4393 .master = &omap44xx_l3_main_2_hwmod,
4394 .slave = &omap44xx_dss_hdmi_hwmod,
4396 .addr = omap44xx_dss_hdmi_dma_addrs,
4397 .user = OCP_USER_SDMA,
4400 static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
4402 .pa_start = 0x48046000,
4403 .pa_end = 0x48046fff,
4404 .flags = ADDR_TYPE_RT
4409 /* l4_per -> dss_hdmi */
4410 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
4411 .master = &omap44xx_l4_per_hwmod,
4412 .slave = &omap44xx_dss_hdmi_hwmod,
4414 .addr = omap44xx_dss_hdmi_addrs,
4415 .user = OCP_USER_MPU,
4418 static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
4420 .pa_start = 0x58002000,
4421 .pa_end = 0x580020ff,
4422 .flags = ADDR_TYPE_RT
4427 /* l3_main_2 -> dss_rfbi */
4428 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
4429 .master = &omap44xx_l3_main_2_hwmod,
4430 .slave = &omap44xx_dss_rfbi_hwmod,
4432 .addr = omap44xx_dss_rfbi_dma_addrs,
4433 .user = OCP_USER_SDMA,
4436 static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
4438 .pa_start = 0x48042000,
4439 .pa_end = 0x480420ff,
4440 .flags = ADDR_TYPE_RT
4445 /* l4_per -> dss_rfbi */
4446 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
4447 .master = &omap44xx_l4_per_hwmod,
4448 .slave = &omap44xx_dss_rfbi_hwmod,
4450 .addr = omap44xx_dss_rfbi_addrs,
4451 .user = OCP_USER_MPU,
4454 static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
4456 .pa_start = 0x58003000,
4457 .pa_end = 0x580030ff,
4458 .flags = ADDR_TYPE_RT
4463 /* l3_main_2 -> dss_venc */
4464 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
4465 .master = &omap44xx_l3_main_2_hwmod,
4466 .slave = &omap44xx_dss_venc_hwmod,
4468 .addr = omap44xx_dss_venc_dma_addrs,
4469 .user = OCP_USER_SDMA,
4472 static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
4474 .pa_start = 0x48043000,
4475 .pa_end = 0x480430ff,
4476 .flags = ADDR_TYPE_RT
4481 /* l4_per -> dss_venc */
4482 static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
4483 .master = &omap44xx_l4_per_hwmod,
4484 .slave = &omap44xx_dss_venc_hwmod,
4486 .addr = omap44xx_dss_venc_addrs,
4487 .user = OCP_USER_MPU,
4490 static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
4492 .pa_start = 0x48078000,
4493 .pa_end = 0x48078fff,
4494 .flags = ADDR_TYPE_RT
4500 static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
4501 .master = &omap44xx_l4_per_hwmod,
4502 .slave = &omap44xx_elm_hwmod,
4504 .addr = omap44xx_elm_addrs,
4505 .user = OCP_USER_MPU | OCP_USER_SDMA,
4508 static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
4510 .pa_start = 0x4c000000,
4511 .pa_end = 0x4c0000ff,
4512 .flags = ADDR_TYPE_RT
4517 /* emif_fw -> emif1 */
4518 static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
4519 .master = &omap44xx_emif_fw_hwmod,
4520 .slave = &omap44xx_emif1_hwmod,
4522 .addr = omap44xx_emif1_addrs,
4523 .user = OCP_USER_MPU | OCP_USER_SDMA,
4526 static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
4528 .pa_start = 0x4d000000,
4529 .pa_end = 0x4d0000ff,
4530 .flags = ADDR_TYPE_RT
4535 /* emif_fw -> emif2 */
4536 static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
4537 .master = &omap44xx_emif_fw_hwmod,
4538 .slave = &omap44xx_emif2_hwmod,
4540 .addr = omap44xx_emif2_addrs,
4541 .user = OCP_USER_MPU | OCP_USER_SDMA,
4544 static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
4546 .pa_start = 0x4a10a000,
4547 .pa_end = 0x4a10a1ff,
4548 .flags = ADDR_TYPE_RT
4553 /* l4_cfg -> fdif */
4554 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
4555 .master = &omap44xx_l4_cfg_hwmod,
4556 .slave = &omap44xx_fdif_hwmod,
4558 .addr = omap44xx_fdif_addrs,
4559 .user = OCP_USER_MPU | OCP_USER_SDMA,
4562 static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
4564 .pa_start = 0x4a310000,
4565 .pa_end = 0x4a3101ff,
4566 .flags = ADDR_TYPE_RT
4571 /* l4_wkup -> gpio1 */
4572 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
4573 .master = &omap44xx_l4_wkup_hwmod,
4574 .slave = &omap44xx_gpio1_hwmod,
4575 .clk = "l4_wkup_clk_mux_ck",
4576 .addr = omap44xx_gpio1_addrs,
4577 .user = OCP_USER_MPU | OCP_USER_SDMA,
4580 static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
4582 .pa_start = 0x48055000,
4583 .pa_end = 0x480551ff,
4584 .flags = ADDR_TYPE_RT
4589 /* l4_per -> gpio2 */
4590 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
4591 .master = &omap44xx_l4_per_hwmod,
4592 .slave = &omap44xx_gpio2_hwmod,
4594 .addr = omap44xx_gpio2_addrs,
4595 .user = OCP_USER_MPU | OCP_USER_SDMA,
4598 static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
4600 .pa_start = 0x48057000,
4601 .pa_end = 0x480571ff,
4602 .flags = ADDR_TYPE_RT
4607 /* l4_per -> gpio3 */
4608 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
4609 .master = &omap44xx_l4_per_hwmod,
4610 .slave = &omap44xx_gpio3_hwmod,
4612 .addr = omap44xx_gpio3_addrs,
4613 .user = OCP_USER_MPU | OCP_USER_SDMA,
4616 static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
4618 .pa_start = 0x48059000,
4619 .pa_end = 0x480591ff,
4620 .flags = ADDR_TYPE_RT
4625 /* l4_per -> gpio4 */
4626 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
4627 .master = &omap44xx_l4_per_hwmod,
4628 .slave = &omap44xx_gpio4_hwmod,
4630 .addr = omap44xx_gpio4_addrs,
4631 .user = OCP_USER_MPU | OCP_USER_SDMA,
4634 static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
4636 .pa_start = 0x4805b000,
4637 .pa_end = 0x4805b1ff,
4638 .flags = ADDR_TYPE_RT
4643 /* l4_per -> gpio5 */
4644 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
4645 .master = &omap44xx_l4_per_hwmod,
4646 .slave = &omap44xx_gpio5_hwmod,
4648 .addr = omap44xx_gpio5_addrs,
4649 .user = OCP_USER_MPU | OCP_USER_SDMA,
4652 static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
4654 .pa_start = 0x4805d000,
4655 .pa_end = 0x4805d1ff,
4656 .flags = ADDR_TYPE_RT
4661 /* l4_per -> gpio6 */
4662 static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
4663 .master = &omap44xx_l4_per_hwmod,
4664 .slave = &omap44xx_gpio6_hwmod,
4666 .addr = omap44xx_gpio6_addrs,
4667 .user = OCP_USER_MPU | OCP_USER_SDMA,
4670 static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
4672 .pa_start = 0x50000000,
4673 .pa_end = 0x500003ff,
4674 .flags = ADDR_TYPE_RT
4679 /* l3_main_2 -> gpmc */
4680 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
4681 .master = &omap44xx_l3_main_2_hwmod,
4682 .slave = &omap44xx_gpmc_hwmod,
4684 .addr = omap44xx_gpmc_addrs,
4685 .user = OCP_USER_MPU | OCP_USER_SDMA,
4688 static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
4690 .pa_start = 0x56000000,
4691 .pa_end = 0x5600ffff,
4692 .flags = ADDR_TYPE_RT
4697 /* l3_main_2 -> gpu */
4698 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
4699 .master = &omap44xx_l3_main_2_hwmod,
4700 .slave = &omap44xx_gpu_hwmod,
4702 .addr = omap44xx_gpu_addrs,
4703 .user = OCP_USER_MPU | OCP_USER_SDMA,
4706 static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
4708 .pa_start = 0x480b2000,
4709 .pa_end = 0x480b201f,
4710 .flags = ADDR_TYPE_RT
4715 /* l4_per -> hdq1w */
4716 static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
4717 .master = &omap44xx_l4_per_hwmod,
4718 .slave = &omap44xx_hdq1w_hwmod,
4720 .addr = omap44xx_hdq1w_addrs,
4721 .user = OCP_USER_MPU | OCP_USER_SDMA,
4724 static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
4726 .pa_start = 0x4a058000,
4727 .pa_end = 0x4a05bfff,
4728 .flags = ADDR_TYPE_RT
4734 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
4735 .master = &omap44xx_l4_cfg_hwmod,
4736 .slave = &omap44xx_hsi_hwmod,
4738 .addr = omap44xx_hsi_addrs,
4739 .user = OCP_USER_MPU | OCP_USER_SDMA,
4742 static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
4744 .pa_start = 0x48070000,
4745 .pa_end = 0x480700ff,
4746 .flags = ADDR_TYPE_RT
4751 /* l4_per -> i2c1 */
4752 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
4753 .master = &omap44xx_l4_per_hwmod,
4754 .slave = &omap44xx_i2c1_hwmod,
4756 .addr = omap44xx_i2c1_addrs,
4757 .user = OCP_USER_MPU | OCP_USER_SDMA,
4760 static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
4762 .pa_start = 0x48072000,
4763 .pa_end = 0x480720ff,
4764 .flags = ADDR_TYPE_RT
4769 /* l4_per -> i2c2 */
4770 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
4771 .master = &omap44xx_l4_per_hwmod,
4772 .slave = &omap44xx_i2c2_hwmod,
4774 .addr = omap44xx_i2c2_addrs,
4775 .user = OCP_USER_MPU | OCP_USER_SDMA,
4778 static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
4780 .pa_start = 0x48060000,
4781 .pa_end = 0x480600ff,
4782 .flags = ADDR_TYPE_RT
4787 /* l4_per -> i2c3 */
4788 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
4789 .master = &omap44xx_l4_per_hwmod,
4790 .slave = &omap44xx_i2c3_hwmod,
4792 .addr = omap44xx_i2c3_addrs,
4793 .user = OCP_USER_MPU | OCP_USER_SDMA,
4796 static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
4798 .pa_start = 0x48350000,
4799 .pa_end = 0x483500ff,
4800 .flags = ADDR_TYPE_RT
4805 /* l4_per -> i2c4 */
4806 static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
4807 .master = &omap44xx_l4_per_hwmod,
4808 .slave = &omap44xx_i2c4_hwmod,
4810 .addr = omap44xx_i2c4_addrs,
4811 .user = OCP_USER_MPU | OCP_USER_SDMA,
4814 /* l3_main_2 -> ipu */
4815 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
4816 .master = &omap44xx_l3_main_2_hwmod,
4817 .slave = &omap44xx_ipu_hwmod,
4819 .user = OCP_USER_MPU | OCP_USER_SDMA,
4822 static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
4824 .pa_start = 0x52000000,
4825 .pa_end = 0x520000ff,
4826 .flags = ADDR_TYPE_RT
4831 /* l3_main_2 -> iss */
4832 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
4833 .master = &omap44xx_l3_main_2_hwmod,
4834 .slave = &omap44xx_iss_hwmod,
4836 .addr = omap44xx_iss_addrs,
4837 .user = OCP_USER_MPU | OCP_USER_SDMA,
4841 static struct omap_hwmod_ocp_if omap44xx_iva__sl2if = {
4842 .master = &omap44xx_iva_hwmod,
4843 .slave = &omap44xx_sl2if_hwmod,
4844 .clk = "dpll_iva_m5x2_ck",
4845 .user = OCP_USER_IVA,
4848 static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
4850 .pa_start = 0x5a000000,
4851 .pa_end = 0x5a07ffff,
4852 .flags = ADDR_TYPE_RT
4857 /* l3_main_2 -> iva */
4858 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
4859 .master = &omap44xx_l3_main_2_hwmod,
4860 .slave = &omap44xx_iva_hwmod,
4862 .addr = omap44xx_iva_addrs,
4863 .user = OCP_USER_MPU,
4866 static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
4868 .pa_start = 0x4a31c000,
4869 .pa_end = 0x4a31c07f,
4870 .flags = ADDR_TYPE_RT
4875 /* l4_wkup -> kbd */
4876 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
4877 .master = &omap44xx_l4_wkup_hwmod,
4878 .slave = &omap44xx_kbd_hwmod,
4879 .clk = "l4_wkup_clk_mux_ck",
4880 .addr = omap44xx_kbd_addrs,
4881 .user = OCP_USER_MPU | OCP_USER_SDMA,
4884 static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
4886 .pa_start = 0x4a0f4000,
4887 .pa_end = 0x4a0f41ff,
4888 .flags = ADDR_TYPE_RT
4893 /* l4_cfg -> mailbox */
4894 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
4895 .master = &omap44xx_l4_cfg_hwmod,
4896 .slave = &omap44xx_mailbox_hwmod,
4898 .addr = omap44xx_mailbox_addrs,
4899 .user = OCP_USER_MPU | OCP_USER_SDMA,
4902 static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
4904 .pa_start = 0x40128000,
4905 .pa_end = 0x401283ff,
4906 .flags = ADDR_TYPE_RT
4911 /* l4_abe -> mcasp */
4912 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
4913 .master = &omap44xx_l4_abe_hwmod,
4914 .slave = &omap44xx_mcasp_hwmod,
4915 .clk = "ocp_abe_iclk",
4916 .addr = omap44xx_mcasp_addrs,
4917 .user = OCP_USER_MPU,
4920 static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
4922 .pa_start = 0x49028000,
4923 .pa_end = 0x490283ff,
4924 .flags = ADDR_TYPE_RT
4929 /* l4_abe -> mcasp (dma) */
4930 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
4931 .master = &omap44xx_l4_abe_hwmod,
4932 .slave = &omap44xx_mcasp_hwmod,
4933 .clk = "ocp_abe_iclk",
4934 .addr = omap44xx_mcasp_dma_addrs,
4935 .user = OCP_USER_SDMA,
4938 static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
4941 .pa_start = 0x40122000,
4942 .pa_end = 0x401220ff,
4943 .flags = ADDR_TYPE_RT
4948 /* l4_abe -> mcbsp1 */
4949 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
4950 .master = &omap44xx_l4_abe_hwmod,
4951 .slave = &omap44xx_mcbsp1_hwmod,
4952 .clk = "ocp_abe_iclk",
4953 .addr = omap44xx_mcbsp1_addrs,
4954 .user = OCP_USER_MPU,
4957 static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
4960 .pa_start = 0x49022000,
4961 .pa_end = 0x490220ff,
4962 .flags = ADDR_TYPE_RT
4967 /* l4_abe -> mcbsp1 (dma) */
4968 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
4969 .master = &omap44xx_l4_abe_hwmod,
4970 .slave = &omap44xx_mcbsp1_hwmod,
4971 .clk = "ocp_abe_iclk",
4972 .addr = omap44xx_mcbsp1_dma_addrs,
4973 .user = OCP_USER_SDMA,
4976 static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
4979 .pa_start = 0x40124000,
4980 .pa_end = 0x401240ff,
4981 .flags = ADDR_TYPE_RT
4986 /* l4_abe -> mcbsp2 */
4987 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
4988 .master = &omap44xx_l4_abe_hwmod,
4989 .slave = &omap44xx_mcbsp2_hwmod,
4990 .clk = "ocp_abe_iclk",
4991 .addr = omap44xx_mcbsp2_addrs,
4992 .user = OCP_USER_MPU,
4995 static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
4998 .pa_start = 0x49024000,
4999 .pa_end = 0x490240ff,
5000 .flags = ADDR_TYPE_RT
5005 /* l4_abe -> mcbsp2 (dma) */
5006 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
5007 .master = &omap44xx_l4_abe_hwmod,
5008 .slave = &omap44xx_mcbsp2_hwmod,
5009 .clk = "ocp_abe_iclk",
5010 .addr = omap44xx_mcbsp2_dma_addrs,
5011 .user = OCP_USER_SDMA,
5014 static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
5017 .pa_start = 0x40126000,
5018 .pa_end = 0x401260ff,
5019 .flags = ADDR_TYPE_RT
5024 /* l4_abe -> mcbsp3 */
5025 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
5026 .master = &omap44xx_l4_abe_hwmod,
5027 .slave = &omap44xx_mcbsp3_hwmod,
5028 .clk = "ocp_abe_iclk",
5029 .addr = omap44xx_mcbsp3_addrs,
5030 .user = OCP_USER_MPU,
5033 static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
5036 .pa_start = 0x49026000,
5037 .pa_end = 0x490260ff,
5038 .flags = ADDR_TYPE_RT
5043 /* l4_abe -> mcbsp3 (dma) */
5044 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
5045 .master = &omap44xx_l4_abe_hwmod,
5046 .slave = &omap44xx_mcbsp3_hwmod,
5047 .clk = "ocp_abe_iclk",
5048 .addr = omap44xx_mcbsp3_dma_addrs,
5049 .user = OCP_USER_SDMA,
5052 static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
5054 .pa_start = 0x48096000,
5055 .pa_end = 0x480960ff,
5056 .flags = ADDR_TYPE_RT
5061 /* l4_per -> mcbsp4 */
5062 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
5063 .master = &omap44xx_l4_per_hwmod,
5064 .slave = &omap44xx_mcbsp4_hwmod,
5066 .addr = omap44xx_mcbsp4_addrs,
5067 .user = OCP_USER_MPU | OCP_USER_SDMA,
5070 static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
5072 .pa_start = 0x40132000,
5073 .pa_end = 0x4013207f,
5074 .flags = ADDR_TYPE_RT
5079 /* l4_abe -> mcpdm */
5080 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
5081 .master = &omap44xx_l4_abe_hwmod,
5082 .slave = &omap44xx_mcpdm_hwmod,
5083 .clk = "ocp_abe_iclk",
5084 .addr = omap44xx_mcpdm_addrs,
5085 .user = OCP_USER_MPU,
5088 static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
5090 .pa_start = 0x49032000,
5091 .pa_end = 0x4903207f,
5092 .flags = ADDR_TYPE_RT
5097 /* l4_abe -> mcpdm (dma) */
5098 static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
5099 .master = &omap44xx_l4_abe_hwmod,
5100 .slave = &omap44xx_mcpdm_hwmod,
5101 .clk = "ocp_abe_iclk",
5102 .addr = omap44xx_mcpdm_dma_addrs,
5103 .user = OCP_USER_SDMA,
5106 static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
5108 .pa_start = 0x48098000,
5109 .pa_end = 0x480981ff,
5110 .flags = ADDR_TYPE_RT
5115 /* l4_per -> mcspi1 */
5116 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
5117 .master = &omap44xx_l4_per_hwmod,
5118 .slave = &omap44xx_mcspi1_hwmod,
5120 .addr = omap44xx_mcspi1_addrs,
5121 .user = OCP_USER_MPU | OCP_USER_SDMA,
5124 static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
5126 .pa_start = 0x4809a000,
5127 .pa_end = 0x4809a1ff,
5128 .flags = ADDR_TYPE_RT
5133 /* l4_per -> mcspi2 */
5134 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
5135 .master = &omap44xx_l4_per_hwmod,
5136 .slave = &omap44xx_mcspi2_hwmod,
5138 .addr = omap44xx_mcspi2_addrs,
5139 .user = OCP_USER_MPU | OCP_USER_SDMA,
5142 static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
5144 .pa_start = 0x480b8000,
5145 .pa_end = 0x480b81ff,
5146 .flags = ADDR_TYPE_RT
5151 /* l4_per -> mcspi3 */
5152 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
5153 .master = &omap44xx_l4_per_hwmod,
5154 .slave = &omap44xx_mcspi3_hwmod,
5156 .addr = omap44xx_mcspi3_addrs,
5157 .user = OCP_USER_MPU | OCP_USER_SDMA,
5160 static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
5162 .pa_start = 0x480ba000,
5163 .pa_end = 0x480ba1ff,
5164 .flags = ADDR_TYPE_RT
5169 /* l4_per -> mcspi4 */
5170 static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
5171 .master = &omap44xx_l4_per_hwmod,
5172 .slave = &omap44xx_mcspi4_hwmod,
5174 .addr = omap44xx_mcspi4_addrs,
5175 .user = OCP_USER_MPU | OCP_USER_SDMA,
5178 static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
5180 .pa_start = 0x4809c000,
5181 .pa_end = 0x4809c3ff,
5182 .flags = ADDR_TYPE_RT
5187 /* l4_per -> mmc1 */
5188 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
5189 .master = &omap44xx_l4_per_hwmod,
5190 .slave = &omap44xx_mmc1_hwmod,
5192 .addr = omap44xx_mmc1_addrs,
5193 .user = OCP_USER_MPU | OCP_USER_SDMA,
5196 static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
5198 .pa_start = 0x480b4000,
5199 .pa_end = 0x480b43ff,
5200 .flags = ADDR_TYPE_RT
5205 /* l4_per -> mmc2 */
5206 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
5207 .master = &omap44xx_l4_per_hwmod,
5208 .slave = &omap44xx_mmc2_hwmod,
5210 .addr = omap44xx_mmc2_addrs,
5211 .user = OCP_USER_MPU | OCP_USER_SDMA,
5214 static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
5216 .pa_start = 0x480ad000,
5217 .pa_end = 0x480ad3ff,
5218 .flags = ADDR_TYPE_RT
5223 /* l4_per -> mmc3 */
5224 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
5225 .master = &omap44xx_l4_per_hwmod,
5226 .slave = &omap44xx_mmc3_hwmod,
5228 .addr = omap44xx_mmc3_addrs,
5229 .user = OCP_USER_MPU | OCP_USER_SDMA,
5232 static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
5234 .pa_start = 0x480d1000,
5235 .pa_end = 0x480d13ff,
5236 .flags = ADDR_TYPE_RT
5241 /* l4_per -> mmc4 */
5242 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
5243 .master = &omap44xx_l4_per_hwmod,
5244 .slave = &omap44xx_mmc4_hwmod,
5246 .addr = omap44xx_mmc4_addrs,
5247 .user = OCP_USER_MPU | OCP_USER_SDMA,
5250 static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
5252 .pa_start = 0x480d5000,
5253 .pa_end = 0x480d53ff,
5254 .flags = ADDR_TYPE_RT
5259 /* l4_per -> mmc5 */
5260 static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
5261 .master = &omap44xx_l4_per_hwmod,
5262 .slave = &omap44xx_mmc5_hwmod,
5264 .addr = omap44xx_mmc5_addrs,
5265 .user = OCP_USER_MPU | OCP_USER_SDMA,
5268 /* l3_main_2 -> ocmc_ram */
5269 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
5270 .master = &omap44xx_l3_main_2_hwmod,
5271 .slave = &omap44xx_ocmc_ram_hwmod,
5273 .user = OCP_USER_MPU | OCP_USER_SDMA,
5276 /* l4_cfg -> ocp2scp_usb_phy */
5277 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
5278 .master = &omap44xx_l4_cfg_hwmod,
5279 .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
5281 .user = OCP_USER_MPU | OCP_USER_SDMA,
5284 static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
5286 .pa_start = 0x48243000,
5287 .pa_end = 0x48243fff,
5288 .flags = ADDR_TYPE_RT
5293 /* mpu_private -> prcm_mpu */
5294 static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
5295 .master = &omap44xx_mpu_private_hwmod,
5296 .slave = &omap44xx_prcm_mpu_hwmod,
5298 .addr = omap44xx_prcm_mpu_addrs,
5299 .user = OCP_USER_MPU | OCP_USER_SDMA,
5302 static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
5304 .pa_start = 0x4a004000,
5305 .pa_end = 0x4a004fff,
5306 .flags = ADDR_TYPE_RT
5311 /* l4_wkup -> cm_core_aon */
5312 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
5313 .master = &omap44xx_l4_wkup_hwmod,
5314 .slave = &omap44xx_cm_core_aon_hwmod,
5315 .clk = "l4_wkup_clk_mux_ck",
5316 .addr = omap44xx_cm_core_aon_addrs,
5317 .user = OCP_USER_MPU | OCP_USER_SDMA,
5320 static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
5322 .pa_start = 0x4a008000,
5323 .pa_end = 0x4a009fff,
5324 .flags = ADDR_TYPE_RT
5329 /* l4_cfg -> cm_core */
5330 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
5331 .master = &omap44xx_l4_cfg_hwmod,
5332 .slave = &omap44xx_cm_core_hwmod,
5334 .addr = omap44xx_cm_core_addrs,
5335 .user = OCP_USER_MPU | OCP_USER_SDMA,
5338 static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
5340 .pa_start = 0x4a306000,
5341 .pa_end = 0x4a307fff,
5342 .flags = ADDR_TYPE_RT
5347 /* l4_wkup -> prm */
5348 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
5349 .master = &omap44xx_l4_wkup_hwmod,
5350 .slave = &omap44xx_prm_hwmod,
5351 .clk = "l4_wkup_clk_mux_ck",
5352 .addr = omap44xx_prm_addrs,
5353 .user = OCP_USER_MPU | OCP_USER_SDMA,
5356 static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
5358 .pa_start = 0x4a30a000,
5359 .pa_end = 0x4a30a7ff,
5360 .flags = ADDR_TYPE_RT
5365 /* l4_wkup -> scrm */
5366 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
5367 .master = &omap44xx_l4_wkup_hwmod,
5368 .slave = &omap44xx_scrm_hwmod,
5369 .clk = "l4_wkup_clk_mux_ck",
5370 .addr = omap44xx_scrm_addrs,
5371 .user = OCP_USER_MPU | OCP_USER_SDMA,
5374 /* l3_main_2 -> sl2if */
5375 static struct omap_hwmod_ocp_if omap44xx_l3_main_2__sl2if = {
5376 .master = &omap44xx_l3_main_2_hwmod,
5377 .slave = &omap44xx_sl2if_hwmod,
5379 .user = OCP_USER_MPU | OCP_USER_SDMA,
5382 static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
5384 .pa_start = 0x4012c000,
5385 .pa_end = 0x4012c3ff,
5386 .flags = ADDR_TYPE_RT
5391 /* l4_abe -> slimbus1 */
5392 static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
5393 .master = &omap44xx_l4_abe_hwmod,
5394 .slave = &omap44xx_slimbus1_hwmod,
5395 .clk = "ocp_abe_iclk",
5396 .addr = omap44xx_slimbus1_addrs,
5397 .user = OCP_USER_MPU,
5400 static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
5402 .pa_start = 0x4902c000,
5403 .pa_end = 0x4902c3ff,
5404 .flags = ADDR_TYPE_RT
5409 /* l4_abe -> slimbus1 (dma) */
5410 static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
5411 .master = &omap44xx_l4_abe_hwmod,
5412 .slave = &omap44xx_slimbus1_hwmod,
5413 .clk = "ocp_abe_iclk",
5414 .addr = omap44xx_slimbus1_dma_addrs,
5415 .user = OCP_USER_SDMA,
5418 static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
5420 .pa_start = 0x48076000,
5421 .pa_end = 0x480763ff,
5422 .flags = ADDR_TYPE_RT
5427 /* l4_per -> slimbus2 */
5428 static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
5429 .master = &omap44xx_l4_per_hwmod,
5430 .slave = &omap44xx_slimbus2_hwmod,
5432 .addr = omap44xx_slimbus2_addrs,
5433 .user = OCP_USER_MPU | OCP_USER_SDMA,
5436 static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
5438 .pa_start = 0x4a0dd000,
5439 .pa_end = 0x4a0dd03f,
5440 .flags = ADDR_TYPE_RT
5445 /* l4_cfg -> smartreflex_core */
5446 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
5447 .master = &omap44xx_l4_cfg_hwmod,
5448 .slave = &omap44xx_smartreflex_core_hwmod,
5450 .addr = omap44xx_smartreflex_core_addrs,
5451 .user = OCP_USER_MPU | OCP_USER_SDMA,
5454 static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
5456 .pa_start = 0x4a0db000,
5457 .pa_end = 0x4a0db03f,
5458 .flags = ADDR_TYPE_RT
5463 /* l4_cfg -> smartreflex_iva */
5464 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
5465 .master = &omap44xx_l4_cfg_hwmod,
5466 .slave = &omap44xx_smartreflex_iva_hwmod,
5468 .addr = omap44xx_smartreflex_iva_addrs,
5469 .user = OCP_USER_MPU | OCP_USER_SDMA,
5472 static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
5474 .pa_start = 0x4a0d9000,
5475 .pa_end = 0x4a0d903f,
5476 .flags = ADDR_TYPE_RT
5481 /* l4_cfg -> smartreflex_mpu */
5482 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
5483 .master = &omap44xx_l4_cfg_hwmod,
5484 .slave = &omap44xx_smartreflex_mpu_hwmod,
5486 .addr = omap44xx_smartreflex_mpu_addrs,
5487 .user = OCP_USER_MPU | OCP_USER_SDMA,
5490 static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
5492 .pa_start = 0x4a0f6000,
5493 .pa_end = 0x4a0f6fff,
5494 .flags = ADDR_TYPE_RT
5499 /* l4_cfg -> spinlock */
5500 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
5501 .master = &omap44xx_l4_cfg_hwmod,
5502 .slave = &omap44xx_spinlock_hwmod,
5504 .addr = omap44xx_spinlock_addrs,
5505 .user = OCP_USER_MPU | OCP_USER_SDMA,
5508 static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
5510 .pa_start = 0x4a318000,
5511 .pa_end = 0x4a31807f,
5512 .flags = ADDR_TYPE_RT
5517 /* l4_wkup -> timer1 */
5518 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
5519 .master = &omap44xx_l4_wkup_hwmod,
5520 .slave = &omap44xx_timer1_hwmod,
5521 .clk = "l4_wkup_clk_mux_ck",
5522 .addr = omap44xx_timer1_addrs,
5523 .user = OCP_USER_MPU | OCP_USER_SDMA,
5526 static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
5528 .pa_start = 0x48032000,
5529 .pa_end = 0x4803207f,
5530 .flags = ADDR_TYPE_RT
5535 /* l4_per -> timer2 */
5536 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
5537 .master = &omap44xx_l4_per_hwmod,
5538 .slave = &omap44xx_timer2_hwmod,
5540 .addr = omap44xx_timer2_addrs,
5541 .user = OCP_USER_MPU | OCP_USER_SDMA,
5544 static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
5546 .pa_start = 0x48034000,
5547 .pa_end = 0x4803407f,
5548 .flags = ADDR_TYPE_RT
5553 /* l4_per -> timer3 */
5554 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
5555 .master = &omap44xx_l4_per_hwmod,
5556 .slave = &omap44xx_timer3_hwmod,
5558 .addr = omap44xx_timer3_addrs,
5559 .user = OCP_USER_MPU | OCP_USER_SDMA,
5562 static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
5564 .pa_start = 0x48036000,
5565 .pa_end = 0x4803607f,
5566 .flags = ADDR_TYPE_RT
5571 /* l4_per -> timer4 */
5572 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
5573 .master = &omap44xx_l4_per_hwmod,
5574 .slave = &omap44xx_timer4_hwmod,
5576 .addr = omap44xx_timer4_addrs,
5577 .user = OCP_USER_MPU | OCP_USER_SDMA,
5580 static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
5582 .pa_start = 0x40138000,
5583 .pa_end = 0x4013807f,
5584 .flags = ADDR_TYPE_RT
5589 /* l4_abe -> timer5 */
5590 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
5591 .master = &omap44xx_l4_abe_hwmod,
5592 .slave = &omap44xx_timer5_hwmod,
5593 .clk = "ocp_abe_iclk",
5594 .addr = omap44xx_timer5_addrs,
5595 .user = OCP_USER_MPU,
5598 static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
5600 .pa_start = 0x49038000,
5601 .pa_end = 0x4903807f,
5602 .flags = ADDR_TYPE_RT
5607 /* l4_abe -> timer5 (dma) */
5608 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
5609 .master = &omap44xx_l4_abe_hwmod,
5610 .slave = &omap44xx_timer5_hwmod,
5611 .clk = "ocp_abe_iclk",
5612 .addr = omap44xx_timer5_dma_addrs,
5613 .user = OCP_USER_SDMA,
5616 static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
5618 .pa_start = 0x4013a000,
5619 .pa_end = 0x4013a07f,
5620 .flags = ADDR_TYPE_RT
5625 /* l4_abe -> timer6 */
5626 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
5627 .master = &omap44xx_l4_abe_hwmod,
5628 .slave = &omap44xx_timer6_hwmod,
5629 .clk = "ocp_abe_iclk",
5630 .addr = omap44xx_timer6_addrs,
5631 .user = OCP_USER_MPU,
5634 static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
5636 .pa_start = 0x4903a000,
5637 .pa_end = 0x4903a07f,
5638 .flags = ADDR_TYPE_RT
5643 /* l4_abe -> timer6 (dma) */
5644 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
5645 .master = &omap44xx_l4_abe_hwmod,
5646 .slave = &omap44xx_timer6_hwmod,
5647 .clk = "ocp_abe_iclk",
5648 .addr = omap44xx_timer6_dma_addrs,
5649 .user = OCP_USER_SDMA,
5652 static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
5654 .pa_start = 0x4013c000,
5655 .pa_end = 0x4013c07f,
5656 .flags = ADDR_TYPE_RT
5661 /* l4_abe -> timer7 */
5662 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
5663 .master = &omap44xx_l4_abe_hwmod,
5664 .slave = &omap44xx_timer7_hwmod,
5665 .clk = "ocp_abe_iclk",
5666 .addr = omap44xx_timer7_addrs,
5667 .user = OCP_USER_MPU,
5670 static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
5672 .pa_start = 0x4903c000,
5673 .pa_end = 0x4903c07f,
5674 .flags = ADDR_TYPE_RT
5679 /* l4_abe -> timer7 (dma) */
5680 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
5681 .master = &omap44xx_l4_abe_hwmod,
5682 .slave = &omap44xx_timer7_hwmod,
5683 .clk = "ocp_abe_iclk",
5684 .addr = omap44xx_timer7_dma_addrs,
5685 .user = OCP_USER_SDMA,
5688 static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
5690 .pa_start = 0x4013e000,
5691 .pa_end = 0x4013e07f,
5692 .flags = ADDR_TYPE_RT
5697 /* l4_abe -> timer8 */
5698 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
5699 .master = &omap44xx_l4_abe_hwmod,
5700 .slave = &omap44xx_timer8_hwmod,
5701 .clk = "ocp_abe_iclk",
5702 .addr = omap44xx_timer8_addrs,
5703 .user = OCP_USER_MPU,
5706 static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
5708 .pa_start = 0x4903e000,
5709 .pa_end = 0x4903e07f,
5710 .flags = ADDR_TYPE_RT
5715 /* l4_abe -> timer8 (dma) */
5716 static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
5717 .master = &omap44xx_l4_abe_hwmod,
5718 .slave = &omap44xx_timer8_hwmod,
5719 .clk = "ocp_abe_iclk",
5720 .addr = omap44xx_timer8_dma_addrs,
5721 .user = OCP_USER_SDMA,
5724 static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
5726 .pa_start = 0x4803e000,
5727 .pa_end = 0x4803e07f,
5728 .flags = ADDR_TYPE_RT
5733 /* l4_per -> timer9 */
5734 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
5735 .master = &omap44xx_l4_per_hwmod,
5736 .slave = &omap44xx_timer9_hwmod,
5738 .addr = omap44xx_timer9_addrs,
5739 .user = OCP_USER_MPU | OCP_USER_SDMA,
5742 static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
5744 .pa_start = 0x48086000,
5745 .pa_end = 0x4808607f,
5746 .flags = ADDR_TYPE_RT
5751 /* l4_per -> timer10 */
5752 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
5753 .master = &omap44xx_l4_per_hwmod,
5754 .slave = &omap44xx_timer10_hwmod,
5756 .addr = omap44xx_timer10_addrs,
5757 .user = OCP_USER_MPU | OCP_USER_SDMA,
5760 static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
5762 .pa_start = 0x48088000,
5763 .pa_end = 0x4808807f,
5764 .flags = ADDR_TYPE_RT
5769 /* l4_per -> timer11 */
5770 static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
5771 .master = &omap44xx_l4_per_hwmod,
5772 .slave = &omap44xx_timer11_hwmod,
5774 .addr = omap44xx_timer11_addrs,
5775 .user = OCP_USER_MPU | OCP_USER_SDMA,
5778 static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
5780 .pa_start = 0x4806a000,
5781 .pa_end = 0x4806a0ff,
5782 .flags = ADDR_TYPE_RT
5787 /* l4_per -> uart1 */
5788 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
5789 .master = &omap44xx_l4_per_hwmod,
5790 .slave = &omap44xx_uart1_hwmod,
5792 .addr = omap44xx_uart1_addrs,
5793 .user = OCP_USER_MPU | OCP_USER_SDMA,
5796 static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
5798 .pa_start = 0x4806c000,
5799 .pa_end = 0x4806c0ff,
5800 .flags = ADDR_TYPE_RT
5805 /* l4_per -> uart2 */
5806 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
5807 .master = &omap44xx_l4_per_hwmod,
5808 .slave = &omap44xx_uart2_hwmod,
5810 .addr = omap44xx_uart2_addrs,
5811 .user = OCP_USER_MPU | OCP_USER_SDMA,
5814 static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
5816 .pa_start = 0x48020000,
5817 .pa_end = 0x480200ff,
5818 .flags = ADDR_TYPE_RT
5823 /* l4_per -> uart3 */
5824 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
5825 .master = &omap44xx_l4_per_hwmod,
5826 .slave = &omap44xx_uart3_hwmod,
5828 .addr = omap44xx_uart3_addrs,
5829 .user = OCP_USER_MPU | OCP_USER_SDMA,
5832 static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
5834 .pa_start = 0x4806e000,
5835 .pa_end = 0x4806e0ff,
5836 .flags = ADDR_TYPE_RT
5841 /* l4_per -> uart4 */
5842 static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
5843 .master = &omap44xx_l4_per_hwmod,
5844 .slave = &omap44xx_uart4_hwmod,
5846 .addr = omap44xx_uart4_addrs,
5847 .user = OCP_USER_MPU | OCP_USER_SDMA,
5850 static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
5852 .pa_start = 0x4a0a9000,
5853 .pa_end = 0x4a0a93ff,
5854 .flags = ADDR_TYPE_RT
5859 /* l4_cfg -> usb_host_fs */
5860 static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
5861 .master = &omap44xx_l4_cfg_hwmod,
5862 .slave = &omap44xx_usb_host_fs_hwmod,
5864 .addr = omap44xx_usb_host_fs_addrs,
5865 .user = OCP_USER_MPU | OCP_USER_SDMA,
5868 static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
5871 .pa_start = 0x4a064000,
5872 .pa_end = 0x4a0647ff,
5873 .flags = ADDR_TYPE_RT
5877 .pa_start = 0x4a064800,
5878 .pa_end = 0x4a064bff,
5882 .pa_start = 0x4a064c00,
5883 .pa_end = 0x4a064fff,
5888 /* l4_cfg -> usb_host_hs */
5889 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
5890 .master = &omap44xx_l4_cfg_hwmod,
5891 .slave = &omap44xx_usb_host_hs_hwmod,
5893 .addr = omap44xx_usb_host_hs_addrs,
5894 .user = OCP_USER_MPU | OCP_USER_SDMA,
5897 static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
5899 .pa_start = 0x4a0ab000,
5900 .pa_end = 0x4a0ab003,
5901 .flags = ADDR_TYPE_RT
5906 /* l4_cfg -> usb_otg_hs */
5907 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
5908 .master = &omap44xx_l4_cfg_hwmod,
5909 .slave = &omap44xx_usb_otg_hs_hwmod,
5911 .addr = omap44xx_usb_otg_hs_addrs,
5912 .user = OCP_USER_MPU | OCP_USER_SDMA,
5915 static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
5918 .pa_start = 0x4a062000,
5919 .pa_end = 0x4a063fff,
5920 .flags = ADDR_TYPE_RT
5925 /* l4_cfg -> usb_tll_hs */
5926 static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
5927 .master = &omap44xx_l4_cfg_hwmod,
5928 .slave = &omap44xx_usb_tll_hs_hwmod,
5930 .addr = omap44xx_usb_tll_hs_addrs,
5931 .user = OCP_USER_MPU | OCP_USER_SDMA,
5934 static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
5936 .pa_start = 0x4a314000,
5937 .pa_end = 0x4a31407f,
5938 .flags = ADDR_TYPE_RT
5943 /* l4_wkup -> wd_timer2 */
5944 static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
5945 .master = &omap44xx_l4_wkup_hwmod,
5946 .slave = &omap44xx_wd_timer2_hwmod,
5947 .clk = "l4_wkup_clk_mux_ck",
5948 .addr = omap44xx_wd_timer2_addrs,
5949 .user = OCP_USER_MPU | OCP_USER_SDMA,
5952 static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
5954 .pa_start = 0x40130000,
5955 .pa_end = 0x4013007f,
5956 .flags = ADDR_TYPE_RT
5961 /* l4_abe -> wd_timer3 */
5962 static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
5963 .master = &omap44xx_l4_abe_hwmod,
5964 .slave = &omap44xx_wd_timer3_hwmod,
5965 .clk = "ocp_abe_iclk",
5966 .addr = omap44xx_wd_timer3_addrs,
5967 .user = OCP_USER_MPU,
5970 static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
5972 .pa_start = 0x49030000,
5973 .pa_end = 0x4903007f,
5974 .flags = ADDR_TYPE_RT
5979 /* l4_abe -> wd_timer3 (dma) */
5980 static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
5981 .master = &omap44xx_l4_abe_hwmod,
5982 .slave = &omap44xx_wd_timer3_hwmod,
5983 .clk = "ocp_abe_iclk",
5984 .addr = omap44xx_wd_timer3_dma_addrs,
5985 .user = OCP_USER_SDMA,
5988 static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
5989 &omap44xx_c2c__c2c_target_fw,
5990 &omap44xx_l4_cfg__c2c_target_fw,
5991 &omap44xx_l3_main_1__dmm,
5993 &omap44xx_c2c__emif_fw,
5994 &omap44xx_dmm__emif_fw,
5995 &omap44xx_l4_cfg__emif_fw,
5996 &omap44xx_iva__l3_instr,
5997 &omap44xx_l3_main_3__l3_instr,
5998 &omap44xx_ocp_wp_noc__l3_instr,
5999 &omap44xx_dsp__l3_main_1,
6000 &omap44xx_dss__l3_main_1,
6001 &omap44xx_l3_main_2__l3_main_1,
6002 &omap44xx_l4_cfg__l3_main_1,
6003 &omap44xx_mmc1__l3_main_1,
6004 &omap44xx_mmc2__l3_main_1,
6005 &omap44xx_mpu__l3_main_1,
6006 &omap44xx_c2c_target_fw__l3_main_2,
6007 &omap44xx_debugss__l3_main_2,
6008 &omap44xx_dma_system__l3_main_2,
6009 &omap44xx_fdif__l3_main_2,
6010 &omap44xx_gpu__l3_main_2,
6011 &omap44xx_hsi__l3_main_2,
6012 &omap44xx_ipu__l3_main_2,
6013 &omap44xx_iss__l3_main_2,
6014 &omap44xx_iva__l3_main_2,
6015 &omap44xx_l3_main_1__l3_main_2,
6016 &omap44xx_l4_cfg__l3_main_2,
6017 /* &omap44xx_usb_host_fs__l3_main_2, */
6018 &omap44xx_usb_host_hs__l3_main_2,
6019 &omap44xx_usb_otg_hs__l3_main_2,
6020 &omap44xx_l3_main_1__l3_main_3,
6021 &omap44xx_l3_main_2__l3_main_3,
6022 &omap44xx_l4_cfg__l3_main_3,
6023 /* &omap44xx_aess__l4_abe, */
6024 &omap44xx_dsp__l4_abe,
6025 &omap44xx_l3_main_1__l4_abe,
6026 &omap44xx_mpu__l4_abe,
6027 &omap44xx_l3_main_1__l4_cfg,
6028 &omap44xx_l3_main_2__l4_per,
6029 &omap44xx_l4_cfg__l4_wkup,
6030 &omap44xx_mpu__mpu_private,
6031 &omap44xx_l4_cfg__ocp_wp_noc,
6032 /* &omap44xx_l4_abe__aess, */
6033 /* &omap44xx_l4_abe__aess_dma, */
6034 &omap44xx_l3_main_2__c2c,
6035 &omap44xx_l4_wkup__counter_32k,
6036 &omap44xx_l4_cfg__ctrl_module_core,
6037 &omap44xx_l4_cfg__ctrl_module_pad_core,
6038 &omap44xx_l4_wkup__ctrl_module_wkup,
6039 &omap44xx_l4_wkup__ctrl_module_pad_wkup,
6040 &omap44xx_l3_instr__debugss,
6041 &omap44xx_l4_cfg__dma_system,
6042 &omap44xx_l4_abe__dmic,
6043 &omap44xx_l4_abe__dmic_dma,
6045 &omap44xx_dsp__sl2if,
6046 &omap44xx_l4_cfg__dsp,
6047 &omap44xx_l3_main_2__dss,
6048 &omap44xx_l4_per__dss,
6049 &omap44xx_l3_main_2__dss_dispc,
6050 &omap44xx_l4_per__dss_dispc,
6051 &omap44xx_l3_main_2__dss_dsi1,
6052 &omap44xx_l4_per__dss_dsi1,
6053 &omap44xx_l3_main_2__dss_dsi2,
6054 &omap44xx_l4_per__dss_dsi2,
6055 &omap44xx_l3_main_2__dss_hdmi,
6056 &omap44xx_l4_per__dss_hdmi,
6057 &omap44xx_l3_main_2__dss_rfbi,
6058 &omap44xx_l4_per__dss_rfbi,
6059 &omap44xx_l3_main_2__dss_venc,
6060 &omap44xx_l4_per__dss_venc,
6061 &omap44xx_l4_per__elm,
6062 &omap44xx_emif_fw__emif1,
6063 &omap44xx_emif_fw__emif2,
6064 &omap44xx_l4_cfg__fdif,
6065 &omap44xx_l4_wkup__gpio1,
6066 &omap44xx_l4_per__gpio2,
6067 &omap44xx_l4_per__gpio3,
6068 &omap44xx_l4_per__gpio4,
6069 &omap44xx_l4_per__gpio5,
6070 &omap44xx_l4_per__gpio6,
6071 &omap44xx_l3_main_2__gpmc,
6072 &omap44xx_l3_main_2__gpu,
6073 &omap44xx_l4_per__hdq1w,
6074 &omap44xx_l4_cfg__hsi,
6075 &omap44xx_l4_per__i2c1,
6076 &omap44xx_l4_per__i2c2,
6077 &omap44xx_l4_per__i2c3,
6078 &omap44xx_l4_per__i2c4,
6079 &omap44xx_l3_main_2__ipu,
6080 &omap44xx_l3_main_2__iss,
6081 &omap44xx_iva__sl2if,
6082 &omap44xx_l3_main_2__iva,
6083 &omap44xx_l4_wkup__kbd,
6084 &omap44xx_l4_cfg__mailbox,
6085 &omap44xx_l4_abe__mcasp,
6086 &omap44xx_l4_abe__mcasp_dma,
6087 &omap44xx_l4_abe__mcbsp1,
6088 &omap44xx_l4_abe__mcbsp1_dma,
6089 &omap44xx_l4_abe__mcbsp2,
6090 &omap44xx_l4_abe__mcbsp2_dma,
6091 &omap44xx_l4_abe__mcbsp3,
6092 &omap44xx_l4_abe__mcbsp3_dma,
6093 &omap44xx_l4_per__mcbsp4,
6094 &omap44xx_l4_abe__mcpdm,
6095 &omap44xx_l4_abe__mcpdm_dma,
6096 &omap44xx_l4_per__mcspi1,
6097 &omap44xx_l4_per__mcspi2,
6098 &omap44xx_l4_per__mcspi3,
6099 &omap44xx_l4_per__mcspi4,
6100 &omap44xx_l4_per__mmc1,
6101 &omap44xx_l4_per__mmc2,
6102 &omap44xx_l4_per__mmc3,
6103 &omap44xx_l4_per__mmc4,
6104 &omap44xx_l4_per__mmc5,
6105 &omap44xx_l3_main_2__ocmc_ram,
6106 &omap44xx_l4_cfg__ocp2scp_usb_phy,
6107 &omap44xx_mpu_private__prcm_mpu,
6108 &omap44xx_l4_wkup__cm_core_aon,
6109 &omap44xx_l4_cfg__cm_core,
6110 &omap44xx_l4_wkup__prm,
6111 &omap44xx_l4_wkup__scrm,
6112 &omap44xx_l3_main_2__sl2if,
6113 &omap44xx_l4_abe__slimbus1,
6114 &omap44xx_l4_abe__slimbus1_dma,
6115 &omap44xx_l4_per__slimbus2,
6116 &omap44xx_l4_cfg__smartreflex_core,
6117 &omap44xx_l4_cfg__smartreflex_iva,
6118 &omap44xx_l4_cfg__smartreflex_mpu,
6119 &omap44xx_l4_cfg__spinlock,
6120 &omap44xx_l4_wkup__timer1,
6121 &omap44xx_l4_per__timer2,
6122 &omap44xx_l4_per__timer3,
6123 &omap44xx_l4_per__timer4,
6124 &omap44xx_l4_abe__timer5,
6125 &omap44xx_l4_abe__timer5_dma,
6126 &omap44xx_l4_abe__timer6,
6127 &omap44xx_l4_abe__timer6_dma,
6128 &omap44xx_l4_abe__timer7,
6129 &omap44xx_l4_abe__timer7_dma,
6130 &omap44xx_l4_abe__timer8,
6131 &omap44xx_l4_abe__timer8_dma,
6132 &omap44xx_l4_per__timer9,
6133 &omap44xx_l4_per__timer10,
6134 &omap44xx_l4_per__timer11,
6135 &omap44xx_l4_per__uart1,
6136 &omap44xx_l4_per__uart2,
6137 &omap44xx_l4_per__uart3,
6138 &omap44xx_l4_per__uart4,
6139 /* &omap44xx_l4_cfg__usb_host_fs, */
6140 &omap44xx_l4_cfg__usb_host_hs,
6141 &omap44xx_l4_cfg__usb_otg_hs,
6142 &omap44xx_l4_cfg__usb_tll_hs,
6143 &omap44xx_l4_wkup__wd_timer2,
6144 &omap44xx_l4_abe__wd_timer3,
6145 &omap44xx_l4_abe__wd_timer3_dma,
6149 int __init omap44xx_hwmod_init(void)
6151 return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);