1 /* linux/arch/arm/plat-s3c64xx/clock.c
3 * Copyright 2008 Openmoko, Inc.
4 * Copyright 2008 Simtec Electronics
5 * Ben Dooks <ben@simtec.co.uk>
6 * http://armlinux.simtec.co.uk/
8 * S3C64XX Base clock support
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
15 #include <linux/init.h>
16 #include <linux/module.h>
17 #include <linux/interrupt.h>
18 #include <linux/ioport.h>
19 #include <linux/clk.h>
20 #include <linux/err.h>
23 #include <mach/hardware.h>
26 #include <mach/regs-sys.h>
27 #include <mach/regs-clock.h>
31 #include <plat/devs.h>
32 #include <plat/cpu-freq.h>
33 #include <plat/clock.h>
34 #include <plat/clock-clksrc.h>
36 /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
37 * ext_xtal_mux for want of an actual name from the manual.
40 static struct clk clk_ext_xtal_mux = {
45 #define clk_fin_apll clk_ext_xtal_mux
46 #define clk_fin_mpll clk_ext_xtal_mux
47 #define clk_fin_epll clk_ext_xtal_mux
49 #define clk_fout_mpll clk_mpll
50 #define clk_fout_epll clk_epll
58 struct clk clk_27m = {
64 static int clk_48m_ctrl(struct clk *clk, int enable)
69 /* can't rely on clock lock, this register has other usages */
70 local_irq_save(flags);
72 val = __raw_readl(S3C64XX_OTHERS);
74 val |= S3C64XX_OTHERS_USBMASK;
76 val &= ~S3C64XX_OTHERS_USBMASK;
78 __raw_writel(val, S3C64XX_OTHERS);
79 local_irq_restore(flags);
84 struct clk clk_48m = {
88 .enable = clk_48m_ctrl,
91 struct clk clk_xusbxti = {
97 static int inline s3c64xx_gate(void __iomem *reg,
101 unsigned int ctrlbit = clk->ctrlbit;
104 con = __raw_readl(reg);
111 __raw_writel(con, reg);
115 static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
117 return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
120 static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
122 return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
125 int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
127 return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
130 static struct clk init_clocks_off[] = {
139 .enable = s3c64xx_pclk_ctrl,
140 .ctrlbit = S3C_CLKCON_PCLK_RTC,
145 .enable = s3c64xx_pclk_ctrl,
146 .ctrlbit = S3C_CLKCON_PCLK_TSADC,
151 .enable = s3c64xx_pclk_ctrl,
152 .ctrlbit = S3C_CLKCON_PCLK_IIC,
157 .enable = s3c64xx_pclk_ctrl,
158 .ctrlbit = S3C_CLKCON_PCLK_IIS0,
163 .enable = s3c64xx_pclk_ctrl,
164 .ctrlbit = S3C_CLKCON_PCLK_IIS1,
166 #ifdef CONFIG_CPU_S3C6410
168 .id = -1, /* There's only one IISv4 port */
170 .enable = s3c64xx_pclk_ctrl,
171 .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
177 .enable = s3c64xx_pclk_ctrl,
178 .ctrlbit = S3C_CLKCON_PCLK_KEYPAD,
183 .enable = s3c64xx_pclk_ctrl,
184 .ctrlbit = S3C_CLKCON_PCLK_SPI0,
189 .enable = s3c64xx_pclk_ctrl,
190 .ctrlbit = S3C_CLKCON_PCLK_SPI1,
195 .enable = s3c64xx_sclk_ctrl,
196 .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
201 .enable = s3c64xx_sclk_ctrl,
202 .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
207 .enable = s3c64xx_sclk_ctrl,
208 .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
213 .enable = s3c64xx_sclk_ctrl,
214 .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
219 .enable = s3c64xx_sclk_ctrl,
220 .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
225 .enable = s3c64xx_hclk_ctrl,
226 .ctrlbit = S3C_CLKCON_HCLK_DMA0,
231 .enable = s3c64xx_hclk_ctrl,
232 .ctrlbit = S3C_CLKCON_HCLK_DMA1,
236 static struct clk init_clocks[] = {
241 .enable = s3c64xx_hclk_ctrl,
242 .ctrlbit = S3C_CLKCON_HCLK_LCD,
247 .enable = s3c64xx_pclk_ctrl,
248 .ctrlbit = S3C_CLKCON_PCLK_GPIO,
253 .enable = s3c64xx_hclk_ctrl,
254 .ctrlbit = S3C_CLKCON_HCLK_UHOST,
259 .enable = s3c64xx_hclk_ctrl,
260 .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
265 .enable = s3c64xx_hclk_ctrl,
266 .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
271 .enable = s3c64xx_hclk_ctrl,
272 .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
277 .enable = s3c64xx_hclk_ctrl,
278 .ctrlbit = S3C_CLKCON_HCLK_USB,
283 .enable = s3c64xx_pclk_ctrl,
284 .ctrlbit = S3C_CLKCON_PCLK_PWM,
289 .enable = s3c64xx_pclk_ctrl,
290 .ctrlbit = S3C_CLKCON_PCLK_UART0,
295 .enable = s3c64xx_pclk_ctrl,
296 .ctrlbit = S3C_CLKCON_PCLK_UART1,
301 .enable = s3c64xx_pclk_ctrl,
302 .ctrlbit = S3C_CLKCON_PCLK_UART2,
307 .enable = s3c64xx_pclk_ctrl,
308 .ctrlbit = S3C_CLKCON_PCLK_UART3,
313 .ctrlbit = S3C_CLKCON_PCLK_WDT,
318 .ctrlbit = S3C_CLKCON_PCLK_AC97,
323 .enable = s3c64xx_hclk_ctrl,
324 .ctrlbit = S3C_CLKCON_HCLK_IHOST,
329 static struct clk clk_fout_apll = {
334 static struct clk *clk_src_apll_list[] = {
336 [1] = &clk_fout_apll,
339 static struct clksrc_sources clk_src_apll = {
340 .sources = clk_src_apll_list,
341 .nr_sources = ARRAY_SIZE(clk_src_apll_list),
344 static struct clksrc_clk clk_mout_apll = {
349 .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
350 .sources = &clk_src_apll,
353 static struct clk *clk_src_epll_list[] = {
355 [1] = &clk_fout_epll,
358 static struct clksrc_sources clk_src_epll = {
359 .sources = clk_src_epll_list,
360 .nr_sources = ARRAY_SIZE(clk_src_epll_list),
363 static struct clksrc_clk clk_mout_epll = {
368 .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
369 .sources = &clk_src_epll,
372 static struct clk *clk_src_mpll_list[] = {
374 [1] = &clk_fout_mpll,
377 static struct clksrc_sources clk_src_mpll = {
378 .sources = clk_src_mpll_list,
379 .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
382 static struct clksrc_clk clk_mout_mpll = {
387 .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
388 .sources = &clk_src_mpll,
391 static unsigned int armclk_mask;
393 static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
395 unsigned long rate = clk_get_rate(clk->parent);
398 /* divisor mask starts at bit0, so no need to shift */
399 clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
401 return rate / (clkdiv + 1);
404 static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
407 unsigned long parent = clk_get_rate(clk->parent);
413 div = (parent / rate) - 1;
414 if (div > armclk_mask)
417 return parent / (div + 1);
420 static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
422 unsigned long parent = clk_get_rate(clk->parent);
426 if (rate < parent / (armclk_mask + 1))
429 rate = clk_round_rate(clk, rate);
430 div = clk_get_rate(clk->parent) / rate;
432 val = __raw_readl(S3C_CLK_DIV0);
435 __raw_writel(val, S3C_CLK_DIV0);
441 static struct clk clk_arm = {
444 .parent = &clk_mout_apll.clk,
445 .ops = &(struct clk_ops) {
446 .get_rate = s3c64xx_clk_arm_get_rate,
447 .set_rate = s3c64xx_clk_arm_set_rate,
448 .round_rate = s3c64xx_clk_arm_round_rate,
452 static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
454 unsigned long rate = clk_get_rate(clk->parent);
456 printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
458 if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
464 static struct clk_ops clk_dout_ops = {
465 .get_rate = s3c64xx_clk_doutmpll_get_rate,
468 static struct clk clk_dout_mpll = {
471 .parent = &clk_mout_mpll.clk,
472 .ops = &clk_dout_ops,
475 static struct clk *clkset_spi_mmc_list[] = {
482 static struct clksrc_sources clkset_spi_mmc = {
483 .sources = clkset_spi_mmc_list,
484 .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
487 static struct clk *clkset_irda_list[] = {
494 static struct clksrc_sources clkset_irda = {
495 .sources = clkset_irda_list,
496 .nr_sources = ARRAY_SIZE(clkset_irda_list),
499 static struct clk *clkset_uart_list[] = {
506 static struct clksrc_sources clkset_uart = {
507 .sources = clkset_uart_list,
508 .nr_sources = ARRAY_SIZE(clkset_uart_list),
511 static struct clk *clkset_uhost_list[] = {
518 static struct clksrc_sources clkset_uhost = {
519 .sources = clkset_uhost_list,
520 .nr_sources = ARRAY_SIZE(clkset_uhost_list),
523 /* The peripheral clocks are all controlled via clocksource followed
524 * by an optional divider and gate stage. We currently roll this into
525 * one clock which hides the intermediate clock from the mux.
527 * Note, the JPEG clock can only be an even divider...
529 * The scaler and LCD clocks depend on the S3C64XX version, and also
530 * have a common parent divisor so are not included here.
533 /* clocks that feed other parts of the clock source tree */
535 static struct clk clk_iis_cd0 = {
536 .name = "iis_cdclk0",
540 static struct clk clk_iis_cd1 = {
541 .name = "iis_cdclk1",
545 static struct clk clk_iisv4_cd = {
546 .name = "iis_cdclk_v4",
550 static struct clk clk_pcm_cd = {
555 static struct clk *clkset_audio0_list[] = {
556 [0] = &clk_mout_epll.clk,
557 [1] = &clk_dout_mpll,
563 static struct clksrc_sources clkset_audio0 = {
564 .sources = clkset_audio0_list,
565 .nr_sources = ARRAY_SIZE(clkset_audio0_list),
568 static struct clk *clkset_audio1_list[] = {
569 [0] = &clk_mout_epll.clk,
570 [1] = &clk_dout_mpll,
576 static struct clksrc_sources clkset_audio1 = {
577 .sources = clkset_audio1_list,
578 .nr_sources = ARRAY_SIZE(clkset_audio1_list),
581 static struct clk *clkset_audio2_list[] = {
582 [0] = &clk_mout_epll.clk,
583 [1] = &clk_dout_mpll,
589 static struct clksrc_sources clkset_audio2 = {
590 .sources = clkset_audio2_list,
591 .nr_sources = ARRAY_SIZE(clkset_audio2_list),
594 static struct clk *clkset_camif_list[] = {
598 static struct clksrc_sources clkset_camif = {
599 .sources = clkset_camif_list,
600 .nr_sources = ARRAY_SIZE(clkset_camif_list),
603 static struct clksrc_clk clksrcs[] = {
608 .ctrlbit = S3C_CLKCON_SCLK_MMC0,
609 .enable = s3c64xx_sclk_ctrl,
611 .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
612 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
613 .sources = &clkset_spi_mmc,
618 .ctrlbit = S3C_CLKCON_SCLK_MMC1,
619 .enable = s3c64xx_sclk_ctrl,
621 .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
622 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
623 .sources = &clkset_spi_mmc,
628 .ctrlbit = S3C_CLKCON_SCLK_MMC2,
629 .enable = s3c64xx_sclk_ctrl,
631 .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
632 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
633 .sources = &clkset_spi_mmc,
636 .name = "usb-bus-host",
638 .ctrlbit = S3C_CLKCON_SCLK_UHOST,
639 .enable = s3c64xx_sclk_ctrl,
641 .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
642 .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
643 .sources = &clkset_uhost,
648 .ctrlbit = S3C_CLKCON_SCLK_UART,
649 .enable = s3c64xx_sclk_ctrl,
651 .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
652 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
653 .sources = &clkset_uart,
655 /* Where does UCLK0 come from? */
659 .ctrlbit = S3C_CLKCON_SCLK_SPI0,
660 .enable = s3c64xx_sclk_ctrl,
662 .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
663 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
664 .sources = &clkset_spi_mmc,
669 .ctrlbit = S3C_CLKCON_SCLK_SPI1,
670 .enable = s3c64xx_sclk_ctrl,
672 .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
673 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
674 .sources = &clkset_spi_mmc,
679 .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
680 .enable = s3c64xx_sclk_ctrl,
682 .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
683 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
684 .sources = &clkset_audio0,
689 .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
690 .enable = s3c64xx_sclk_ctrl,
692 .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
693 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
694 .sources = &clkset_audio1,
699 .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
700 .enable = s3c64xx_sclk_ctrl,
702 .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
703 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
704 .sources = &clkset_audio2,
709 .ctrlbit = S3C_CLKCON_SCLK_IRDA,
710 .enable = s3c64xx_sclk_ctrl,
712 .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
713 .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
714 .sources = &clkset_irda,
719 .ctrlbit = S3C_CLKCON_SCLK_CAM,
720 .enable = s3c64xx_sclk_ctrl,
722 .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
723 .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
724 .sources = &clkset_camif,
728 /* Clock initialisation code */
730 static struct clksrc_clk *init_parents[] = {
736 #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
738 void __init_or_cpufreq s3c6400_setup_clocks(void)
740 struct clk *xtal_clk;
752 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
754 clkdiv0 = __raw_readl(S3C_CLK_DIV0);
755 printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
757 xtal_clk = clk_get(NULL, "xtal");
758 BUG_ON(IS_ERR(xtal_clk));
760 xtal = clk_get_rate(xtal_clk);
763 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
765 /* For now assume the mux always selects the crystal */
766 clk_ext_xtal_mux.parent = xtal_clk;
768 epll = s3c6400_get_epll(xtal);
769 mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
770 apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
774 printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
777 hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
778 hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
779 pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
781 printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
784 clk_fout_mpll.rate = mpll;
785 clk_fout_epll.rate = epll;
786 clk_fout_apll.rate = apll;
793 for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
794 s3c_set_clksrc(init_parents[ptr], true);
796 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
797 s3c_set_clksrc(&clksrcs[ptr], true);
800 static struct clk *clks1[] __initdata = {
812 static struct clk *clks[] __initdata = {
822 * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
823 * @xtal: The rate for the clock crystal feeding the PLLs.
824 * @armclk_divlimit: Divisor mask for ARMCLK.
826 * Register the clocks for the S3C6400 and S3C6410 SoC range, such
827 * as ARMCLK as well as the necessary parent clocks.
829 * This call does not setup the clocks, which is left to the
830 * s3c6400_setup_clocks() call which may be needed by the cpufreq
831 * or resume code to re-set the clocks if the bootloader has changed
834 void __init s3c64xx_register_clocks(unsigned long xtal,
835 unsigned armclk_divlimit)
837 armclk_mask = armclk_divlimit;
839 s3c24xx_register_baseclocks(xtal);
840 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
842 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
844 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
845 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
847 s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
848 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));