2 * linux/arch/arm/mach-sa1100/generic.c
4 * Author: Nicolas Pitre
6 * Code common to all SA11x0 machines.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
12 #include <linux/gpio.h>
13 #include <linux/module.h>
14 #include <linux/kernel.h>
15 #include <linux/init.h>
16 #include <linux/delay.h>
17 #include <linux/dma-mapping.h>
19 #include <linux/cpufreq.h>
20 #include <linux/ioport.h>
21 #include <linux/platform_device.h>
23 #include <video/sa1100fb.h>
25 #include <asm/div64.h>
26 #include <mach/hardware.h>
27 #include <asm/system.h>
28 #include <asm/mach/map.h>
29 #include <asm/mach/flash.h>
34 unsigned int reset_status;
35 EXPORT_SYMBOL(reset_status);
40 * This table is setup for a 3.6864MHz Crystal.
42 static const unsigned short cclk_frequency_100khz[NR_FREQS] = {
62 unsigned int sa11x0_freq_to_ppcr(unsigned int khz)
68 for (i = 0; i < NR_FREQS; i++)
69 if (cclk_frequency_100khz[i] >= khz)
75 unsigned int sa11x0_ppcr_to_freq(unsigned int idx)
77 unsigned int freq = 0;
79 freq = cclk_frequency_100khz[idx] * 100;
84 /* make sure that only the "userspace" governor is run -- anything else wouldn't make sense on
85 * this platform, anyway.
87 int sa11x0_verify_speed(struct cpufreq_policy *policy)
93 cpufreq_verify_within_limits(policy, policy->cpuinfo.min_freq, policy->cpuinfo.max_freq);
95 /* make sure that at least one frequency is within the policy */
96 tmp = cclk_frequency_100khz[sa11x0_freq_to_ppcr(policy->min)] * 100;
97 if (tmp > policy->max)
100 cpufreq_verify_within_limits(policy, policy->cpuinfo.min_freq, policy->cpuinfo.max_freq);
105 unsigned int sa11x0_getspeed(unsigned int cpu)
109 return cclk_frequency_100khz[PPCR & 0xf] * 100;
113 * Default power-off for SA1100
115 static void sa1100_power_off(void)
119 /* disable internal oscillator, float CS lines */
120 PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
121 /* enable wake-up on GPIO0 (Assabet...) */
122 PWER = GFER = GRER = 1;
124 * set scratchpad to zero, just in case it is used as a
125 * restart address by the bootloader.
128 /* enter sleep mode */
132 void sa11x0_restart(char mode, const char *cmd)
135 /* Jump into ROM at address 0 */
138 /* Use on-chip reset capability */
143 static void sa11x0_register_device(struct platform_device *dev, void *data)
146 dev->dev.platform_data = data;
147 err = platform_device_register(dev);
149 printk(KERN_ERR "Unable to register device %s: %d\n",
154 static struct resource sa11x0udc_resources[] = {
155 [0] = DEFINE_RES_MEM(__PREG(Ser0UDCCR), SZ_64K),
156 [1] = DEFINE_RES_IRQ(IRQ_Ser0UDC),
159 static u64 sa11x0udc_dma_mask = 0xffffffffUL;
161 static struct platform_device sa11x0udc_device = {
162 .name = "sa11x0-udc",
165 .dma_mask = &sa11x0udc_dma_mask,
166 .coherent_dma_mask = 0xffffffff,
168 .num_resources = ARRAY_SIZE(sa11x0udc_resources),
169 .resource = sa11x0udc_resources,
172 static struct resource sa11x0uart1_resources[] = {
173 [0] = DEFINE_RES_MEM(__PREG(Ser1UTCR0), SZ_64K),
174 [1] = DEFINE_RES_IRQ(IRQ_Ser1UART),
177 static struct platform_device sa11x0uart1_device = {
178 .name = "sa11x0-uart",
180 .num_resources = ARRAY_SIZE(sa11x0uart1_resources),
181 .resource = sa11x0uart1_resources,
184 static struct resource sa11x0uart3_resources[] = {
185 [0] = DEFINE_RES_MEM(__PREG(Ser3UTCR0), SZ_64K),
186 [1] = DEFINE_RES_IRQ(IRQ_Ser3UART),
189 static struct platform_device sa11x0uart3_device = {
190 .name = "sa11x0-uart",
192 .num_resources = ARRAY_SIZE(sa11x0uart3_resources),
193 .resource = sa11x0uart3_resources,
196 static struct resource sa11x0mcp_resources[] = {
197 [0] = DEFINE_RES_MEM(__PREG(Ser4MCCR0), SZ_64K),
198 [1] = DEFINE_RES_MEM(__PREG(Ser4MCCR1), 4),
199 [2] = DEFINE_RES_IRQ(IRQ_Ser4MCP),
202 static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
204 static struct platform_device sa11x0mcp_device = {
205 .name = "sa11x0-mcp",
208 .dma_mask = &sa11x0mcp_dma_mask,
209 .coherent_dma_mask = 0xffffffff,
211 .num_resources = ARRAY_SIZE(sa11x0mcp_resources),
212 .resource = sa11x0mcp_resources,
215 void __init sa11x0_ppc_configure_mcp(void)
217 /* Setup the PPC unit for the MCP */
219 PPDR |= PPC_TXD4 | PPC_SCLK | PPC_SFRM;
221 PSDR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
222 PPSR &= ~(PPC_TXD4 | PPC_SCLK | PPC_SFRM);
225 void sa11x0_register_mcp(struct mcp_plat_data *data)
227 sa11x0_register_device(&sa11x0mcp_device, data);
230 static struct resource sa11x0ssp_resources[] = {
231 [0] = DEFINE_RES_MEM(0x80070000, SZ_64K),
232 [1] = DEFINE_RES_IRQ(IRQ_Ser4SSP),
235 static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
237 static struct platform_device sa11x0ssp_device = {
238 .name = "sa11x0-ssp",
241 .dma_mask = &sa11x0ssp_dma_mask,
242 .coherent_dma_mask = 0xffffffff,
244 .num_resources = ARRAY_SIZE(sa11x0ssp_resources),
245 .resource = sa11x0ssp_resources,
248 static struct resource sa11x0fb_resources[] = {
249 [0] = DEFINE_RES_MEM(0xb0100000, SZ_64K),
250 [1] = DEFINE_RES_IRQ(IRQ_LCD),
253 static struct platform_device sa11x0fb_device = {
257 .coherent_dma_mask = 0xffffffff,
259 .num_resources = ARRAY_SIZE(sa11x0fb_resources),
260 .resource = sa11x0fb_resources,
263 void sa11x0_register_lcd(struct sa1100fb_mach_info *inf)
265 sa11x0_register_device(&sa11x0fb_device, inf);
268 static struct platform_device sa11x0pcmcia_device = {
269 .name = "sa11x0-pcmcia",
273 static struct platform_device sa11x0mtd_device = {
274 .name = "sa1100-mtd",
278 void sa11x0_register_mtd(struct flash_platform_data *flash,
279 struct resource *res, int nr)
281 flash->name = "sa1100";
282 sa11x0mtd_device.resource = res;
283 sa11x0mtd_device.num_resources = nr;
284 sa11x0_register_device(&sa11x0mtd_device, flash);
287 static struct resource sa11x0ir_resources[] = {
288 DEFINE_RES_MEM(__PREG(Ser2UTCR0), 0x24),
289 DEFINE_RES_MEM(__PREG(Ser2HSCR0), 0x1c),
290 DEFINE_RES_MEM(__PREG(Ser2HSCR2), 0x04),
291 DEFINE_RES_IRQ(IRQ_Ser2ICP),
294 static struct platform_device sa11x0ir_device = {
297 .num_resources = ARRAY_SIZE(sa11x0ir_resources),
298 .resource = sa11x0ir_resources,
301 void sa11x0_register_irda(struct irda_platform_data *irda)
303 sa11x0_register_device(&sa11x0ir_device, irda);
306 static struct platform_device sa11x0rtc_device = {
307 .name = "sa1100-rtc",
311 static struct resource sa11x0dma_resources[] = {
312 DEFINE_RES_MEM(DMA_PHYS, DMA_SIZE),
313 DEFINE_RES_IRQ(IRQ_DMA0),
314 DEFINE_RES_IRQ(IRQ_DMA1),
315 DEFINE_RES_IRQ(IRQ_DMA2),
316 DEFINE_RES_IRQ(IRQ_DMA3),
317 DEFINE_RES_IRQ(IRQ_DMA4),
318 DEFINE_RES_IRQ(IRQ_DMA5),
321 static u64 sa11x0dma_dma_mask = DMA_BIT_MASK(32);
323 static struct platform_device sa11x0dma_device = {
324 .name = "sa11x0-dma",
327 .dma_mask = &sa11x0dma_dma_mask,
328 .coherent_dma_mask = 0xffffffff,
330 .num_resources = ARRAY_SIZE(sa11x0dma_resources),
331 .resource = sa11x0dma_resources,
334 static struct platform_device *sa11x0_devices[] __initdata = {
339 &sa11x0pcmcia_device,
344 static int __init sa1100_init(void)
346 pm_power_off = sa1100_power_off;
347 return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
350 arch_initcall(sa1100_init);
354 * Common I/O mapping:
356 * Typically, static virtual address mappings are as follow:
358 * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
359 * 0xf4000000-0xf4ffffff: SA-1111
360 * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
361 * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
362 * 0xffff0000-0xffff0fff: SA1100 exception vectors
363 * 0xffff2000-0xffff2fff: Minicache copy_user_page area
365 * Below 0xe8000000 is reserved for vm allocation.
367 * The machine specific code must provide the extra mapping beside the
368 * default mapping provided here.
371 static struct map_desc standard_io_desc[] __initdata = {
373 .virtual = 0xf8000000,
374 .pfn = __phys_to_pfn(0x80000000),
375 .length = 0x00100000,
378 .virtual = 0xfa000000,
379 .pfn = __phys_to_pfn(0x90000000),
380 .length = 0x00100000,
383 .virtual = 0xfc000000,
384 .pfn = __phys_to_pfn(0xa0000000),
385 .length = 0x00100000,
388 .virtual = 0xfe000000,
389 .pfn = __phys_to_pfn(0xb0000000),
390 .length = 0x00200000,
395 void __init sa1100_map_io(void)
397 iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
401 * Disable the memory bus request/grant signals on the SA1110 to
402 * ensure that we don't receive spurious memory requests. We set
403 * the MBGNT signal false to ensure the SA1111 doesn't own the
406 void sa1110_mb_disable(void)
410 local_irq_save(flags);
414 GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
416 GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
418 local_irq_restore(flags);
422 * If the system is going to use the SA-1111 DMA engines, set up
423 * the memory bus request/grant pins.
425 void sa1110_mb_enable(void)
429 local_irq_save(flags);
433 GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
435 GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
438 local_irq_restore(flags);