2 * linux/arch/arm/mm/alignment.c
4 * Copyright (C) 1995 Linus Torvalds
5 * Modifications for ARM processor (c) 1995-2001 Russell King
6 * Thumb alignment fault fixups (c) 2004 MontaVista Software, Inc.
7 * - Adapted from gdb/sim/arm/thumbemu.c -- Thumb instruction emulation.
8 * Copyright (C) 1996, Cygnus Software Technologies Ltd.
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
14 #include <linux/compiler.h>
15 #include <linux/kernel.h>
16 #include <linux/errno.h>
17 #include <linux/string.h>
18 #include <linux/proc_fs.h>
19 #include <linux/init.h>
20 #include <linux/sched.h>
21 #include <linux/uaccess.h>
23 #include <asm/unaligned.h>
28 * 32-bit misaligned trap handler (c) 1998 San Mehat (CCC) -July 1998
29 * /proc/sys/debug/alignment, modified and integrated into
30 * Linux 2.1 by Russell King
32 * Speed optimisations and better fault handling by Russell King.
35 * This code is not portable to processors with late data abort handling.
37 #define CODING_BITS(i) (i & 0x0e000000)
39 #define LDST_I_BIT(i) (i & (1 << 26)) /* Immediate constant */
40 #define LDST_P_BIT(i) (i & (1 << 24)) /* Preindex */
41 #define LDST_U_BIT(i) (i & (1 << 23)) /* Add offset */
42 #define LDST_W_BIT(i) (i & (1 << 21)) /* Writeback */
43 #define LDST_L_BIT(i) (i & (1 << 20)) /* Load */
45 #define LDST_P_EQ_U(i) ((((i) ^ ((i) >> 1)) & (1 << 23)) == 0)
47 #define LDSTHD_I_BIT(i) (i & (1 << 22)) /* double/half-word immed */
48 #define LDM_S_BIT(i) (i & (1 << 22)) /* write CPSR from SPSR */
50 #define RN_BITS(i) ((i >> 16) & 15) /* Rn */
51 #define RD_BITS(i) ((i >> 12) & 15) /* Rd */
52 #define RM_BITS(i) (i & 15) /* Rm */
54 #define REGMASK_BITS(i) (i & 0xffff)
55 #define OFFSET_BITS(i) (i & 0x0fff)
57 #define IS_SHIFT(i) (i & 0x0ff0)
58 #define SHIFT_BITS(i) ((i >> 7) & 0x1f)
59 #define SHIFT_TYPE(i) (i & 0x60)
60 #define SHIFT_LSL 0x00
61 #define SHIFT_LSR 0x20
62 #define SHIFT_ASR 0x40
63 #define SHIFT_RORRRX 0x60
65 #define BAD_INSTR 0xdeadc0de
67 /* Thumb-2 32 bit format per ARMv7 DDI0406A A6.3, either f800h,e800h,f800h */
68 #define IS_T32(hi16) \
69 (((hi16) & 0xe000) == 0xe000 && ((hi16) & 0x1800))
71 static unsigned long ai_user;
72 static unsigned long ai_sys;
73 static unsigned long ai_skipped;
74 static unsigned long ai_half;
75 static unsigned long ai_word;
76 static unsigned long ai_dword;
77 static unsigned long ai_multi;
78 static int ai_usermode;
80 #define UM_WARN (1 << 0)
81 #define UM_FIXUP (1 << 1)
82 #define UM_SIGNAL (1 << 2)
85 static const char *usermode_action[] = {
95 proc_alignment_read(char *page, char **start, off_t off, int count, int *eof,
101 p += sprintf(p, "User:\t\t%lu\n", ai_user);
102 p += sprintf(p, "System:\t\t%lu\n", ai_sys);
103 p += sprintf(p, "Skipped:\t%lu\n", ai_skipped);
104 p += sprintf(p, "Half:\t\t%lu\n", ai_half);
105 p += sprintf(p, "Word:\t\t%lu\n", ai_word);
106 if (cpu_architecture() >= CPU_ARCH_ARMv5TE)
107 p += sprintf(p, "DWord:\t\t%lu\n", ai_dword);
108 p += sprintf(p, "Multi:\t\t%lu\n", ai_multi);
109 p += sprintf(p, "User faults:\t%i (%s)\n", ai_usermode,
110 usermode_action[ai_usermode]);
112 len = (p - page) - off;
116 *eof = (len <= count) ? 1 : 0;
122 static int proc_alignment_write(struct file *file, const char __user *buffer,
123 unsigned long count, void *data)
128 if (get_user(mode, buffer))
130 if (mode >= '0' && mode <= '5')
131 ai_usermode = mode - '0';
136 #endif /* CONFIG_PROC_FS */
150 #define FIRST_BYTE_16 "mov %1, %1, ror #8\n"
151 #define FIRST_BYTE_32 "mov %1, %1, ror #24\n"
152 #define NEXT_BYTE "ror #24"
155 #define FIRST_BYTE_16
156 #define FIRST_BYTE_32
157 #define NEXT_BYTE "lsr #8"
160 #define __get8_unaligned_check(ins,val,addr,err) \
162 ARM( "1: "ins" %1, [%2], #1\n" ) \
163 THUMB( "1: "ins" %1, [%2]\n" ) \
164 THUMB( " add %2, %2, #1\n" ) \
166 " .section .fixup,\"ax\"\n" \
171 " .section __ex_table,\"a\"\n" \
175 : "=r" (err), "=&r" (val), "=r" (addr) \
176 : "0" (err), "2" (addr))
178 #define __get16_unaligned_check(ins,val,addr) \
180 unsigned int err = 0, v, a = addr; \
181 __get8_unaligned_check(ins,v,a,err); \
182 val = v << ((BE) ? 8 : 0); \
183 __get8_unaligned_check(ins,v,a,err); \
184 val |= v << ((BE) ? 0 : 8); \
189 #define get16_unaligned_check(val,addr) \
190 __get16_unaligned_check("ldrb",val,addr)
192 #define get16t_unaligned_check(val,addr) \
193 __get16_unaligned_check("ldrbt",val,addr)
195 #define __get32_unaligned_check(ins,val,addr) \
197 unsigned int err = 0, v, a = addr; \
198 __get8_unaligned_check(ins,v,a,err); \
199 val = v << ((BE) ? 24 : 0); \
200 __get8_unaligned_check(ins,v,a,err); \
201 val |= v << ((BE) ? 16 : 8); \
202 __get8_unaligned_check(ins,v,a,err); \
203 val |= v << ((BE) ? 8 : 16); \
204 __get8_unaligned_check(ins,v,a,err); \
205 val |= v << ((BE) ? 0 : 24); \
210 #define get32_unaligned_check(val,addr) \
211 __get32_unaligned_check("ldrb",val,addr)
213 #define get32t_unaligned_check(val,addr) \
214 __get32_unaligned_check("ldrbt",val,addr)
216 #define __put16_unaligned_check(ins,val,addr) \
218 unsigned int err = 0, v = val, a = addr; \
219 __asm__( FIRST_BYTE_16 \
220 ARM( "1: "ins" %1, [%2], #1\n" ) \
221 THUMB( "1: "ins" %1, [%2]\n" ) \
222 THUMB( " add %2, %2, #1\n" ) \
223 " mov %1, %1, "NEXT_BYTE"\n" \
224 "2: "ins" %1, [%2]\n" \
226 " .section .fixup,\"ax\"\n" \
231 " .section __ex_table,\"a\"\n" \
236 : "=r" (err), "=&r" (v), "=&r" (a) \
237 : "0" (err), "1" (v), "2" (a)); \
242 #define put16_unaligned_check(val,addr) \
243 __put16_unaligned_check("strb",val,addr)
245 #define put16t_unaligned_check(val,addr) \
246 __put16_unaligned_check("strbt",val,addr)
248 #define __put32_unaligned_check(ins,val,addr) \
250 unsigned int err = 0, v = val, a = addr; \
251 __asm__( FIRST_BYTE_32 \
252 ARM( "1: "ins" %1, [%2], #1\n" ) \
253 THUMB( "1: "ins" %1, [%2]\n" ) \
254 THUMB( " add %2, %2, #1\n" ) \
255 " mov %1, %1, "NEXT_BYTE"\n" \
256 ARM( "2: "ins" %1, [%2], #1\n" ) \
257 THUMB( "2: "ins" %1, [%2]\n" ) \
258 THUMB( " add %2, %2, #1\n" ) \
259 " mov %1, %1, "NEXT_BYTE"\n" \
260 ARM( "3: "ins" %1, [%2], #1\n" ) \
261 THUMB( "3: "ins" %1, [%2]\n" ) \
262 THUMB( " add %2, %2, #1\n" ) \
263 " mov %1, %1, "NEXT_BYTE"\n" \
264 "4: "ins" %1, [%2]\n" \
266 " .section .fixup,\"ax\"\n" \
271 " .section __ex_table,\"a\"\n" \
278 : "=r" (err), "=&r" (v), "=&r" (a) \
279 : "0" (err), "1" (v), "2" (a)); \
284 #define put32_unaligned_check(val,addr) \
285 __put32_unaligned_check("strb", val, addr)
287 #define put32t_unaligned_check(val,addr) \
288 __put32_unaligned_check("strbt", val, addr)
291 do_alignment_finish_ldst(unsigned long addr, unsigned long instr, struct pt_regs *regs, union offset_union offset)
293 if (!LDST_U_BIT(instr))
294 offset.un = -offset.un;
296 if (!LDST_P_BIT(instr))
299 if (!LDST_P_BIT(instr) || LDST_W_BIT(instr))
300 regs->uregs[RN_BITS(instr)] = addr;
304 do_alignment_ldrhstrh(unsigned long addr, unsigned long instr, struct pt_regs *regs)
306 unsigned int rd = RD_BITS(instr);
313 if (LDST_L_BIT(instr)) {
315 get16_unaligned_check(val, addr);
317 /* signed half-word? */
319 val = (signed long)((signed short) val);
321 regs->uregs[rd] = val;
323 put16_unaligned_check(regs->uregs[rd], addr);
328 if (LDST_L_BIT(instr)) {
330 get16t_unaligned_check(val, addr);
332 /* signed half-word? */
334 val = (signed long)((signed short) val);
336 regs->uregs[rd] = val;
338 put16t_unaligned_check(regs->uregs[rd], addr);
347 do_alignment_ldrdstrd(unsigned long addr, unsigned long instr,
348 struct pt_regs *regs)
350 unsigned int rd = RD_BITS(instr);
354 if ((instr & 0xfe000000) == 0xe8000000) {
355 /* ARMv7 Thumb-2 32-bit LDRD/STRD */
356 rd2 = (instr >> 8) & 0xf;
357 load = !!(LDST_L_BIT(instr));
358 } else if (((rd & 1) == 1) || (rd == 14))
361 load = ((instr & 0xf0) == 0xd0);
372 get32_unaligned_check(val, addr);
373 regs->uregs[rd] = val;
374 get32_unaligned_check(val, addr + 4);
375 regs->uregs[rd2] = val;
377 put32_unaligned_check(regs->uregs[rd], addr);
378 put32_unaligned_check(regs->uregs[rd2], addr + 4);
386 get32t_unaligned_check(val, addr);
387 regs->uregs[rd] = val;
388 get32t_unaligned_check(val, addr + 4);
389 regs->uregs[rd2] = val;
391 put32t_unaligned_check(regs->uregs[rd], addr);
392 put32t_unaligned_check(regs->uregs[rd2], addr + 4);
403 do_alignment_ldrstr(unsigned long addr, unsigned long instr, struct pt_regs *regs)
405 unsigned int rd = RD_BITS(instr);
409 if ((!LDST_P_BIT(instr) && LDST_W_BIT(instr)) || user_mode(regs))
412 if (LDST_L_BIT(instr)) {
414 get32_unaligned_check(val, addr);
415 regs->uregs[rd] = val;
417 put32_unaligned_check(regs->uregs[rd], addr);
421 if (LDST_L_BIT(instr)) {
423 get32t_unaligned_check(val, addr);
424 regs->uregs[rd] = val;
426 put32t_unaligned_check(regs->uregs[rd], addr);
434 * LDM/STM alignment handler.
436 * There are 4 variants of this instruction:
438 * B = rn pointer before instruction, A = rn pointer after instruction
439 * ------ increasing address ----->
440 * | | r0 | r1 | ... | rx | |
447 do_alignment_ldmstm(unsigned long addr, unsigned long instr, struct pt_regs *regs)
449 unsigned int rd, rn, correction, nr_regs, regbits;
450 unsigned long eaddr, newaddr;
452 if (LDM_S_BIT(instr))
455 correction = 4; /* processor implementation defined */
456 regs->ARM_pc += correction;
460 /* count the number of registers in the mask to be transferred */
461 nr_regs = hweight16(REGMASK_BITS(instr)) * 4;
464 newaddr = eaddr = regs->uregs[rn];
466 if (!LDST_U_BIT(instr))
469 if (!LDST_U_BIT(instr))
472 if (LDST_P_EQ_U(instr)) /* U = P */
476 * For alignment faults on the ARM922T/ARM920T the MMU makes
477 * the FSR (and hence addr) equal to the updated base address
478 * of the multiple access rather than the restored value.
479 * Switch this message off if we've got a ARM92[02], otherwise
480 * [ls]dm alignment faults are noisy!
482 #if !(defined CONFIG_CPU_ARM922T) && !(defined CONFIG_CPU_ARM920T)
484 * This is a "hint" - we already have eaddr worked out by the
488 printk(KERN_ERR "LDMSTM: PC = %08lx, instr = %08lx, "
489 "addr = %08lx, eaddr = %08lx\n",
490 instruction_pointer(regs), instr, addr, eaddr);
495 if (user_mode(regs)) {
496 for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
497 regbits >>= 1, rd += 1)
499 if (LDST_L_BIT(instr)) {
501 get32t_unaligned_check(val, eaddr);
502 regs->uregs[rd] = val;
504 put32t_unaligned_check(regs->uregs[rd], eaddr);
508 for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
509 regbits >>= 1, rd += 1)
511 if (LDST_L_BIT(instr)) {
513 get32_unaligned_check(val, eaddr);
514 regs->uregs[rd] = val;
516 put32_unaligned_check(regs->uregs[rd], eaddr);
521 if (LDST_W_BIT(instr))
522 regs->uregs[rn] = newaddr;
523 if (!LDST_L_BIT(instr) || !(REGMASK_BITS(instr) & (1 << 15)))
524 regs->ARM_pc -= correction;
528 regs->ARM_pc -= correction;
532 printk(KERN_ERR "Alignment trap: not handling ldm with s-bit set\n");
537 * Convert Thumb ld/st instruction forms to equivalent ARM instructions so
538 * we can reuse ARM userland alignment fault fixups for Thumb.
540 * This implementation was initially based on the algorithm found in
541 * gdb/sim/arm/thumbemu.c. It is basically just a code reduction of same
542 * to convert only Thumb ld/st instruction forms to equivalent ARM forms.
545 * 1. Comments below refer to ARM ARM DDI0100E Thumb Instruction sections.
546 * 2. If for some reason we're passed an non-ld/st Thumb instruction to
547 * decode, we return 0xdeadc0de. This should never happen under normal
548 * circumstances but if it does, we've got other problems to deal with
549 * elsewhere and we obviously can't fix those problems here.
553 thumb2arm(u16 tinstr)
555 u32 L = (tinstr & (1<<11)) >> 11;
557 switch ((tinstr & 0xf800) >> 11) {
558 /* 6.5.1 Format 1: */
559 case 0x6000 >> 11: /* 7.1.52 STR(1) */
560 case 0x6800 >> 11: /* 7.1.26 LDR(1) */
561 case 0x7000 >> 11: /* 7.1.55 STRB(1) */
562 case 0x7800 >> 11: /* 7.1.30 LDRB(1) */
564 ((tinstr & (1<<12)) << (22-12)) | /* fixup */
565 (L<<20) | /* L==1? */
566 ((tinstr & (7<<0)) << (12-0)) | /* Rd */
567 ((tinstr & (7<<3)) << (16-3)) | /* Rn */
568 ((tinstr & (31<<6)) >> /* immed_5 */
569 (6 - ((tinstr & (1<<12)) ? 0 : 2)));
570 case 0x8000 >> 11: /* 7.1.57 STRH(1) */
571 case 0x8800 >> 11: /* 7.1.32 LDRH(1) */
573 (L<<20) | /* L==1? */
574 ((tinstr & (7<<0)) << (12-0)) | /* Rd */
575 ((tinstr & (7<<3)) << (16-3)) | /* Rn */
576 ((tinstr & (7<<6)) >> (6-1)) | /* immed_5[2:0] */
577 ((tinstr & (3<<9)) >> (9-8)); /* immed_5[4:3] */
579 /* 6.5.1 Format 2: */
583 static const u32 subset[8] = {
584 0xe7800000, /* 7.1.53 STR(2) */
585 0xe18000b0, /* 7.1.58 STRH(2) */
586 0xe7c00000, /* 7.1.56 STRB(2) */
587 0xe19000d0, /* 7.1.34 LDRSB */
588 0xe7900000, /* 7.1.27 LDR(2) */
589 0xe19000b0, /* 7.1.33 LDRH(2) */
590 0xe7d00000, /* 7.1.31 LDRB(2) */
591 0xe19000f0 /* 7.1.35 LDRSH */
593 return subset[(tinstr & (7<<9)) >> 9] |
594 ((tinstr & (7<<0)) << (12-0)) | /* Rd */
595 ((tinstr & (7<<3)) << (16-3)) | /* Rn */
596 ((tinstr & (7<<6)) >> (6-0)); /* Rm */
599 /* 6.5.1 Format 3: */
600 case 0x4800 >> 11: /* 7.1.28 LDR(3) */
601 /* NOTE: This case is not technically possible. We're
602 * loading 32-bit memory data via PC relative
603 * addressing mode. So we can and should eliminate
604 * this case. But I'll leave it here for now.
607 ((tinstr & (7<<8)) << (12-8)) | /* Rd */
608 ((tinstr & 255) << (2-0)); /* immed_8 */
610 /* 6.5.1 Format 4: */
611 case 0x9000 >> 11: /* 7.1.54 STR(3) */
612 case 0x9800 >> 11: /* 7.1.29 LDR(4) */
614 (L<<20) | /* L==1? */
615 ((tinstr & (7<<8)) << (12-8)) | /* Rd */
616 ((tinstr & 255) << 2); /* immed_8 */
618 /* 6.6.1 Format 1: */
619 case 0xc000 >> 11: /* 7.1.51 STMIA */
620 case 0xc800 >> 11: /* 7.1.25 LDMIA */
622 u32 Rn = (tinstr & (7<<8)) >> 8;
623 u32 W = ((L<<Rn) & (tinstr&255)) ? 0 : 1<<21;
625 return 0xe8800000 | W | (L<<20) | (Rn<<16) |
629 /* 6.6.1 Format 2: */
630 case 0xb000 >> 11: /* 7.1.48 PUSH */
631 case 0xb800 >> 11: /* 7.1.47 POP */
632 if ((tinstr & (3 << 9)) == 0x0400) {
633 static const u32 subset[4] = {
634 0xe92d0000, /* STMDB sp!,{registers} */
635 0xe92d4000, /* STMDB sp!,{registers,lr} */
636 0xe8bd0000, /* LDMIA sp!,{registers} */
637 0xe8bd8000 /* LDMIA sp!,{registers,pc} */
639 return subset[(L<<1) | ((tinstr & (1<<8)) >> 8)] |
640 (tinstr & 255); /* register_list */
642 /* Else fall through for illegal instruction case */
650 * Convert Thumb-2 32 bit LDM, STM, LDRD, STRD to equivalent instruction
651 * handlable by ARM alignment handler, also find the corresponding handler,
652 * so that we can reuse ARM userland alignment fault fixups for Thumb.
654 * @pinstr: original Thumb-2 instruction; returns new handlable instruction
655 * @regs: register context.
656 * @poffset: return offset from faulted addr for later writeback
659 * 1. Comments below refer to ARMv7 DDI0406A Thumb Instruction sections.
660 * 2. Register name Rt from ARMv7 is same as Rd from ARMv6 (Rd is Rt)
663 do_alignment_t32_to_handler(unsigned long *pinstr, struct pt_regs *regs,
664 union offset_union *poffset)
666 unsigned long instr = *pinstr;
667 u16 tinst1 = (instr >> 16) & 0xffff;
668 u16 tinst2 = instr & 0xffff;
671 switch (tinst1 & 0xffe0) {
672 /* A6.3.5 Load/Store multiple */
673 case 0xe880: /* STM/STMIA/STMEA,LDM/LDMIA, PUSH/POP T2 */
674 case 0xe8a0: /* ...above writeback version */
675 case 0xe900: /* STMDB/STMFD, LDMDB/LDMEA */
676 case 0xe920: /* ...above writeback version */
677 /* no need offset decision since handler calculates it */
678 return do_alignment_ldmstm;
680 case 0xf840: /* POP/PUSH T3 (single register) */
681 if (RN_BITS(instr) == 13 && (tinst2 & 0x09ff) == 0x0904) {
682 u32 L = !!(LDST_L_BIT(instr));
683 const u32 subset[2] = {
684 0xe92d0000, /* STMDB sp!,{registers} */
685 0xe8bd0000, /* LDMIA sp!,{registers} */
687 *pinstr = subset[L] | (1<<RD_BITS(instr));
688 return do_alignment_ldmstm;
690 /* Else fall through for illegal instruction case */
693 /* A6.3.6 Load/store double, STRD/LDRD(immed, lit, reg) */
698 poffset->un = (tinst2 & 0xff) << 2;
701 return do_alignment_ldrdstrd;
704 * No need to handle load/store instructions up to word size
705 * since ARMv6 and later CPUs can perform unaligned accesses.
714 do_alignment(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
716 union offset_union offset;
717 unsigned long instr = 0, instrptr;
718 int (*handler)(unsigned long addr, unsigned long instr, struct pt_regs *regs);
726 instrptr = instruction_pointer(regs);
730 if (thumb_mode(regs)) {
731 fault = __get_user(tinstr, (u16 *)(instrptr & ~1));
733 if (cpu_architecture() >= CPU_ARCH_ARMv7 &&
737 fault = __get_user(tinst2, (u16 *)(instrptr+2));
738 instr = (tinstr << 16) | tinst2;
742 instr = thumb2arm(tinstr);
746 fault = __get_user(instr, (u32 *)instrptr);
761 regs->ARM_pc += isize;
763 switch (CODING_BITS(instr)) {
764 case 0x00000000: /* 3.13.4 load/store instruction extensions */
765 if (LDSTHD_I_BIT(instr))
766 offset.un = (instr & 0xf00) >> 4 | (instr & 15);
768 offset.un = regs->uregs[RM_BITS(instr)];
770 if ((instr & 0x000000f0) == 0x000000b0 || /* LDRH, STRH */
771 (instr & 0x001000f0) == 0x001000f0) /* LDRSH */
772 handler = do_alignment_ldrhstrh;
773 else if ((instr & 0x001000f0) == 0x000000d0 || /* LDRD */
774 (instr & 0x001000f0) == 0x000000f0) /* STRD */
775 handler = do_alignment_ldrdstrd;
776 else if ((instr & 0x01f00ff0) == 0x01000090) /* SWP */
782 case 0x04000000: /* ldr or str immediate */
783 offset.un = OFFSET_BITS(instr);
784 handler = do_alignment_ldrstr;
787 case 0x06000000: /* ldr or str register */
788 offset.un = regs->uregs[RM_BITS(instr)];
790 if (IS_SHIFT(instr)) {
791 unsigned int shiftval = SHIFT_BITS(instr);
793 switch(SHIFT_TYPE(instr)) {
795 offset.un <<= shiftval;
799 offset.un >>= shiftval;
803 offset.sn >>= shiftval;
809 if (regs->ARM_cpsr & PSR_C_BIT)
810 offset.un |= 1 << 31;
812 offset.un = offset.un >> shiftval |
813 offset.un << (32 - shiftval);
817 handler = do_alignment_ldrstr;
820 case 0x08000000: /* ldm or stm, or thumb-2 32bit instruction */
822 handler = do_alignment_t32_to_handler(&instr, regs, &offset);
824 handler = do_alignment_ldmstm;
833 type = handler(addr, instr, regs);
835 if (type == TYPE_ERROR || type == TYPE_FAULT) {
836 regs->ARM_pc -= isize;
840 if (type == TYPE_LDST)
841 do_alignment_finish_ldst(addr, instr, regs, offset);
846 if (type == TYPE_ERROR)
849 * We got a fault - fix it up, or die.
851 do_bad_area(addr, fsr, regs);
855 printk(KERN_ERR "Alignment trap: not handling swp instruction\n");
859 * Oops, we didn't handle the instruction.
861 printk(KERN_ERR "Alignment trap: not handling instruction "
862 "%0*lx at [<%08lx>]\n",
864 isize == 2 ? tinstr : instr, instrptr);
871 if (ai_usermode & UM_WARN)
872 printk("Alignment trap: %s (%d) PC=0x%08lx Instr=0x%0*lx "
873 "Address=0x%08lx FSR 0x%03x\n", current->comm,
874 task_pid_nr(current), instrptr,
876 isize == 2 ? tinstr : instr,
879 if (ai_usermode & UM_FIXUP)
882 if (ai_usermode & UM_SIGNAL)
883 force_sig(SIGBUS, current);
885 set_cr(cr_no_alignment);
891 * This needs to be done after sysctl_init, otherwise sys/ will be
892 * overwritten. Actually, this shouldn't be in sys/ at all since
893 * it isn't a sysctl, and it doesn't contain sysctl information.
894 * We now locate it in /proc/cpu/alignment instead.
896 static int __init alignment_init(void)
898 #ifdef CONFIG_PROC_FS
899 struct proc_dir_entry *res;
901 res = proc_mkdir("cpu", NULL);
905 res = create_proc_entry("alignment", S_IWUSR | S_IRUGO, res);
909 res->read_proc = proc_alignment_read;
910 res->write_proc = proc_alignment_write;
914 * ARMv6 and later CPUs can perform unaligned accesses for
915 * most single load and store instructions up to word size.
916 * LDM, STM, LDRD and STRD still need to be handled.
918 * Ignoring the alignment fault is not an option on these
919 * CPUs since we spin re-faulting the instruction without
920 * making any progress.
922 if (cpu_architecture() >= CPU_ARCH_ARMv6 && (cr_alignment & CR_U)) {
923 cr_alignment &= ~CR_A;
924 cr_no_alignment &= ~CR_A;
925 set_cr(cr_alignment);
926 ai_usermode = UM_FIXUP;
929 hook_fault_code(1, do_alignment, SIGILL, "alignment exception");
930 hook_fault_code(3, do_alignment, SIGILL, "alignment exception");
935 fs_initcall(alignment_init);