1 #ifndef __MACH_MX25_H__
2 #define __MACH_MX25_H__
4 #define MX25_AIPS1_BASE_ADDR 0x43f00000
5 #define MX25_AIPS1_BASE_ADDR_VIRT 0xfc000000
6 #define MX25_AIPS1_SIZE SZ_1M
7 #define MX25_AIPS2_BASE_ADDR 0x53f00000
8 #define MX25_AIPS2_BASE_ADDR_VIRT 0xfc200000
9 #define MX25_AIPS2_SIZE SZ_1M
10 #define MX25_AVIC_BASE_ADDR 0x68000000
11 #define MX25_AVIC_BASE_ADDR_VIRT 0xfc400000
12 #define MX25_AVIC_SIZE SZ_1M
14 #define MX25_I2C1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x80000)
15 #define MX25_I2C3_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x84000)
16 #define MX25_I2C2_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0x98000)
17 #define MX25_CSPI1_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xa4000)
18 #define MX25_IOMUXC_BASE_ADDR (MX25_AIPS1_BASE_ADDR + 0xac000)
20 #define MX25_CRM_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x80000)
21 #define MX25_GPT1_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0x90000)
22 #define MX25_WDOG_BASE_ADDR (MX25_AIPS2_BASE_ADDR + 0xdc000)
24 #define MX25_GPIO1_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xcc000)
25 #define MX25_GPIO2_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xd0000)
26 #define MX25_GPIO3_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0xa4000)
27 #define MX25_GPIO4_BASE_ADDR_VIRT (MX25_AIPS2_BASE_ADDR_VIRT + 0x9c000)
29 #define MX25_IO_ADDRESS(x) ( \
30 IMX_IO_ADDRESS(x, MX25_AIPS1) ?: \
31 IMX_IO_ADDRESS(x, MX25_AIPS2) ?: \
32 IMX_IO_ADDRESS(x, MX25_AVIC))
34 #define MX25_UART1_BASE_ADDR 0x43f90000
35 #define MX25_UART2_BASE_ADDR 0x43f94000
36 #define MX25_UART3_BASE_ADDR 0x5000c000
37 #define MX25_UART4_BASE_ADDR 0x50008000
38 #define MX25_UART5_BASE_ADDR 0x5002c000
40 #define MX25_CSPI3_BASE_ADDR 0x50004000
41 #define MX25_CSPI2_BASE_ADDR 0x50010000
42 #define MX25_FEC_BASE_ADDR 0x50038000
43 #define MX25_NFC_BASE_ADDR 0xbb000000
44 #define MX25_DRYICE_BASE_ADDR 0x53ffc000
45 #define MX25_LCDC_BASE_ADDR 0x53fbc000
47 #define MX25_INT_CSPI3 0
48 #define MX25_INT_I2C1 3
49 #define MX25_INT_I2C2 4
50 #define MX25_INT_UART4 5
51 #define MX25_INT_I2C3 10
52 #define MX25_INT_CSPI2 13
53 #define MX25_INT_CSPI1 14
54 #define MX25_INT_UART3 18
55 #define MX25_INT_DRYICE 25
56 #define MX25_INT_UART2 32
57 #define MX25_INT_NANDFC 33
58 #define MX25_INT_LCDC 39
59 #define MX25_INT_UART5 40
60 #define MX25_INT_UART1 45
61 #define MX25_INT_FEC 57
63 #if defined(IMX_NEEDS_DEPRECATED_SYMBOLS)
64 #define UART1_BASE_ADDR MX25_UART1_BASE_ADDR
65 #define UART2_BASE_ADDR MX25_UART2_BASE_ADDR
68 #endif /* ifndef __MACH_MX25_H__ */