2 * linux/arch/arm/plat-omap/dmtimer.c
4 * OMAP Dual-Mode Timers
6 * Copyright (C) 2005 Nokia Corporation
7 * OMAP2 support by Juha Yrjola
8 * API improvements and OMAP2 clock framework support by Timo Teras
10 * Copyright (C) 2009 Texas Instruments
11 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
13 * This program is free software; you can redistribute it and/or modify it
14 * under the terms of the GNU General Public License as published by the
15 * Free Software Foundation; either version 2 of the License, or (at your
16 * option) any later version.
18 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
19 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
20 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
21 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
23 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
25 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 * You should have received a copy of the GNU General Public License along
28 * with this program; if not, write to the Free Software Foundation, Inc.,
29 * 675 Mass Ave, Cambridge, MA 02139, USA.
32 #include <linux/init.h>
33 #include <linux/spinlock.h>
34 #include <linux/errno.h>
35 #include <linux/list.h>
36 #include <linux/clk.h>
37 #include <linux/delay.h>
39 #include <linux/module.h>
40 #include <mach/hardware.h>
41 #include <plat/dmtimer.h>
42 #include <mach/irqs.h>
44 /* register offsets */
45 #define _OMAP_TIMER_ID_OFFSET 0x00
46 #define _OMAP_TIMER_OCP_CFG_OFFSET 0x10
47 #define _OMAP_TIMER_SYS_STAT_OFFSET 0x14
48 #define _OMAP_TIMER_STAT_OFFSET 0x18
49 #define _OMAP_TIMER_INT_EN_OFFSET 0x1c
50 #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
51 #define _OMAP_TIMER_CTRL_OFFSET 0x24
52 #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
53 #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
54 #define OMAP_TIMER_CTRL_PT (1 << 12)
55 #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
56 #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
57 #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
58 #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
59 #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
60 #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
61 #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
62 #define OMAP_TIMER_CTRL_POSTED (1 << 2)
63 #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
64 #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
65 #define _OMAP_TIMER_COUNTER_OFFSET 0x28
66 #define _OMAP_TIMER_LOAD_OFFSET 0x2c
67 #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
68 #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
69 #define WP_NONE 0 /* no write pending bit */
70 #define WP_TCLR (1 << 0)
71 #define WP_TCRR (1 << 1)
72 #define WP_TLDR (1 << 2)
73 #define WP_TTGR (1 << 3)
74 #define WP_TMAR (1 << 4)
75 #define WP_TPIR (1 << 5)
76 #define WP_TNIR (1 << 6)
77 #define WP_TCVR (1 << 7)
78 #define WP_TOCR (1 << 8)
79 #define WP_TOWR (1 << 9)
80 #define _OMAP_TIMER_MATCH_OFFSET 0x38
81 #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
82 #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
83 #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
84 #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
85 #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
86 #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
87 #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
88 #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
90 /* register offsets with the write pending bit encoded */
93 #define OMAP_TIMER_ID_REG (_OMAP_TIMER_ID_OFFSET \
94 | (WP_NONE << WPSHIFT))
96 #define OMAP_TIMER_OCP_CFG_REG (_OMAP_TIMER_OCP_CFG_OFFSET \
97 | (WP_NONE << WPSHIFT))
99 #define OMAP_TIMER_SYS_STAT_REG (_OMAP_TIMER_SYS_STAT_OFFSET \
100 | (WP_NONE << WPSHIFT))
102 #define OMAP_TIMER_STAT_REG (_OMAP_TIMER_STAT_OFFSET \
103 | (WP_NONE << WPSHIFT))
105 #define OMAP_TIMER_INT_EN_REG (_OMAP_TIMER_INT_EN_OFFSET \
106 | (WP_NONE << WPSHIFT))
108 #define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
109 | (WP_NONE << WPSHIFT))
111 #define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
112 | (WP_TCLR << WPSHIFT))
114 #define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
115 | (WP_TCRR << WPSHIFT))
117 #define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
118 | (WP_TLDR << WPSHIFT))
120 #define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
121 | (WP_TTGR << WPSHIFT))
123 #define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
124 | (WP_NONE << WPSHIFT))
126 #define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
127 | (WP_TMAR << WPSHIFT))
129 #define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
130 | (WP_NONE << WPSHIFT))
132 #define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
133 | (WP_NONE << WPSHIFT))
135 #define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
136 | (WP_NONE << WPSHIFT))
138 #define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
139 | (WP_TPIR << WPSHIFT))
141 #define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
142 | (WP_TNIR << WPSHIFT))
144 #define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
145 | (WP_TCVR << WPSHIFT))
147 #define OMAP_TIMER_TICK_INT_MASK_SET_REG \
148 (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
150 #define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
151 (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
153 struct omap_dm_timer {
154 unsigned long phys_base;
156 #ifdef CONFIG_ARCH_OMAP2PLUS
157 struct clk *iclk, *fclk;
159 void __iomem *io_base;
165 static int dm_timer_count;
167 #ifdef CONFIG_ARCH_OMAP1
168 static struct omap_dm_timer omap1_dm_timers[] = {
169 { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
170 { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
171 { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
172 { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
173 { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
174 { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
175 { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
176 { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
179 static const int omap1_dm_timer_count = ARRAY_SIZE(omap1_dm_timers);
182 #define omap1_dm_timers NULL
183 #define omap1_dm_timer_count 0
184 #endif /* CONFIG_ARCH_OMAP1 */
186 #ifdef CONFIG_ARCH_OMAP2
187 static struct omap_dm_timer omap2_dm_timers[] = {
188 { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
189 { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
190 { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
191 { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
192 { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
193 { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
194 { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
195 { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
196 { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
197 { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
198 { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
199 { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
202 static const char *omap2_dm_source_names[] __initdata = {
209 static struct clk *omap2_dm_source_clocks[3];
210 static const int omap2_dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
213 #define omap2_dm_timers NULL
214 #define omap2_dm_timer_count 0
215 #define omap2_dm_source_names NULL
216 #define omap2_dm_source_clocks NULL
217 #endif /* CONFIG_ARCH_OMAP2 */
219 #ifdef CONFIG_ARCH_OMAP3
220 static struct omap_dm_timer omap3_dm_timers[] = {
221 { .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
222 { .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
223 { .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
224 { .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
225 { .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
226 { .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
227 { .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
228 { .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
229 { .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
230 { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
231 { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
232 { .phys_base = 0x48304000, .irq = INT_34XX_GPT12_IRQ },
235 static const char *omap3_dm_source_names[] __initdata = {
241 static struct clk *omap3_dm_source_clocks[2];
242 static const int omap3_dm_timer_count = ARRAY_SIZE(omap3_dm_timers);
245 #define omap3_dm_timers NULL
246 #define omap3_dm_timer_count 0
247 #define omap3_dm_source_names NULL
248 #define omap3_dm_source_clocks NULL
249 #endif /* CONFIG_ARCH_OMAP3 */
251 #ifdef CONFIG_ARCH_OMAP4
252 static struct omap_dm_timer omap4_dm_timers[] = {
253 { .phys_base = 0x4a318000, .irq = OMAP44XX_IRQ_GPT1 },
254 { .phys_base = 0x48032000, .irq = OMAP44XX_IRQ_GPT2 },
255 { .phys_base = 0x48034000, .irq = OMAP44XX_IRQ_GPT3 },
256 { .phys_base = 0x48036000, .irq = OMAP44XX_IRQ_GPT4 },
257 { .phys_base = 0x40138000, .irq = OMAP44XX_IRQ_GPT5 },
258 { .phys_base = 0x4013a000, .irq = OMAP44XX_IRQ_GPT6 },
259 { .phys_base = 0x4013a000, .irq = OMAP44XX_IRQ_GPT7 },
260 { .phys_base = 0x4013e000, .irq = OMAP44XX_IRQ_GPT8 },
261 { .phys_base = 0x4803e000, .irq = OMAP44XX_IRQ_GPT9 },
262 { .phys_base = 0x48086000, .irq = OMAP44XX_IRQ_GPT10 },
263 { .phys_base = 0x48088000, .irq = OMAP44XX_IRQ_GPT11 },
264 { .phys_base = 0x4a320000, .irq = OMAP44XX_IRQ_GPT12 },
266 static const char *omap4_dm_source_names[] __initdata = {
271 static struct clk *omap4_dm_source_clocks[2];
272 static const int omap4_dm_timer_count = ARRAY_SIZE(omap4_dm_timers);
275 #define omap4_dm_timers NULL
276 #define omap4_dm_timer_count 0
277 #define omap4_dm_source_names NULL
278 #define omap4_dm_source_clocks NULL
279 #endif /* CONFIG_ARCH_OMAP4 */
281 static struct omap_dm_timer *dm_timers;
282 static const char **dm_source_names;
283 static struct clk **dm_source_clocks;
285 static spinlock_t dm_timer_lock;
288 * Reads timer registers in posted and non-posted mode. The posted mode bit
289 * is encoded in reg. Note that in posted mode write pending bit must be
290 * checked. Otherwise a read of a non completed write will produce an error.
292 static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
295 while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
298 return readl(timer->io_base + (reg & 0xff));
302 * Writes timer registers in posted and non-posted mode. The posted mode bit
303 * is encoded in reg. Note that in posted mode the write pending bit must be
304 * checked. Otherwise a write on a register which has a pending write will be
307 static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
311 while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
314 writel(value, timer->io_base + (reg & 0xff));
317 static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
322 while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
325 printk(KERN_ERR "Timer failed to reset\n");
331 static void omap_dm_timer_reset(struct omap_dm_timer *timer)
335 if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
336 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
337 omap_dm_timer_wait_for_reset(timer);
339 omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
341 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
342 l |= 0x02 << 3; /* Set to smart-idle mode */
343 l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
346 * Enable wake-up on OMAP2 CPUs.
348 if (cpu_class_is_omap2())
350 omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
352 /* Match hardware reset default of posted mode */
353 omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
354 OMAP_TIMER_CTRL_POSTED);
358 static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
360 omap_dm_timer_enable(timer);
361 omap_dm_timer_reset(timer);
364 struct omap_dm_timer *omap_dm_timer_request(void)
366 struct omap_dm_timer *timer = NULL;
370 spin_lock_irqsave(&dm_timer_lock, flags);
371 for (i = 0; i < dm_timer_count; i++) {
372 if (dm_timers[i].reserved)
375 timer = &dm_timers[i];
379 spin_unlock_irqrestore(&dm_timer_lock, flags);
382 omap_dm_timer_prepare(timer);
386 EXPORT_SYMBOL_GPL(omap_dm_timer_request);
388 struct omap_dm_timer *omap_dm_timer_request_specific(int id)
390 struct omap_dm_timer *timer;
393 spin_lock_irqsave(&dm_timer_lock, flags);
394 if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
395 spin_unlock_irqrestore(&dm_timer_lock, flags);
396 printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
397 __FILE__, __LINE__, __func__, id);
402 timer = &dm_timers[id-1];
404 spin_unlock_irqrestore(&dm_timer_lock, flags);
406 omap_dm_timer_prepare(timer);
410 EXPORT_SYMBOL_GPL(omap_dm_timer_request_specific);
412 void omap_dm_timer_free(struct omap_dm_timer *timer)
414 omap_dm_timer_enable(timer);
415 omap_dm_timer_reset(timer);
416 omap_dm_timer_disable(timer);
418 WARN_ON(!timer->reserved);
421 EXPORT_SYMBOL_GPL(omap_dm_timer_free);
423 void omap_dm_timer_enable(struct omap_dm_timer *timer)
428 #ifdef CONFIG_ARCH_OMAP2PLUS
429 if (cpu_class_is_omap2()) {
430 clk_enable(timer->fclk);
431 clk_enable(timer->iclk);
437 EXPORT_SYMBOL_GPL(omap_dm_timer_enable);
439 void omap_dm_timer_disable(struct omap_dm_timer *timer)
444 #ifdef CONFIG_ARCH_OMAP2PLUS
445 if (cpu_class_is_omap2()) {
446 clk_disable(timer->iclk);
447 clk_disable(timer->fclk);
453 EXPORT_SYMBOL_GPL(omap_dm_timer_disable);
455 int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
459 EXPORT_SYMBOL_GPL(omap_dm_timer_get_irq);
461 #if defined(CONFIG_ARCH_OMAP1)
464 * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
465 * @inputmask: current value of idlect mask
467 __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
471 /* If ARMXOR cannot be idled this function call is unnecessary */
472 if (!(inputmask & (1 << 1)))
475 /* If any active timer is using ARMXOR return modified mask */
476 for (i = 0; i < dm_timer_count; i++) {
479 l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
480 if (l & OMAP_TIMER_CTRL_ST) {
481 if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
482 inputmask &= ~(1 << 1);
484 inputmask &= ~(1 << 2);
490 EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
494 struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
498 EXPORT_SYMBOL_GPL(omap_dm_timer_get_fclk);
500 __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
506 EXPORT_SYMBOL_GPL(omap_dm_timer_modify_idlect_mask);
510 void omap_dm_timer_trigger(struct omap_dm_timer *timer)
512 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
514 EXPORT_SYMBOL_GPL(omap_dm_timer_trigger);
516 void omap_dm_timer_start(struct omap_dm_timer *timer)
520 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
521 if (!(l & OMAP_TIMER_CTRL_ST)) {
522 l |= OMAP_TIMER_CTRL_ST;
523 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
526 EXPORT_SYMBOL_GPL(omap_dm_timer_start);
528 void omap_dm_timer_stop(struct omap_dm_timer *timer)
532 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
533 if (l & OMAP_TIMER_CTRL_ST) {
535 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
536 #ifdef CONFIG_ARCH_OMAP2PLUS
537 /* Readback to make sure write has completed */
538 omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
540 * Wait for functional clock period x 3.5 to make sure that
543 udelay(3500000 / clk_get_rate(timer->fclk) + 1);
546 /* Ack possibly pending interrupt */
547 omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG,
548 OMAP_TIMER_INT_OVERFLOW);
550 EXPORT_SYMBOL_GPL(omap_dm_timer_stop);
552 #ifdef CONFIG_ARCH_OMAP1
554 int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
556 int n = (timer - dm_timers) << 1;
559 l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
561 omap_writel(l, MOD_CONF_CTRL_1);
565 EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
569 int omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
573 if (source < 0 || source >= 3)
576 clk_disable(timer->fclk);
577 ret = clk_set_parent(timer->fclk, dm_source_clocks[source]);
578 clk_enable(timer->fclk);
581 * When the functional clock disappears, too quick writes seem
582 * to cause an abort. XXX Is this still necessary?
588 EXPORT_SYMBOL_GPL(omap_dm_timer_set_source);
592 void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
597 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
599 l |= OMAP_TIMER_CTRL_AR;
601 l &= ~OMAP_TIMER_CTRL_AR;
602 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
603 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
605 omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
607 EXPORT_SYMBOL_GPL(omap_dm_timer_set_load);
609 /* Optimized set_load which removes costly spin wait in timer_start */
610 void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
615 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
617 l |= OMAP_TIMER_CTRL_AR;
618 omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
620 l &= ~OMAP_TIMER_CTRL_AR;
622 l |= OMAP_TIMER_CTRL_ST;
624 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load);
625 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
627 EXPORT_SYMBOL_GPL(omap_dm_timer_set_load_start);
629 void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
634 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
636 l |= OMAP_TIMER_CTRL_CE;
638 l &= ~OMAP_TIMER_CTRL_CE;
639 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
640 omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
642 EXPORT_SYMBOL_GPL(omap_dm_timer_set_match);
644 void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
645 int toggle, int trigger)
649 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
650 l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
651 OMAP_TIMER_CTRL_PT | (0x03 << 10));
653 l |= OMAP_TIMER_CTRL_SCPWM;
655 l |= OMAP_TIMER_CTRL_PT;
657 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
659 EXPORT_SYMBOL_GPL(omap_dm_timer_set_pwm);
661 void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
665 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
666 l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
667 if (prescaler >= 0x00 && prescaler <= 0x07) {
668 l |= OMAP_TIMER_CTRL_PRE;
671 omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
673 EXPORT_SYMBOL_GPL(omap_dm_timer_set_prescaler);
675 void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
678 omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
679 omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
681 EXPORT_SYMBOL_GPL(omap_dm_timer_set_int_enable);
683 unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
687 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
691 EXPORT_SYMBOL_GPL(omap_dm_timer_read_status);
693 void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
695 omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
697 EXPORT_SYMBOL_GPL(omap_dm_timer_write_status);
699 unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
703 l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
707 EXPORT_SYMBOL_GPL(omap_dm_timer_read_counter);
709 void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
711 omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
713 EXPORT_SYMBOL_GPL(omap_dm_timer_write_counter);
715 int omap_dm_timers_active(void)
719 for (i = 0; i < dm_timer_count; i++) {
720 struct omap_dm_timer *timer;
722 timer = &dm_timers[i];
727 if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
728 OMAP_TIMER_CTRL_ST) {
734 EXPORT_SYMBOL_GPL(omap_dm_timers_active);
736 int __init omap_dm_timer_init(void)
738 struct omap_dm_timer *timer;
739 int i, map_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
741 if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
744 spin_lock_init(&dm_timer_lock);
746 if (cpu_class_is_omap1()) {
747 dm_timers = omap1_dm_timers;
748 dm_timer_count = omap1_dm_timer_count;
750 } else if (cpu_is_omap24xx()) {
751 dm_timers = omap2_dm_timers;
752 dm_timer_count = omap2_dm_timer_count;
753 dm_source_names = omap2_dm_source_names;
754 dm_source_clocks = omap2_dm_source_clocks;
755 } else if (cpu_is_omap34xx()) {
756 dm_timers = omap3_dm_timers;
757 dm_timer_count = omap3_dm_timer_count;
758 dm_source_names = omap3_dm_source_names;
759 dm_source_clocks = omap3_dm_source_clocks;
760 } else if (cpu_is_omap44xx()) {
761 dm_timers = omap4_dm_timers;
762 dm_timer_count = omap4_dm_timer_count;
763 dm_source_names = omap4_dm_source_names;
764 dm_source_clocks = omap4_dm_source_clocks;
767 if (cpu_class_is_omap2())
768 for (i = 0; dm_source_names[i] != NULL; i++)
769 dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
771 if (cpu_is_omap243x())
772 dm_timers[0].phys_base = 0x49018000;
774 for (i = 0; i < dm_timer_count; i++) {
775 timer = &dm_timers[i];
777 /* Static mapping, never released */
778 timer->io_base = ioremap(timer->phys_base, map_size);
779 BUG_ON(!timer->io_base);
781 #ifdef CONFIG_ARCH_OMAP2PLUS
782 if (cpu_class_is_omap2()) {
784 sprintf(clk_name, "gpt%d_ick", i + 1);
785 timer->iclk = clk_get(NULL, clk_name);
786 sprintf(clk_name, "gpt%d_fck", i + 1);
787 timer->fclk = clk_get(NULL, clk_name);