]> git.karo-electronics.de Git - karo-tx-linux.git/blob - arch/arm/plat-samsung/include/plat/uncompress.h
Merge tag 'hda-switcheroo' of git://git.kernel.org/pub/scm/linux/kernel/git/tiwai...
[karo-tx-linux.git] / arch / arm / plat-samsung / include / plat / uncompress.h
1 /* arch/arm/plat-samsung/include/plat/uncompress.h
2  *
3  * Copyright 2003, 2007 Simtec Electronics
4  *      http://armlinux.simtec.co.uk/
5  *      Ben Dooks <ben@simtec.co.uk>
6  *
7  * S3C - uncompress code
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12 */
13
14 #ifndef __ASM_PLAT_UNCOMPRESS_H
15 #define __ASM_PLAT_UNCOMPRESS_H
16
17 typedef unsigned int upf_t;     /* cannot include linux/serial_core.h */
18
19 /* uart setup */
20
21 unsigned int fifo_mask;
22 unsigned int fifo_max;
23
24 /* forward declerations */
25
26 static void arch_detect_cpu(void);
27
28 /* defines for UART registers */
29
30 #include <plat/regs-serial.h>
31 #include <plat/regs-watchdog.h>
32
33 /* working in physical space... */
34 #undef S3C2410_WDOGREG
35 #define S3C2410_WDOGREG(x) ((S3C24XX_PA_WATCHDOG + (x)))
36
37 /* how many bytes we allow into the FIFO at a time in FIFO mode */
38 #define FIFO_MAX         (14)
39
40 #ifdef S3C_PA_UART
41 #define uart_base S3C_PA_UART + (S3C_UART_OFFSET * CONFIG_S3C_LOWLEVEL_UART_PORT)
42 #endif
43
44 static __inline__ void
45 uart_wr(unsigned int reg, unsigned int val)
46 {
47         volatile unsigned int *ptr;
48
49         ptr = (volatile unsigned int *)(reg + uart_base);
50         *ptr = val;
51 }
52
53 static __inline__ unsigned int
54 uart_rd(unsigned int reg)
55 {
56         volatile unsigned int *ptr;
57
58         ptr = (volatile unsigned int *)(reg + uart_base);
59         return *ptr;
60 }
61
62 /* we can deal with the case the UARTs are being run
63  * in FIFO mode, so that we don't hold up our execution
64  * waiting for tx to happen...
65 */
66
67 static void putc(int ch)
68 {
69         if (uart_rd(S3C2410_UFCON) & S3C2410_UFCON_FIFOMODE) {
70                 int level;
71
72                 while (1) {
73                         level = uart_rd(S3C2410_UFSTAT);
74                         level &= fifo_mask;
75
76                         if (level < fifo_max)
77                                 break;
78                 }
79
80         } else {
81                 /* not using fifos */
82
83                 while ((uart_rd(S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE) != S3C2410_UTRSTAT_TXE)
84                         barrier();
85         }
86
87         /* write byte to transmission register */
88         uart_wr(S3C2410_UTXH, ch);
89 }
90
91 static inline void flush(void)
92 {
93 }
94
95 #define __raw_writel(d, ad)                     \
96         do {                                                    \
97                 *((volatile unsigned int __force *)(ad)) = (d); \
98         } while (0)
99
100 /* CONFIG_S3C_BOOT_WATCHDOG
101  *
102  * Simple boot-time watchdog setup, to reboot the system if there is
103  * any problem with the boot process
104 */
105
106 #ifdef CONFIG_S3C_BOOT_WATCHDOG
107
108 #define WDOG_COUNT (0xff00)
109
110 static inline void arch_decomp_wdog(void)
111 {
112         __raw_writel(WDOG_COUNT, S3C2410_WTCNT);
113 }
114
115 static void arch_decomp_wdog_start(void)
116 {
117         __raw_writel(WDOG_COUNT, S3C2410_WTDAT);
118         __raw_writel(WDOG_COUNT, S3C2410_WTCNT);
119         __raw_writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128 | S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x80), S3C2410_WTCON);
120 }
121
122 #else
123 #define arch_decomp_wdog_start()
124 #define arch_decomp_wdog()
125 #endif
126
127 #ifdef CONFIG_S3C_BOOT_ERROR_RESET
128
129 static void arch_decomp_error(const char *x)
130 {
131         putstr("\n\n");
132         putstr(x);
133         putstr("\n\n -- System resetting\n");
134
135         __raw_writel(0x4000, S3C2410_WTDAT);
136         __raw_writel(0x4000, S3C2410_WTCNT);
137         __raw_writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128 | S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x40), S3C2410_WTCON);
138
139         while(1);
140 }
141
142 #define arch_error arch_decomp_error
143 #endif
144
145 #ifdef CONFIG_S3C_BOOT_UART_FORCE_FIFO
146 static inline void arch_enable_uart_fifo(void)
147 {
148         u32 fifocon = uart_rd(S3C2410_UFCON);
149
150         if (!(fifocon & S3C2410_UFCON_FIFOMODE)) {
151                 fifocon |= S3C2410_UFCON_RESETBOTH;
152                 uart_wr(S3C2410_UFCON, fifocon);
153
154                 /* wait for fifo reset to complete */
155                 while (1) {
156                         fifocon = uart_rd(S3C2410_UFCON);
157                         if (!(fifocon & S3C2410_UFCON_RESETBOTH))
158                                 break;
159                 }
160         }
161 }
162 #else
163 #define arch_enable_uart_fifo() do { } while(0)
164 #endif
165
166
167 static void
168 arch_decomp_setup(void)
169 {
170         /* we may need to setup the uart(s) here if we are not running
171          * on an BAST... the BAST will have left the uarts configured
172          * after calling linux.
173          */
174
175         arch_detect_cpu();
176         arch_decomp_wdog_start();
177
178         /* Enable the UART FIFOs if they where not enabled and our
179          * configuration says we should turn them on.
180          */
181
182         arch_enable_uart_fifo();
183 }
184
185
186 #endif /* __ASM_PLAT_UNCOMPRESS_H */