3 select ACPI_CCA_REQUIRED if ACPI
4 select ACPI_GENERIC_GSI if ACPI
5 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
6 select ARCH_HAS_DEVMEM_IS_ALLOWED
7 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
8 select ARCH_HAS_ELF_RANDOMIZE
9 select ARCH_HAS_GCOV_PROFILE_ALL
10 select ARCH_HAS_SG_CHAIN
11 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
12 select ARCH_USE_CMPXCHG_LOCKREF
13 select ARCH_SUPPORTS_ATOMIC_RMW
14 select ARCH_WANT_OPTIONAL_GPIOLIB
15 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
16 select ARCH_WANT_FRAME_POINTERS
17 select ARCH_HAS_UBSAN_SANITIZE_ALL
21 select AUDIT_ARCH_COMPAT_GENERIC
22 select ARM_GIC_V2M if PCI_MSI
24 select ARM_GIC_V3_ITS if PCI_MSI
26 select BUILDTIME_EXTABLE_SORT
27 select CLONE_BACKWARDS
29 select CPU_PM if (SUSPEND || CPU_IDLE)
30 select DCACHE_WORD_ACCESS
33 select GENERIC_ALLOCATOR
34 select GENERIC_CLOCKEVENTS
35 select GENERIC_CLOCKEVENTS_BROADCAST
36 select GENERIC_CPU_AUTOPROBE
37 select GENERIC_EARLY_IOREMAP
38 select GENERIC_IDLE_POLL_SETUP
39 select GENERIC_IRQ_PROBE
40 select GENERIC_IRQ_SHOW
41 select GENERIC_IRQ_SHOW_LEVEL
42 select GENERIC_PCI_IOMAP
43 select GENERIC_SCHED_CLOCK
44 select GENERIC_SMP_IDLE_THREAD
45 select GENERIC_STRNCPY_FROM_USER
46 select GENERIC_STRNLEN_USER
47 select GENERIC_TIME_VSYSCALL
48 select HANDLE_DOMAIN_IRQ
49 select HARDIRQS_SW_RESEND
50 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
51 select HAVE_ARCH_AUDITSYSCALL
52 select HAVE_ARCH_BITREVERSE
53 select HAVE_ARCH_JUMP_LABEL
54 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
56 select HAVE_ARCH_MMAP_RND_BITS
57 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
58 select HAVE_ARCH_SECCOMP_FILTER
59 select HAVE_ARCH_TRACEHOOK
61 select HAVE_C_RECORDMCOUNT
62 select HAVE_CC_STACKPROTECTOR
63 select HAVE_CMPXCHG_DOUBLE
64 select HAVE_CMPXCHG_LOCAL
65 select HAVE_DEBUG_BUGVERBOSE
66 select HAVE_DEBUG_KMEMLEAK
67 select HAVE_DMA_API_DEBUG
68 select HAVE_DMA_CONTIGUOUS
69 select HAVE_DYNAMIC_FTRACE
70 select HAVE_EFFICIENT_UNALIGNED_ACCESS
71 select HAVE_FTRACE_MCOUNT_RECORD
72 select HAVE_FUNCTION_TRACER
73 select HAVE_FUNCTION_GRAPH_TRACER
74 select HAVE_GENERIC_DMA_COHERENT
75 select HAVE_HW_BREAKPOINT if PERF_EVENTS
76 select HAVE_IRQ_TIME_ACCOUNTING
78 select HAVE_PATA_PLATFORM
79 select HAVE_PERF_EVENTS
81 select HAVE_PERF_USER_STACK_DUMP
82 select HAVE_RCU_TABLE_FREE
83 select HAVE_SYSCALL_TRACEPOINTS
84 select IOMMU_DMA if IOMMU_SUPPORT
86 select IRQ_FORCED_THREADING
87 select MODULES_USE_ELF_RELA
90 select OF_EARLY_FLATTREE
91 select OF_RESERVED_MEM
92 select PERF_USE_VMALLOC
97 select SYSCTL_EXCEPTION_TRACE
98 select HAVE_CONTEXT_TRACKING
101 ARM 64-bit (AArch64) Linux support.
106 config ARCH_PHYS_ADDR_T_64BIT
112 config ARCH_MMAP_RND_BITS_MIN
113 default 14 if ARM64_64K_PAGES
114 default 16 if ARM64_16K_PAGES
117 # max bits determined by the following formula:
118 # VA_BITS - PAGE_SHIFT - 3
119 config ARCH_MMAP_RND_BITS_MAX
120 default 19 if ARM64_VA_BITS=36
121 default 24 if ARM64_VA_BITS=39
122 default 27 if ARM64_VA_BITS=42
123 default 30 if ARM64_VA_BITS=47
124 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
125 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
126 default 33 if ARM64_VA_BITS=48
127 default 14 if ARM64_64K_PAGES
128 default 16 if ARM64_16K_PAGES
131 config ARCH_MMAP_RND_COMPAT_BITS_MIN
132 default 7 if ARM64_64K_PAGES
133 default 9 if ARM64_16K_PAGES
136 config ARCH_MMAP_RND_COMPAT_BITS_MAX
142 config STACKTRACE_SUPPORT
145 config ILLEGAL_POINTER_VALUE
147 default 0xdead000000000000
149 config LOCKDEP_SUPPORT
152 config TRACE_IRQFLAGS_SUPPORT
155 config RWSEM_XCHGADD_ALGORITHM
162 config GENERIC_BUG_RELATIVE_POINTERS
164 depends on GENERIC_BUG
166 config GENERIC_HWEIGHT
172 config GENERIC_CALIBRATE_DELAY
178 config HAVE_GENERIC_RCU_GUP
181 config ARCH_DMA_ADDR_T_64BIT
184 config NEED_DMA_MAP_STATE
187 config NEED_SG_DMA_LENGTH
199 config KERNEL_MODE_NEON
202 config FIX_EARLYCON_MEM
205 config PGTABLE_LEVELS
207 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
208 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
209 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
210 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
211 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
212 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
214 source "init/Kconfig"
216 source "kernel/Kconfig.freezer"
218 source "arch/arm64/Kconfig.platforms"
225 This feature enables support for PCI bus system. If you say Y
226 here, the kernel will include drivers and infrastructure code
227 to support PCI bus devices.
232 config PCI_DOMAINS_GENERIC
238 source "drivers/pci/Kconfig"
239 source "drivers/pci/pcie/Kconfig"
240 source "drivers/pci/hotplug/Kconfig"
244 menu "Kernel Features"
246 menu "ARM errata workarounds via the alternatives framework"
248 config ARM64_ERRATUM_826319
249 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
252 This option adds an alternative code sequence to work around ARM
253 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
254 AXI master interface and an L2 cache.
256 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
257 and is unable to accept a certain write via this interface, it will
258 not progress on read data presented on the read data channel and the
261 The workaround promotes data cache clean instructions to
262 data cache clean-and-invalidate.
263 Please note that this does not necessarily enable the workaround,
264 as it depends on the alternative framework, which will only patch
265 the kernel if an affected CPU is detected.
269 config ARM64_ERRATUM_827319
270 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
273 This option adds an alternative code sequence to work around ARM
274 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
275 master interface and an L2 cache.
277 Under certain conditions this erratum can cause a clean line eviction
278 to occur at the same time as another transaction to the same address
279 on the AMBA 5 CHI interface, which can cause data corruption if the
280 interconnect reorders the two transactions.
282 The workaround promotes data cache clean instructions to
283 data cache clean-and-invalidate.
284 Please note that this does not necessarily enable the workaround,
285 as it depends on the alternative framework, which will only patch
286 the kernel if an affected CPU is detected.
290 config ARM64_ERRATUM_824069
291 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
294 This option adds an alternative code sequence to work around ARM
295 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
296 to a coherent interconnect.
298 If a Cortex-A53 processor is executing a store or prefetch for
299 write instruction at the same time as a processor in another
300 cluster is executing a cache maintenance operation to the same
301 address, then this erratum might cause a clean cache line to be
302 incorrectly marked as dirty.
304 The workaround promotes data cache clean instructions to
305 data cache clean-and-invalidate.
306 Please note that this option does not necessarily enable the
307 workaround, as it depends on the alternative framework, which will
308 only patch the kernel if an affected CPU is detected.
312 config ARM64_ERRATUM_819472
313 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
316 This option adds an alternative code sequence to work around ARM
317 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
318 present when it is connected to a coherent interconnect.
320 If the processor is executing a load and store exclusive sequence at
321 the same time as a processor in another cluster is executing a cache
322 maintenance operation to the same address, then this erratum might
323 cause data corruption.
325 The workaround promotes data cache clean instructions to
326 data cache clean-and-invalidate.
327 Please note that this does not necessarily enable the workaround,
328 as it depends on the alternative framework, which will only patch
329 the kernel if an affected CPU is detected.
333 config ARM64_ERRATUM_832075
334 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
337 This option adds an alternative code sequence to work around ARM
338 erratum 832075 on Cortex-A57 parts up to r1p2.
340 Affected Cortex-A57 parts might deadlock when exclusive load/store
341 instructions to Write-Back memory are mixed with Device loads.
343 The workaround is to promote device loads to use Load-Acquire
345 Please note that this does not necessarily enable the workaround,
346 as it depends on the alternative framework, which will only patch
347 the kernel if an affected CPU is detected.
351 config ARM64_ERRATUM_834220
352 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
356 This option adds an alternative code sequence to work around ARM
357 erratum 834220 on Cortex-A57 parts up to r1p2.
359 Affected Cortex-A57 parts might report a Stage 2 translation
360 fault as the result of a Stage 1 fault for load crossing a
361 page boundary when there is a permission or device memory
362 alignment fault at Stage 1 and a translation fault at Stage 2.
364 The workaround is to verify that the Stage 1 translation
365 doesn't generate a fault before handling the Stage 2 fault.
366 Please note that this does not necessarily enable the workaround,
367 as it depends on the alternative framework, which will only patch
368 the kernel if an affected CPU is detected.
372 config ARM64_ERRATUM_845719
373 bool "Cortex-A53: 845719: a load might read incorrect data"
377 This option adds an alternative code sequence to work around ARM
378 erratum 845719 on Cortex-A53 parts up to r0p4.
380 When running a compat (AArch32) userspace on an affected Cortex-A53
381 part, a load at EL0 from a virtual address that matches the bottom 32
382 bits of the virtual address used by a recent load at (AArch64) EL1
383 might return incorrect data.
385 The workaround is to write the contextidr_el1 register on exception
386 return to a 32-bit task.
387 Please note that this does not necessarily enable the workaround,
388 as it depends on the alternative framework, which will only patch
389 the kernel if an affected CPU is detected.
393 config ARM64_ERRATUM_843419
394 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
398 This option builds kernel modules using the large memory model in
399 order to avoid the use of the ADRP instruction, which can cause
400 a subsequent memory access to use an incorrect address on Cortex-A53
403 Note that the kernel itself must be linked with a version of ld
404 which fixes potentially affected ADRP instructions through the
409 config CAVIUM_ERRATUM_22375
410 bool "Cavium erratum 22375, 24313"
413 Enable workaround for erratum 22375, 24313.
415 This implements two gicv3-its errata workarounds for ThunderX. Both
416 with small impact affecting only ITS table allocation.
418 erratum 22375: only alloc 8MB table size
419 erratum 24313: ignore memory access type
421 The fixes are in ITS initialization and basically ignore memory access
422 type and table size provided by the TYPER and BASER registers.
426 config CAVIUM_ERRATUM_23154
427 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
430 The gicv3 of ThunderX requires a modified version for
431 reading the IAR status to ensure data synchronization
432 (access to icc_iar1_el1 is not sync'ed before and after).
441 default ARM64_4K_PAGES
443 Page size (translation granule) configuration.
445 config ARM64_4K_PAGES
448 This feature enables 4KB pages support.
450 config ARM64_16K_PAGES
453 The system will use 16KB pages support. AArch32 emulation
454 requires applications compiled with 16K (or a multiple of 16K)
457 config ARM64_64K_PAGES
460 This feature enables 64KB pages support (4KB by default)
461 allowing only two levels of page tables and faster TLB
462 look-up. AArch32 emulation requires applications compiled
463 with 64K aligned segments.
468 prompt "Virtual address space size"
469 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
470 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
471 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
473 Allows choosing one of multiple possible virtual address
474 space sizes. The level of translation table is determined by
475 a combination of page size and virtual address space size.
477 config ARM64_VA_BITS_36
478 bool "36-bit" if EXPERT
479 depends on ARM64_16K_PAGES
481 config ARM64_VA_BITS_39
483 depends on ARM64_4K_PAGES
485 config ARM64_VA_BITS_42
487 depends on ARM64_64K_PAGES
489 config ARM64_VA_BITS_47
491 depends on ARM64_16K_PAGES
493 config ARM64_VA_BITS_48
500 default 36 if ARM64_VA_BITS_36
501 default 39 if ARM64_VA_BITS_39
502 default 42 if ARM64_VA_BITS_42
503 default 47 if ARM64_VA_BITS_47
504 default 48 if ARM64_VA_BITS_48
506 config CPU_BIG_ENDIAN
507 bool "Build big-endian kernel"
509 Say Y if you plan on running a kernel in big-endian mode.
512 bool "Multi-core scheduler support"
514 Multi-core scheduler support improves the CPU scheduler's decision
515 making when dealing with multi-core CPU chips at a cost of slightly
516 increased overhead in some places. If unsure say N here.
519 bool "SMT scheduler support"
521 Improves the CPU scheduler's decision making when dealing with
522 MultiThreading at a cost of slightly increased overhead in some
523 places. If unsure say N here.
526 int "Maximum number of CPUs (2-4096)"
528 # These have to remain sorted largest to smallest
532 bool "Support for hot-pluggable CPUs"
533 select GENERIC_IRQ_MIGRATION
535 Say Y here to experiment with turning CPUs off and on. CPUs
536 can be controlled through /sys/devices/system/cpu.
538 source kernel/Kconfig.preempt
539 source kernel/Kconfig.hz
541 config ARCH_HAS_HOLES_MEMORYMODEL
542 def_bool y if SPARSEMEM
544 config ARCH_SPARSEMEM_ENABLE
546 select SPARSEMEM_VMEMMAP_ENABLE
548 config ARCH_SPARSEMEM_DEFAULT
549 def_bool ARCH_SPARSEMEM_ENABLE
551 config ARCH_SELECT_MEMORY_MODEL
552 def_bool ARCH_SPARSEMEM_ENABLE
554 config HAVE_ARCH_PFN_VALID
555 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
557 config HW_PERF_EVENTS
561 config SYS_SUPPORTS_HUGETLBFS
564 config ARCH_WANT_HUGE_PMD_SHARE
565 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
567 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
570 config ARCH_HAS_CACHE_LINE_SIZE
576 bool "Enable seccomp to safely compute untrusted bytecode"
578 This kernel feature is useful for number crunching applications
579 that may need to compute untrusted bytecode during their
580 execution. By using pipes or other transports made available to
581 the process as file descriptors supporting the read/write
582 syscalls, it's possible to isolate those applications in
583 their own address space using seccomp. Once seccomp is
584 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
585 and the task is only allowed to execute a few safe syscalls
586 defined by each seccomp mode.
589 bool "Enable paravirtualization code"
591 This changes the kernel so it can modify itself when it is run
592 under a hypervisor, potentially improving performance significantly
593 over full virtualization.
595 config PARAVIRT_TIME_ACCOUNTING
596 bool "Paravirtual steal time accounting"
600 Select this option to enable fine granularity task steal time
601 accounting. Time spent executing other tasks in parallel with
602 the current vCPU is discounted from the vCPU power. To account for
603 that, there can be a small performance impact.
605 If in doubt, say N here.
612 bool "Xen guest support on ARM64"
613 depends on ARM64 && OF
617 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
619 config FORCE_MAX_ZONEORDER
621 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
622 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
625 The kernel memory allocator divides physically contiguous memory
626 blocks into "zones", where each zone is a power of two number of
627 pages. This option selects the largest power of two that the kernel
628 keeps in the memory allocator. If you need to allocate very large
629 blocks of physically contiguous memory, then you may need to
632 This config option is actually maximum order plus one. For example,
633 a value of 11 means that the largest free memory block is 2^10 pages.
635 We make sure that we can allocate upto a HugePage size for each configuration.
637 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
639 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
640 4M allocations matching the default size used by generic code.
642 menuconfig ARMV8_DEPRECATED
643 bool "Emulate deprecated/obsolete ARMv8 instructions"
646 Legacy software support may require certain instructions
647 that have been deprecated or obsoleted in the architecture.
649 Enable this config to enable selective emulation of these
657 bool "Emulate SWP/SWPB instructions"
659 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
660 they are always undefined. Say Y here to enable software
661 emulation of these instructions for userspace using LDXR/STXR.
663 In some older versions of glibc [<=2.8] SWP is used during futex
664 trylock() operations with the assumption that the code will not
665 be preempted. This invalid assumption may be more likely to fail
666 with SWP emulation enabled, leading to deadlock of the user
669 NOTE: when accessing uncached shared regions, LDXR/STXR rely
670 on an external transaction monitoring block called a global
671 monitor to maintain update atomicity. If your system does not
672 implement a global monitor, this option can cause programs that
673 perform SWP operations to uncached memory to deadlock.
677 config CP15_BARRIER_EMULATION
678 bool "Emulate CP15 Barrier instructions"
680 The CP15 barrier instructions - CP15ISB, CP15DSB, and
681 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
682 strongly recommended to use the ISB, DSB, and DMB
683 instructions instead.
685 Say Y here to enable software emulation of these
686 instructions for AArch32 userspace code. When this option is
687 enabled, CP15 barrier usage is traced which can help
688 identify software that needs updating.
692 config SETEND_EMULATION
693 bool "Emulate SETEND instruction"
695 The SETEND instruction alters the data-endianness of the
696 AArch32 EL0, and is deprecated in ARMv8.
698 Say Y here to enable software emulation of the instruction
699 for AArch32 userspace code.
701 Note: All the cpus on the system must have mixed endian support at EL0
702 for this feature to be enabled. If a new CPU - which doesn't support mixed
703 endian - is hotplugged in after this feature has been enabled, there could
704 be unexpected results in the applications.
709 menu "ARMv8.1 architectural features"
711 config ARM64_HW_AFDBM
712 bool "Support for hardware updates of the Access and Dirty page flags"
715 The ARMv8.1 architecture extensions introduce support for
716 hardware updates of the access and dirty information in page
717 table entries. When enabled in TCR_EL1 (HA and HD bits) on
718 capable processors, accesses to pages with PTE_AF cleared will
719 set this bit instead of raising an access flag fault.
720 Similarly, writes to read-only pages with the DBM bit set will
721 clear the read-only bit (AP[2]) instead of raising a
724 Kernels built with this configuration option enabled continue
725 to work on pre-ARMv8.1 hardware and the performance impact is
726 minimal. If unsure, say Y.
729 bool "Enable support for Privileged Access Never (PAN)"
732 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
733 prevents the kernel or hypervisor from accessing user-space (EL0)
736 Choosing this option will cause any unprotected (not using
737 copy_to_user et al) memory access to fail with a permission fault.
739 The feature is detected at runtime, and will remain as a 'nop'
740 instruction if the cpu does not implement the feature.
742 config ARM64_LSE_ATOMICS
743 bool "Atomic instructions"
745 As part of the Large System Extensions, ARMv8.1 introduces new
746 atomic instructions that are designed specifically to scale in
749 Say Y here to make use of these instructions for the in-kernel
750 atomic routines. This incurs a small overhead on CPUs that do
751 not support these instructions and requires the kernel to be
752 built with binutils >= 2.25.
760 config ARM64_ACPI_PARKING_PROTOCOL
761 bool "Enable support for the ARM64 ACPI parking protocol"
764 Enable support for the ARM64 ACPI parking protocol. If disabled
765 the kernel will not allow booting through the ARM64 ACPI parking
766 protocol even if the corresponding data is present in the ACPI
770 string "Default kernel command string"
773 Provide a set of default command-line options at build time by
774 entering them here. As a minimum, you should specify the the
775 root device (e.g. root=/dev/nfs).
778 bool "Always use the default kernel command string"
780 Always use the default kernel command string, even if the boot
781 loader passes other arguments to the kernel.
782 This is useful if you cannot or don't want to change the
783 command-line options your boot loader passes to the kernel.
789 bool "UEFI runtime support"
790 depends on OF && !CPU_BIG_ENDIAN
793 select EFI_PARAMS_FROM_FDT
794 select EFI_RUNTIME_WRAPPERS
799 This option provides support for runtime services provided
800 by UEFI firmware (such as non-volatile variables, realtime
801 clock, and platform reset). A UEFI stub is also provided to
802 allow the kernel to be booted as an EFI application. This
803 is only useful on systems that have UEFI firmware.
806 bool "Enable support for SMBIOS (DMI) tables"
810 This enables SMBIOS/DMI feature for systems.
812 This option is only useful on systems that have UEFI firmware.
813 However, even with this option, the resultant kernel should
814 continue to boot on existing non-UEFI platforms.
818 menu "Userspace binary formats"
820 source "fs/Kconfig.binfmt"
823 bool "Kernel support for 32-bit EL0"
824 depends on ARM64_4K_PAGES || EXPERT
825 select COMPAT_BINFMT_ELF
827 select OLD_SIGSUSPEND3
828 select COMPAT_OLD_SIGACTION
830 This option enables support for a 32-bit EL0 running under a 64-bit
831 kernel at EL1. AArch32-specific components such as system calls,
832 the user helper functions, VFP support and the ptrace interface are
833 handled appropriately by the kernel.
835 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
836 that you will only be able to execute AArch32 binaries that were compiled
837 with page size aligned segments.
839 If you want to execute 32-bit userspace applications, say Y.
841 config SYSVIPC_COMPAT
843 depends on COMPAT && SYSVIPC
847 menu "Power management options"
849 source "kernel/power/Kconfig"
851 config ARCH_SUSPEND_POSSIBLE
856 menu "CPU Power Management"
858 source "drivers/cpuidle/Kconfig"
860 source "drivers/cpufreq/Kconfig"
866 source "drivers/Kconfig"
868 source "drivers/firmware/Kconfig"
870 source "drivers/acpi/Kconfig"
874 source "arch/arm64/kvm/Kconfig"
876 source "arch/arm64/Kconfig.debug"
878 source "security/Kconfig"
880 source "crypto/Kconfig"
882 source "arch/arm64/crypto/Kconfig"