2 * TQM 8555 Device Tree Source
4 * Copyright 2008 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "tqc,tqm8555";
16 compatible = "tqc,tqm8555";
35 d-cache-line-size = <32>;
36 i-cache-line-size = <32>;
37 d-cache-size = <32768>;
38 i-cache-size = <32768>;
39 timebase-frequency = <0>;
41 clock-frequency = <0>;
42 next-level-cache = <&L2>;
47 device_type = "memory";
48 reg = <0x00000000 0x10000000>;
55 ranges = <0x0 0xe0000000 0x100000>;
56 reg = <0xe0000000 0x200>;
58 compatible = "fsl,mpc8555-immr", "simple-bus";
60 memory-controller@2000 {
61 compatible = "fsl,mpc8540-memory-controller";
62 reg = <0x2000 0x1000>;
63 interrupt-parent = <&mpic>;
67 L2: l2-cache-controller@20000 {
68 compatible = "fsl,mpc8540-l2-cache-controller";
69 reg = <0x20000 0x1000>;
70 cache-line-size = <32>;
71 cache-size = <0x40000>; // L2, 256K
72 interrupt-parent = <&mpic>;
80 compatible = "fsl-i2c";
83 interrupt-parent = <&mpic>;
87 compatible = "national,lm75";
92 compatible = "dallas,ds1337";
100 compatible = "fsl,mpc8555-dma", "fsl,eloplus-dma";
102 ranges = <0x0 0x21100 0x200>;
105 compatible = "fsl,mpc8555-dma-channel",
106 "fsl,eloplus-dma-channel";
109 interrupt-parent = <&mpic>;
113 compatible = "fsl,mpc8555-dma-channel",
114 "fsl,eloplus-dma-channel";
117 interrupt-parent = <&mpic>;
121 compatible = "fsl,mpc8555-dma-channel",
122 "fsl,eloplus-dma-channel";
125 interrupt-parent = <&mpic>;
129 compatible = "fsl,mpc8555-dma-channel",
130 "fsl,eloplus-dma-channel";
133 interrupt-parent = <&mpic>;
138 enet0: ethernet@24000 {
139 #address-cells = <1>;
142 device_type = "network";
144 compatible = "gianfar";
145 reg = <0x24000 0x1000>;
146 ranges = <0x0 0x24000 0x1000>;
147 local-mac-address = [ 00 00 00 00 00 00 ];
148 interrupts = <29 2 30 2 34 2>;
149 interrupt-parent = <&mpic>;
150 tbi-handle = <&tbi0>;
151 phy-handle = <&phy2>;
154 #address-cells = <1>;
156 compatible = "fsl,gianfar-mdio";
159 phy1: ethernet-phy@1 {
160 interrupt-parent = <&mpic>;
163 device_type = "ethernet-phy";
165 phy2: ethernet-phy@2 {
166 interrupt-parent = <&mpic>;
169 device_type = "ethernet-phy";
171 phy3: ethernet-phy@3 {
172 interrupt-parent = <&mpic>;
175 device_type = "ethernet-phy";
179 device_type = "tbi-phy";
184 enet1: ethernet@25000 {
185 #address-cells = <1>;
188 device_type = "network";
190 compatible = "gianfar";
191 reg = <0x25000 0x1000>;
192 ranges = <0x0 0x25000 0x1000>;
193 local-mac-address = [ 00 00 00 00 00 00 ];
194 interrupts = <35 2 36 2 40 2>;
195 interrupt-parent = <&mpic>;
196 tbi-handle = <&tbi1>;
197 phy-handle = <&phy1>;
200 #address-cells = <1>;
202 compatible = "fsl,gianfar-tbi";
207 device_type = "tbi-phy";
212 serial0: serial@4500 {
214 device_type = "serial";
215 compatible = "ns16550";
216 reg = <0x4500 0x100>; // reg base, size
217 clock-frequency = <0>; // should we fill in in uboot?
219 interrupt-parent = <&mpic>;
222 serial1: serial@4600 {
224 device_type = "serial";
225 compatible = "ns16550";
226 reg = <0x4600 0x100>; // reg base, size
227 clock-frequency = <0>; // should we fill in in uboot?
229 interrupt-parent = <&mpic>;
233 compatible = "fsl,sec2.0";
234 reg = <0x30000 0x10000>;
236 interrupt-parent = <&mpic>;
237 fsl,num-channels = <4>;
238 fsl,channel-fifo-len = <24>;
239 fsl,exec-units-mask = <0x7e>;
240 fsl,descriptor-types-mask = <0x01010ebf>;
244 interrupt-controller;
245 #address-cells = <0>;
246 #interrupt-cells = <2>;
247 reg = <0x40000 0x40000>;
248 device_type = "open-pic";
249 compatible = "chrp,open-pic";
253 #address-cells = <1>;
255 compatible = "fsl,mpc8555-cpm", "fsl,cpm2", "simple-bus";
256 reg = <0x919c0 0x30>;
260 #address-cells = <1>;
262 ranges = <0 0x80000 0x10000>;
265 compatible = "fsl,cpm-muram-data";
266 reg = <0 0x2000 0x9000 0x1000>;
271 compatible = "fsl,mpc8555-brg",
274 reg = <0x919f0 0x10 0x915f0 0x10>;
275 clock-frequency = <0>;
279 interrupt-controller;
280 #address-cells = <0>;
281 #interrupt-cells = <2>;
283 interrupt-parent = <&mpic>;
284 reg = <0x90c00 0x80>;
285 compatible = "fsl,mpc8555-cpm-pic", "fsl,cpm2-pic";
292 #interrupt-cells = <1>;
294 #address-cells = <3>;
295 compatible = "fsl,mpc8540-pcix", "fsl,mpc8540-pci";
297 reg = <0xe0008000 0x1000>;
298 clock-frequency = <66666666>;
299 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
302 0xe000 0 0 1 &mpic 2 1
303 0xe000 0 0 2 &mpic 3 1>;
305 interrupt-parent = <&mpic>;
308 ranges = <0x02000000 0 0x80000000 0x80000000 0 0x20000000
309 0x01000000 0 0x00000000 0xe2000000 0 0x01000000>;