2 * This file contains miscellaneous low-level functions.
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
5 * Largely rewritten by Cort Dougan (cort@cs.nmt.edu)
9 * Copyright (C) 2002-2003 Eric Biederman <ebiederm@xmission.com>
10 * GameCube/ppc32 port Copyright (C) 2004 Albert Herranz
11 * PPC44x port. Copyright (C) 2011, IBM Corporation
12 * Author: Suzuki Poulose <suzuki@in.ibm.com>
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License
16 * as published by the Free Software Foundation; either version
17 * 2 of the License, or (at your option) any later version.
21 #include <linux/sys.h>
22 #include <asm/unistd.h>
23 #include <asm/errno.h>
26 #include <asm/cache.h>
27 #include <asm/cputable.h>
29 #include <asm/ppc_asm.h>
30 #include <asm/thread_info.h>
31 #include <asm/asm-offsets.h>
32 #include <asm/processor.h>
33 #include <asm/kexec.h>
35 #include <asm/ptrace.h>
39 _GLOBAL(call_do_softirq)
42 stwu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
50 _GLOBAL(call_handle_irq)
54 stwu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r5)
63 * This returns the high 64 bits of the product of two 64-bit numbers.
75 1: beqlr cr1 /* all done if high part of A is 0 */
90 * sub_reloc_offset(x) returns x - reloc_offset().
92 _GLOBAL(sub_reloc_offset)
104 * reloc_got2 runs through the .got2 section adding an offset
109 lis r7,__got2_start@ha
110 addi r7,r7,__got2_start@l
112 addi r8,r8,__got2_end@l
132 * call_setup_cpu - call the setup_cpu function for this cpu
133 * r3 = data offset, r24 = cpu number
135 * Setup function is called with:
137 * r4 = ptr to CPU spec (relocated)
139 _GLOBAL(call_setup_cpu)
140 addis r4,r3,cur_cpu_spec@ha
141 addi r4,r4,cur_cpu_spec@l
144 lwz r5,CPU_SPEC_SETUP(r4)
151 #if defined(CONFIG_CPU_FREQ_PMAC) && defined(CONFIG_6xx)
153 /* This gets called by via-pmu.c to switch the PLL selection
154 * on 750fx CPU. This function should really be moved to some
155 * other place (as most of the cpufreq code in via-pmu
157 _GLOBAL(low_choose_750fx_pll)
163 /* If switching to PLL1, disable HID0:BTIC */
174 /* Calc new HID1 value */
175 mfspr r4,SPRN_HID1 /* Build a HID1:PS bit from parameter */
176 rlwinm r5,r3,16,15,15 /* Clear out HID1:PS from value read */
177 rlwinm r4,r4,0,16,14 /* Could have I used rlwimi here ? */
181 /* Store new HID1 image */
182 CURRENT_THREAD_INFO(r6, r1)
185 addis r6,r6,nap_save_hid1@ha
186 stw r4,nap_save_hid1@l(r6)
188 /* If switching to PLL0, enable HID0:BTIC */
203 _GLOBAL(low_choose_7447a_dfs)
209 /* Calc new HID1 value */
211 insrwi r4,r3,1,9 /* insert parameter into bit 9 */
221 #endif /* CONFIG_CPU_FREQ_PMAC && CONFIG_6xx */
224 * complement mask on the msr then "or" some values on.
225 * _nmask_and_or_msr(nmask, value_to_or)
227 _GLOBAL(_nmask_and_or_msr)
228 mfmsr r0 /* Get current msr */
229 andc r0,r0,r3 /* And off the bits set in r3 (first parm) */
230 or r0,r0,r4 /* Or on the bits in r4 (second parm) */
231 SYNC /* Some chip revs have problems here... */
232 mtmsr r0 /* Update machine state */
239 * Do an IO access in real mode
257 * Do an IO access in real mode
274 #endif /* CONFIG_40x */
278 * Flush instruction cache.
279 * This is a no-op on the 601.
281 _GLOBAL(flush_instruction_cache)
282 #if defined(CONFIG_8xx)
285 mtspr SPRN_IC_CST, r5
286 #elif defined(CONFIG_4xx)
298 #elif CONFIG_FSL_BOOKE
301 ori r3,r3,L1CSR0_CFI|L1CSR0_CLFC
302 /* msync; isync recommended here */
306 END_FTR_SECTION_IFSET(CPU_FTR_UNIFIED_ID_CACHE)
308 ori r3,r3,L1CSR1_ICFI|L1CSR1_ICLFR
312 rlwinm r3,r3,16,16,31
314 beqlr /* for 601, do nothing */
315 /* 603/604 processor - use invalidate-all bit in HID0 */
319 #endif /* CONFIG_8xx/4xx */
324 * Write any modified data cache blocks out to memory
325 * and invalidate the corresponding instruction cache blocks.
326 * This is a no-op on the 601.
328 * flush_icache_range(unsigned long start, unsigned long stop)
330 _KPROBE(flush_icache_range)
333 blr /* for 601, do nothing */
334 END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
335 li r5,L1_CACHE_BYTES-1
339 srwi. r4,r4,L1_CACHE_SHIFT
344 addi r3,r3,L1_CACHE_BYTES
346 sync /* wait for dcbst's to get to ram */
350 addi r6,r6,L1_CACHE_BYTES
353 /* Flash invalidate on 44x because we are passed kmapped addresses and
354 this doesn't work for userspace pages due to the virtually tagged
358 sync /* additional sync needed on g4 */
362 * Write any modified data cache blocks out to memory.
363 * Does not invalidate the corresponding cache lines (especially for
364 * any corresponding instruction cache).
366 * clean_dcache_range(unsigned long start, unsigned long stop)
368 _GLOBAL(clean_dcache_range)
369 li r5,L1_CACHE_BYTES-1
373 srwi. r4,r4,L1_CACHE_SHIFT
378 addi r3,r3,L1_CACHE_BYTES
380 sync /* wait for dcbst's to get to ram */
384 * Write any modified data cache blocks out to memory and invalidate them.
385 * Does not invalidate the corresponding instruction cache blocks.
387 * flush_dcache_range(unsigned long start, unsigned long stop)
389 _GLOBAL(flush_dcache_range)
390 li r5,L1_CACHE_BYTES-1
394 srwi. r4,r4,L1_CACHE_SHIFT
399 addi r3,r3,L1_CACHE_BYTES
401 sync /* wait for dcbst's to get to ram */
405 * Like above, but invalidate the D-cache. This is used by the 8xx
406 * to invalidate the cache so the PPC core doesn't get stale data
407 * from the CPM (no cache snooping here :-).
409 * invalidate_dcache_range(unsigned long start, unsigned long stop)
411 _GLOBAL(invalidate_dcache_range)
412 li r5,L1_CACHE_BYTES-1
416 srwi. r4,r4,L1_CACHE_SHIFT
421 addi r3,r3,L1_CACHE_BYTES
423 sync /* wait for dcbi's to get to ram */
427 * Flush a particular page from the data cache to RAM.
428 * Note: this is necessary because the instruction cache does *not*
429 * snoop from the data cache.
430 * This is a no-op on the 601 which has a unified cache.
432 * void __flush_dcache_icache(void *page)
434 _GLOBAL(__flush_dcache_icache)
437 END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
438 rlwinm r3,r3,0,0,31-PAGE_SHIFT /* Get page base address */
439 li r4,PAGE_SIZE/L1_CACHE_BYTES /* Number of lines in a page */
442 0: dcbst 0,r3 /* Write line to ram */
443 addi r3,r3,L1_CACHE_BYTES
447 /* We don't flush the icache on 44x. Those have a virtual icache
448 * and we don't have access to the virtual address here (it's
449 * not the page vaddr but where it's mapped in user space). The
450 * flushing of the icache on these is handled elsewhere, when
451 * a change in the address space occurs, before returning to
454 BEGIN_MMU_FTR_SECTION
456 END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_44x)
457 #endif /* CONFIG_44x */
460 addi r6,r6,L1_CACHE_BYTES
468 * Flush a particular page from the data cache to RAM, identified
469 * by its physical address. We turn off the MMU so we can just use
470 * the physical address (this may be a highmem page without a kernel
473 * void __flush_dcache_icache_phys(unsigned long physaddr)
475 _GLOBAL(__flush_dcache_icache_phys)
477 blr /* for 601, do nothing */
478 END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
480 rlwinm r0,r10,0,28,26 /* clear DR */
483 rlwinm r3,r3,0,0,31-PAGE_SHIFT /* Get page base address */
484 li r4,PAGE_SIZE/L1_CACHE_BYTES /* Number of lines in a page */
487 0: dcbst 0,r3 /* Write line to ram */
488 addi r3,r3,L1_CACHE_BYTES
493 addi r6,r6,L1_CACHE_BYTES
496 mtmsr r10 /* restore DR */
499 #endif /* CONFIG_BOOKE */
502 * Clear pages using the dcbz instruction, which doesn't cause any
503 * memory traffic (except to write out any cache lines which get
504 * displaced). This only works on cacheable memory.
506 * void clear_pages(void *page, int order) ;
509 li r0,PAGE_SIZE/L1_CACHE_BYTES
513 addi r3,r3,L1_CACHE_BYTES
518 * Copy a whole page. We use the dcbz instruction on the destination
519 * to reduce memory traffic (it eliminates the unnecessary reads of
520 * the destination into cache). This requires that the destination
523 #define COPY_16_BYTES \
539 #if MAX_COPY_PREFETCH > 1
540 li r0,MAX_COPY_PREFETCH
544 addi r11,r11,L1_CACHE_BYTES
546 #else /* MAX_COPY_PREFETCH == 1 */
548 li r11,L1_CACHE_BYTES+4
549 #endif /* MAX_COPY_PREFETCH */
550 li r0,PAGE_SIZE/L1_CACHE_BYTES - MAX_COPY_PREFETCH
558 #if L1_CACHE_BYTES >= 32
560 #if L1_CACHE_BYTES >= 64
563 #if L1_CACHE_BYTES >= 128
573 crnot 4*cr0+eq,4*cr0+eq
574 li r0,MAX_COPY_PREFETCH
579 * void atomic_clear_mask(atomic_t mask, atomic_t *addr)
580 * void atomic_set_mask(atomic_t mask, atomic_t *addr);
582 _GLOBAL(atomic_clear_mask)
589 _GLOBAL(atomic_set_mask)
598 * Extended precision shifts.
600 * Updated to be valid for shift counts from 0 to 63 inclusive.
603 * R3/R4 has 64 bit value
607 * ashrdi3: arithmetic right shift (sign propagation)
608 * lshrdi3: logical right shift
609 * ashldi3: left shift
613 srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
614 addi r7,r5,32 # could be xori, or addi with -32
615 slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
616 rlwinm r8,r7,0,32 # t3 = (count < 32) ? 32 : 0
617 sraw r7,r3,r7 # t2 = MSW >> (count-32)
618 or r4,r4,r6 # LSW |= t1
619 slw r7,r7,r8 # t2 = (count < 32) ? 0 : t2
620 sraw r3,r3,r5 # MSW = MSW >> count
621 or r4,r4,r7 # LSW |= t2
626 slw r3,r3,r5 # MSW = count > 31 ? 0 : MSW << count
627 addi r7,r5,32 # could be xori, or addi with -32
628 srw r6,r4,r6 # t1 = count > 31 ? 0 : LSW >> (32-count)
629 slw r7,r4,r7 # t2 = count < 32 ? 0 : LSW << (count-32)
630 or r3,r3,r6 # MSW |= t1
631 slw r4,r4,r5 # LSW = LSW << count
632 or r3,r3,r7 # MSW |= t2
637 srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
638 addi r7,r5,32 # could be xori, or addi with -32
639 slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
640 srw r7,r3,r7 # t2 = count < 32 ? 0 : MSW >> (count-32)
641 or r4,r4,r6 # LSW |= t1
642 srw r3,r3,r5 # MSW = MSW >> count
643 or r4,r4,r7 # LSW |= t2
647 * 64-bit comparison: __ucmpdi2(u64 a, u64 b)
648 * Returns 0 if a < b, 1 if a == b, 2 if a > b.
666 rlwimi r9,r4,24,16,23
667 rlwimi r10,r3,24,16,23
679 _GLOBAL(start_secondary_resume)
681 CURRENT_THREAD_INFO(r1, r1)
682 addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
684 stw r3,0(r1) /* Zero the stack frame pointer */
687 #endif /* CONFIG_SMP */
690 * This routine is just here to keep GCC happy - sigh...
697 * Must be relocatable PIC code callable as a C function.
699 .globl relocate_new_kernel
702 /* r4 = reboot_code_buffer */
703 /* r5 = start_address */
705 #ifdef CONFIG_FSL_BOOKE
711 #define ENTRY_MAPPING_KEXEC_SETUP
712 #include "fsl_booke_entry_mapping.S"
713 #undef ENTRY_MAPPING_KEXEC_SETUP
720 #elif defined(CONFIG_44x)
722 /* Save our parameters */
727 #ifdef CONFIG_PPC_47x
728 /* Check for 47x cores */
731 cmplwi cr0,r3,PVR_476@h
733 cmplwi cr0,r3,PVR_476_ISS@h
735 #endif /* CONFIG_PPC_47x */
738 * Code for setting up 1:1 mapping for PPC440x for KEXEC
740 * We cannot switch off the MMU on PPC44x.
742 * 1) Invalidate all the mappings except the one we are running from.
743 * 2) Create a tmp mapping for our code in the other address space(TS) and
744 * jump to it. Invalidate the entry we started in.
745 * 3) Create a 1:1 mapping for 0-2GiB in chunks of 256M in original TS.
746 * 4) Jump to the 1:1 mapping in original TS.
747 * 5) Invalidate the tmp mapping.
749 * - Based on the kexec support code for FSL BookE
754 * Load the PID with kernel PID (0).
755 * Also load our MSR_IS and TID to MMUCR for TLB search.
762 oris r3,r3,PPC44x_MMUCR_STS@h
768 * Invalidate all the TLB entries except the current entry
769 * where we are running from
771 bl 0f /* Find our address */
772 0: mflr r5 /* Make it accessible */
773 tlbsx r23,0,r5 /* Find entry we are in */
774 li r4,0 /* Start at TLB entry 0 */
775 li r3,0 /* Set PAGEID inval value */
776 1: cmpw r23,r4 /* Is this our entry? */
777 beq skip /* If so, skip the inval */
778 tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */
780 addi r4,r4,1 /* Increment */
781 cmpwi r4,64 /* Are we done? */
782 bne 1b /* If not, repeat */
785 /* Create a temp mapping and jump to it */
786 andi. r6, r23, 1 /* Find the index to use */
787 addi r24, r6, 1 /* r24 will contain 1 or 2 */
789 mfmsr r9 /* get the MSR */
790 rlwinm r5, r9, 27, 31, 31 /* Extract the MSR[IS] */
791 xori r7, r5, 1 /* Use the other address space */
793 /* Read the current mapping entries */
794 tlbre r3, r23, PPC44x_TLB_PAGEID
795 tlbre r4, r23, PPC44x_TLB_XLAT
796 tlbre r5, r23, PPC44x_TLB_ATTRIB
798 /* Save our current XLAT entry */
801 /* Extract the TLB PageSize */
802 li r10, 1 /* r10 will hold PageSize */
803 rlwinm r11, r3, 0, 24, 27 /* bits 24-27 */
805 /* XXX: As of now we use 256M, 4K pages */
806 cmpwi r11, PPC44x_TLB_256M
808 rotlwi r10, r10, 28 /* r10 = 256M */
811 cmpwi r11, PPC44x_TLB_4K
813 rotlwi r10, r10, 12 /* r10 = 4K */
816 rotlwi r10, r10, 10 /* r10 = 1K */
820 * Write out the tmp 1:1 mapping for this code in other address space
821 * Fixup EPN = RPN , TS=other address space
823 insrwi r3, r7, 1, 23 /* Bit 23 is TS for PAGEID field */
825 /* Write out the tmp mapping entries */
826 tlbwe r3, r24, PPC44x_TLB_PAGEID
827 tlbwe r4, r24, PPC44x_TLB_XLAT
828 tlbwe r5, r24, PPC44x_TLB_ATTRIB
830 subi r11, r10, 1 /* PageOffset Mask = PageSize - 1 */
831 not r10, r11 /* Mask for PageNum */
833 /* Switch to other address space in MSR */
834 insrwi r9, r7, 1, 26 /* Set MSR[IS] = r7 */
838 addi r8, r8, (2f-1b) /* Find the target offset */
840 /* Jump to the tmp mapping */
846 /* Invalidate the entry we were executing from */
848 tlbwe r3, r23, PPC44x_TLB_PAGEID
850 /* attribute fields. rwx for SUPERVISOR mode */
852 ori r5, r5, (PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G)
854 /* Create 1:1 mapping in 256M pages */
855 xori r7, r7, 1 /* Revert back to Original TS */
857 li r8, 0 /* PageNumber */
858 li r6, 3 /* TLB Index, start at 3 */
861 rotlwi r3, r8, 28 /* Create EPN (bits 0-3) */
862 mr r4, r3 /* RPN = EPN */
863 ori r3, r3, (PPC44x_TLB_VALID | PPC44x_TLB_256M) /* SIZE = 256M, Valid */
864 insrwi r3, r7, 1, 23 /* Set TS from r7 */
866 tlbwe r3, r6, PPC44x_TLB_PAGEID /* PageID field : EPN, V, SIZE */
867 tlbwe r4, r6, PPC44x_TLB_XLAT /* Address translation : RPN */
868 tlbwe r5, r6, PPC44x_TLB_ATTRIB /* Attributes */
870 addi r8, r8, 1 /* Increment PN */
871 addi r6, r6, 1 /* Increment TLB Index */
872 cmpwi r8, 8 /* Are we done ? */
876 /* Jump to the new mapping 1:1 */
878 insrwi r9, r7, 1, 26 /* Set MSR[IS] = r7 */
882 and r8, r8, r11 /* Get our offset within page */
885 and r5, r25, r10 /* Get our target PageNum */
886 or r8, r8, r5 /* Target jump address */
892 /* Invalidate the tmp entry we used */
894 tlbwe r3, r24, PPC44x_TLB_PAGEID
898 #ifdef CONFIG_PPC_47x
900 /* 1:1 mapping for 47x */
905 * Load the kernel pid (0) to PID and also to MMUCR[TID].
906 * Also set the MSR IS->MMUCR STS
909 mtspr SPRN_PID, r3 /* Set PID */
910 mfmsr r4 /* Get MSR */
911 andi. r4, r4, MSR_IS@l /* TS=1? */
912 beq 1f /* If not, leave STS=0 */
913 oris r3, r3, PPC47x_MMUCR_STS@h /* Set STS=1 */
914 1: mtspr SPRN_MMUCR, r3 /* Put MMUCR */
917 /* Find the entry we are running from */
921 tlbre r24, r23, 0 /* TLB Word 0 */
922 tlbre r25, r23, 1 /* TLB Word 1 */
923 tlbre r26, r23, 2 /* TLB Word 2 */
927 * Invalidates all the tlb entries by writing to 256 RPNs(r4)
928 * of 4k page size in all 4 ways (0-3 in r3).
929 * This would invalidate the entire UTLB including the one we are
930 * running from. However the shadow TLB entries would help us
931 * to continue the execution, until we flush them (rfi/isync).
933 addis r3, 0, 0x8000 /* specify the way */
934 addi r4, 0, 0 /* TLB Word0 = (EPN=0, VALID = 0) */
938 /* Align the loop to speed things up. from head_44x.S */
946 addis r3, r3, 0x2000 /* Increment the way */
950 addis r4, r4, 0x100 /* Increment the EPN */
954 /* Create the entries in the other address space */
956 rlwinm r7, r5, 27, 31, 31 /* Get the TS (Bit 26) from MSR */
957 xori r7, r7, 1 /* r7 = !TS */
959 insrwi r24, r7, 1, 21 /* Change the TS in the saved TLB word 0 */
962 * write out the TLB entries for the tmp mapping
963 * Use way '0' so that we could easily invalidate it later.
965 lis r3, 0x8000 /* Way '0' */
971 /* Update the msr to the new TS */
983 * Now we are in the tmp address space.
984 * Create a 1:1 mapping for 0-2GiB in the original TS.
988 li r4, 0 /* TLB Word 0 */
989 li r5, 0 /* TLB Word 1 */
991 ori r6, r6, PPC47x_TLB2_S_RWX /* TLB word 2 */
993 li r8, 0 /* PageIndex */
995 xori r7, r7, 1 /* revert back to original TS */
998 rotlwi r5, r8, 28 /* RPN = PageIndex * 256M */
999 /* ERPN = 0 as we don't use memory above 2G */
1001 mr r4, r5 /* EPN = RPN */
1002 ori r4, r4, (PPC47x_TLB0_VALID | PPC47x_TLB0_256M)
1003 insrwi r4, r7, 1, 21 /* Insert the TS to Word 0 */
1005 tlbwe r4, r3, 0 /* Write out the entries */
1009 cmpwi r8, 8 /* Have we completed ? */
1012 /* make sure we complete the TLB write up */
1016 * Prepare to jump to the 1:1 mapping.
1017 * 1) Extract page size of the tmp mapping
1018 * DSIZ = TLB_Word0[22:27]
1019 * 2) Calculate the physical address of the address
1022 rlwinm r10, r24, 0, 22, 27
1024 cmpwi r10, PPC47x_TLB0_4K
1026 li r10, 0x1000 /* r10 = 4k */
1030 /* Defaults to 256M */
1035 addi r4, r4, (2f-1b) /* virtual address of 2f */
1037 subi r11, r10, 1 /* offsetmask = Pagesize - 1 */
1038 not r10, r11 /* Pagemask = ~(offsetmask) */
1040 and r5, r25, r10 /* Physical page */
1041 and r6, r4, r11 /* offset within the current page */
1043 or r5, r5, r6 /* Physical address for 2f */
1045 /* Switch the TS in MSR to the original one */
1047 insrwi r8, r7, 1, 26
1054 /* Invalidate the tmp mapping */
1055 lis r3, 0x8000 /* Way '0' */
1057 clrrwi r24, r24, 12 /* Clear the valid bit */
1062 /* Make sure we complete the TLB write and flush the shadow TLB */
1070 /* Restore the parameters */
1080 * Set Machine Status Register to a known status,
1081 * switch the MMU off and jump to 1: in a single step.
1085 ori r8, r8, MSR_RI|MSR_ME
1087 addi r8, r4, 1f - relocate_new_kernel
1094 /* from this point address translation is turned off */
1095 /* and interrupts are disabled */
1097 /* set a new stack at the bottom of our page... */
1098 /* (not really needed now) */
1099 addi r1, r4, KEXEC_CONTROL_PAGE_SIZE - 8 /* for LR Save+Back Chain */
1103 li r6, 0 /* checksum */
1107 0: /* top, read another word for the indirection page */
1111 /* is it a destination page? (r8) */
1112 rlwinm. r7, r0, 0, 31, 31 /* IND_DESTINATION (1<<0) */
1115 rlwinm r8, r0, 0, 0, 19 /* clear kexec flags, page align */
1118 2: /* is it an indirection page? (r3) */
1119 rlwinm. r7, r0, 0, 30, 30 /* IND_INDIRECTION (1<<1) */
1122 rlwinm r3, r0, 0, 0, 19 /* clear kexec flags, page align */
1126 2: /* are we done? */
1127 rlwinm. r7, r0, 0, 29, 29 /* IND_DONE (1<<2) */
1131 2: /* is it a source page? (r9) */
1132 rlwinm. r7, r0, 0, 28, 28 /* IND_SOURCE (1<<3) */
1135 rlwinm r9, r0, 0, 0, 19 /* clear kexec flags, page align */
1137 li r7, PAGE_SIZE / 4
1142 lwzu r0, 4(r9) /* do the copy */
1156 /* To be certain of avoiding problems with self-modifying code
1157 * execute a serializing instruction here.
1162 mfspr r3, SPRN_PIR /* current core we are running on */
1163 mr r4, r5 /* load physical address of chunk called */
1165 /* jump to the entry point, usually the setup routine */
1171 relocate_new_kernel_end:
1173 .globl relocate_new_kernel_size
1174 relocate_new_kernel_size:
1175 .long relocate_new_kernel_end - relocate_new_kernel