2 * Memory copy functions for 32-bit PowerPC.
4 * Copyright (C) 1996-2005 Paul Mackerras.
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
11 #include <asm/processor.h>
12 #include <asm/cache.h>
13 #include <asm/errno.h>
14 #include <asm/ppc_asm.h>
16 #define COPY_16_BYTES \
26 #define COPY_16_BYTES_WITHEX(n) \
44 #define COPY_16_BYTES_EXCODE(n) \
46 addi r5,r5,-(16 * n); \
49 addi r5,r5,-(16 * n); \
51 .section __ex_table,"a"; \
53 .long 8 ## n ## 0b,9 ## n ## 0b; \
54 .long 8 ## n ## 1b,9 ## n ## 0b; \
55 .long 8 ## n ## 2b,9 ## n ## 0b; \
56 .long 8 ## n ## 3b,9 ## n ## 0b; \
57 .long 8 ## n ## 4b,9 ## n ## 1b; \
58 .long 8 ## n ## 5b,9 ## n ## 1b; \
59 .long 8 ## n ## 6b,9 ## n ## 1b; \
60 .long 8 ## n ## 7b,9 ## n ## 1b; \
64 .stabs "arch/powerpc/lib/",N_SO,0,0,0f
65 .stabs "copy_32.S",N_SO,0,0,0f
68 CACHELINE_BYTES = L1_CACHE_BYTES
69 LG_CACHELINE_BYTES = L1_CACHE_SHIFT
70 CACHELINE_MASK = (L1_CACHE_BYTES-1)
73 * Use dcbz on the complete cache lines in the destination
74 * to set them to zero. This requires that the destination
75 * area is cacheable. -- paulus
90 bne 2f /* Use normal procedure if r4 is not zero */
92 clrlwi r7,r6,32-LG_CACHELINE_BYTES
94 srwi r9,r8,LG_CACHELINE_BYTES
95 addic. r9,r9,-1 /* total number of complete cachelines */
97 xori r0,r7,CACHELINE_MASK & ~3
106 addi r6,r6,CACHELINE_BYTES
108 clrlwi r5,r8,32-LG_CACHELINE_BYTES
126 * This version uses dcbz on the complete cache lines in the
127 * destination area to reduce memory traffic. This requires that
128 * the destination area is cacheable.
129 * We only use this version if the source and dest don't overlap.
138 add r7,r3,r5 /* test if the src & dst overlap */
142 crand 0,0,4 /* cr0.lt &= cr1.lt */
143 blt generic_memcpy /* if regions overlap */
148 andi. r0,r0,CACHELINE_MASK /* # bytes to start of cache line */
151 cmplw 0,r5,r0 /* is this more than total to do? */
152 blt 63f /* if not much to do */
153 andi. r8,r0,3 /* get it word-aligned first */
157 70: lbz r9,4(r4) /* do some bytes */
165 72: lwzu r9,4(r4) /* do some words */
169 58: srwi. r0,r5,LG_CACHELINE_BYTES /* # complete cachelines */
170 clrlwi r5,r5,32-LG_CACHELINE_BYTES
177 #if L1_CACHE_BYTES >= 32
179 #if L1_CACHE_BYTES >= 64
182 #if L1_CACHE_BYTES >= 128
209 _GLOBAL(generic_memcpy)
213 beq 2f /* if less than 8 bytes to do */
214 andi. r0,r6,3 /* get dest word aligned */
245 rlwinm. r7,r5,32-3,3,31
250 _GLOBAL(backwards_memcpy)
251 rlwinm. r7,r5,32-3,3,31 /* r0 = r5 >> 3 */
281 rlwinm. r7,r5,32-3,3,31
286 _GLOBAL(__copy_tofrom_user)
290 andi. r0,r0,CACHELINE_MASK /* # bytes to start of cache line */
293 cmplw 0,r5,r0 /* is this more than total to do? */
294 blt 63f /* if not much to do */
295 andi. r8,r0,3 /* get it word-aligned first */
298 70: lbz r9,4(r4) /* do some bytes */
307 72: lwzu r9,4(r4) /* do some words */
311 .section __ex_table,"a"
319 58: srwi. r0,r5,LG_CACHELINE_BYTES /* # complete cachelines */
320 clrlwi r5,r5,32-LG_CACHELINE_BYTES
324 /* Here we decide how far ahead to prefetch the source */
330 #if MAX_COPY_PREFETCH > 1
331 /* Heuristically, for large transfers we prefetch
332 MAX_COPY_PREFETCH cachelines ahead. For small transfers
333 we prefetch 1 cacheline ahead. */
334 cmpwi r0,MAX_COPY_PREFETCH
336 li r7,MAX_COPY_PREFETCH
339 addi r3,r3,CACHELINE_BYTES
343 addi r3,r3,CACHELINE_BYTES
344 #endif /* MAX_COPY_PREFETCH > 1 */
352 .section __ex_table,"a"
356 /* the main body of the cacheline loop */
357 COPY_16_BYTES_WITHEX(0)
358 #if L1_CACHE_BYTES >= 32
359 COPY_16_BYTES_WITHEX(1)
360 #if L1_CACHE_BYTES >= 64
361 COPY_16_BYTES_WITHEX(2)
362 COPY_16_BYTES_WITHEX(3)
363 #if L1_CACHE_BYTES >= 128
364 COPY_16_BYTES_WITHEX(4)
365 COPY_16_BYTES_WITHEX(5)
366 COPY_16_BYTES_WITHEX(6)
367 COPY_16_BYTES_WITHEX(7)
395 /* read fault, initial single-byte copy */
398 /* write fault, initial single-byte copy */
403 /* read fault, initial word copy */
406 /* write fault, initial word copy */
412 * this stuff handles faults in the cacheline loop and branches to either
413 * 104f (if in read part) or 105f (if in write part), after updating r5
415 COPY_16_BYTES_EXCODE(0)
416 #if L1_CACHE_BYTES >= 32
417 COPY_16_BYTES_EXCODE(1)
418 #if L1_CACHE_BYTES >= 64
419 COPY_16_BYTES_EXCODE(2)
420 COPY_16_BYTES_EXCODE(3)
421 #if L1_CACHE_BYTES >= 128
422 COPY_16_BYTES_EXCODE(4)
423 COPY_16_BYTES_EXCODE(5)
424 COPY_16_BYTES_EXCODE(6)
425 COPY_16_BYTES_EXCODE(7)
430 /* read fault in cacheline loop */
433 /* fault on dcbz (effectively a write fault) */
434 /* or write fault in cacheline loop */
436 92: li r3,LG_CACHELINE_BYTES
440 /* read fault in final word loop */
443 /* write fault in final word loop */
448 /* read fault in final byte loop */
451 /* write fault in final byte loop */
456 * At this stage the number of bytes not copied is
457 * r5 + (ctr << r3), and r9 is 0 for read or 1 for write.
462 beq 120f /* shouldn't happen */
465 /* for a read fault, first try to continue the copy one byte at a time */
472 /* then clear out the destination: r3 bytes starting at 4(r6) */
488 .section __ex_table,"a"