2 * Freescale Embedded oprofile support, based on ppc64 oprofile support
3 * Copyright (C) 2004 Anton Blanchard <anton@au.ibm.com>, IBM
5 * Copyright (c) 2004, 2010 Freescale Semiconductor, Inc
8 * Maintainer: Kumar Gala <galak@kernel.crashing.org>
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
16 #include <linux/oprofile.h>
17 #include <linux/init.h>
18 #include <linux/smp.h>
19 #include <asm/ptrace.h>
20 #include <asm/system.h>
21 #include <asm/processor.h>
22 #include <asm/cputable.h>
23 #include <asm/reg_fsl_emb.h>
26 #include <asm/oprofile_impl.h>
28 static unsigned long reset_value[OP_MAX_COUNTER];
30 static int num_counters;
31 static int oprofile_running;
33 static inline u32 get_pmlca(int ctr)
39 pmlca = mfpmr(PMRN_PMLCA0);
42 pmlca = mfpmr(PMRN_PMLCA1);
45 pmlca = mfpmr(PMRN_PMLCA2);
48 pmlca = mfpmr(PMRN_PMLCA3);
51 panic("Bad ctr number\n");
57 static inline void set_pmlca(int ctr, u32 pmlca)
61 mtpmr(PMRN_PMLCA0, pmlca);
64 mtpmr(PMRN_PMLCA1, pmlca);
67 mtpmr(PMRN_PMLCA2, pmlca);
70 mtpmr(PMRN_PMLCA3, pmlca);
73 panic("Bad ctr number\n");
77 static inline unsigned int ctr_read(unsigned int i)
81 return mfpmr(PMRN_PMC0);
83 return mfpmr(PMRN_PMC1);
85 return mfpmr(PMRN_PMC2);
87 return mfpmr(PMRN_PMC3);
93 static inline void ctr_write(unsigned int i, unsigned int val)
97 mtpmr(PMRN_PMC0, val);
100 mtpmr(PMRN_PMC1, val);
103 mtpmr(PMRN_PMC2, val);
106 mtpmr(PMRN_PMC3, val);
114 static void init_pmc_stop(int ctr)
116 u32 pmlca = (PMLCA_FC | PMLCA_FCS | PMLCA_FCU |
117 PMLCA_FCM1 | PMLCA_FCM0);
122 mtpmr(PMRN_PMLCA0, pmlca);
123 mtpmr(PMRN_PMLCB0, pmlcb);
126 mtpmr(PMRN_PMLCA1, pmlca);
127 mtpmr(PMRN_PMLCB1, pmlcb);
130 mtpmr(PMRN_PMLCA2, pmlca);
131 mtpmr(PMRN_PMLCB2, pmlcb);
134 mtpmr(PMRN_PMLCA3, pmlca);
135 mtpmr(PMRN_PMLCB3, pmlcb);
138 panic("Bad ctr number!\n");
142 static void set_pmc_event(int ctr, int event)
146 pmlca = get_pmlca(ctr);
148 pmlca = (pmlca & ~PMLCA_EVENT_MASK) |
149 ((event << PMLCA_EVENT_SHIFT) &
152 set_pmlca(ctr, pmlca);
155 static void set_pmc_user_kernel(int ctr, int user, int kernel)
159 pmlca = get_pmlca(ctr);
171 set_pmlca(ctr, pmlca);
174 static void set_pmc_marked(int ctr, int mark0, int mark1)
176 u32 pmlca = get_pmlca(ctr);
179 pmlca &= ~PMLCA_FCM0;
184 pmlca &= ~PMLCA_FCM1;
188 set_pmlca(ctr, pmlca);
191 static void pmc_start_ctr(int ctr, int enable)
193 u32 pmlca = get_pmlca(ctr);
202 set_pmlca(ctr, pmlca);
205 static void pmc_start_ctrs(int enable)
207 u32 pmgc0 = mfpmr(PMRN_PMGC0);
210 pmgc0 |= PMGC0_FCECE;
215 pmgc0 &= ~PMGC0_PMIE;
217 mtpmr(PMRN_PMGC0, pmgc0);
220 static void pmc_stop_ctrs(void)
222 u32 pmgc0 = mfpmr(PMRN_PMGC0);
226 pmgc0 &= ~(PMGC0_PMIE | PMGC0_FCECE);
228 mtpmr(PMRN_PMGC0, pmgc0);
231 static int fsl_emb_cpu_setup(struct op_counter_config *ctr)
235 /* freeze all counters */
238 for (i = 0;i < num_counters;i++) {
241 set_pmc_event(i, ctr[i].event);
243 set_pmc_user_kernel(i, ctr[i].user, ctr[i].kernel);
249 static int fsl_emb_reg_setup(struct op_counter_config *ctr,
250 struct op_system_config *sys,
255 num_counters = num_ctrs;
257 /* Our counters count up, and "count" refers to
258 * how much before the next interrupt, and we interrupt
259 * on overflow. So we calculate the starting value
260 * which will give us "count" until overflow.
261 * Then we set the events on the enabled counters */
262 for (i = 0; i < num_counters; ++i)
263 reset_value[i] = 0x80000000UL - ctr[i].count;
268 static int fsl_emb_start(struct op_counter_config *ctr)
272 mtmsr(mfmsr() | MSR_PMM);
274 for (i = 0; i < num_counters; ++i) {
275 if (ctr[i].enabled) {
276 ctr_write(i, reset_value[i]);
277 /* Set each enabled counter to only
278 * count when the Mark bit is *not* set */
279 set_pmc_marked(i, 1, 0);
284 /* Set the ctr to be stopped */
289 /* Clear the freeze bit, and enable the interrupt.
290 * The counters won't actually start until the rfi clears
294 oprofile_running = 1;
296 pr_debug("start on cpu %d, pmgc0 %x\n", smp_processor_id(),
302 static void fsl_emb_stop(void)
304 /* freeze counters */
307 oprofile_running = 0;
309 pr_debug("stop on cpu %d, pmgc0 %x\n", smp_processor_id(),
316 static void fsl_emb_handle_interrupt(struct pt_regs *regs,
317 struct op_counter_config *ctr)
325 is_kernel = is_kernel_addr(pc);
327 for (i = 0; i < num_counters; ++i) {
330 if (oprofile_running && ctr[i].enabled) {
331 oprofile_add_ext_sample(pc, regs, i, is_kernel);
332 ctr_write(i, reset_value[i]);
339 /* The freeze bit was set by the interrupt. */
340 /* Clear the freeze bit, and reenable the interrupt. The
341 * counters won't actually start until the rfi clears the PMM
342 * bit. The PMM bit should not be set until after the interrupt
343 * is cleared to avoid it getting lost in some hypervisor
346 mtmsr(mfmsr() | MSR_PMM);
350 struct op_powerpc_model op_model_fsl_emb = {
351 .reg_setup = fsl_emb_reg_setup,
352 .cpu_setup = fsl_emb_cpu_setup,
353 .start = fsl_emb_start,
354 .stop = fsl_emb_stop,
355 .handle_interrupt = fsl_emb_handle_interrupt,