]> git.karo-electronics.de Git - karo-tx-linux.git/blob - arch/powerpc/platforms/powernv/pci-ioda.c
bc5466d447e7adf08f54f39d715c2f49e0b7ea4b
[karo-tx-linux.git] / arch / powerpc / platforms / powernv / pci-ioda.c
1 /*
2  * Support PCI/PCIe on PowerNV platforms
3  *
4  * Copyright 2011 Benjamin Herrenschmidt, IBM Corp.
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License
8  * as published by the Free Software Foundation; either version
9  * 2 of the License, or (at your option) any later version.
10  */
11
12 #undef DEBUG
13
14 #include <linux/kernel.h>
15 #include <linux/pci.h>
16 #include <linux/crash_dump.h>
17 #include <linux/delay.h>
18 #include <linux/string.h>
19 #include <linux/init.h>
20 #include <linux/bootmem.h>
21 #include <linux/irq.h>
22 #include <linux/io.h>
23 #include <linux/msi.h>
24 #include <linux/memblock.h>
25 #include <linux/iommu.h>
26 #include <linux/rculist.h>
27 #include <linux/sizes.h>
28
29 #include <asm/sections.h>
30 #include <asm/io.h>
31 #include <asm/prom.h>
32 #include <asm/pci-bridge.h>
33 #include <asm/machdep.h>
34 #include <asm/msi_bitmap.h>
35 #include <asm/ppc-pci.h>
36 #include <asm/opal.h>
37 #include <asm/iommu.h>
38 #include <asm/tce.h>
39 #include <asm/xics.h>
40 #include <asm/debugfs.h>
41 #include <asm/firmware.h>
42 #include <asm/pnv-pci.h>
43 #include <asm/mmzone.h>
44
45 #include <misc/cxl-base.h>
46
47 #include "powernv.h"
48 #include "pci.h"
49
50 #define PNV_IODA1_M64_NUM       16      /* Number of M64 BARs   */
51 #define PNV_IODA1_M64_SEGS      8       /* Segments per M64 BAR */
52 #define PNV_IODA1_DMA32_SEGSIZE 0x10000000
53
54 #define POWERNV_IOMMU_DEFAULT_LEVELS    1
55 #define POWERNV_IOMMU_MAX_LEVELS        5
56
57 static const char * const pnv_phb_names[] = { "IODA1", "IODA2", "NPU" };
58 static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl);
59
60 void pe_level_printk(const struct pnv_ioda_pe *pe, const char *level,
61                             const char *fmt, ...)
62 {
63         struct va_format vaf;
64         va_list args;
65         char pfix[32];
66
67         va_start(args, fmt);
68
69         vaf.fmt = fmt;
70         vaf.va = &args;
71
72         if (pe->flags & PNV_IODA_PE_DEV)
73                 strlcpy(pfix, dev_name(&pe->pdev->dev), sizeof(pfix));
74         else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
75                 sprintf(pfix, "%04x:%02x     ",
76                         pci_domain_nr(pe->pbus), pe->pbus->number);
77 #ifdef CONFIG_PCI_IOV
78         else if (pe->flags & PNV_IODA_PE_VF)
79                 sprintf(pfix, "%04x:%02x:%2x.%d",
80                         pci_domain_nr(pe->parent_dev->bus),
81                         (pe->rid & 0xff00) >> 8,
82                         PCI_SLOT(pe->rid), PCI_FUNC(pe->rid));
83 #endif /* CONFIG_PCI_IOV*/
84
85         printk("%spci %s: [PE# %.2x] %pV",
86                level, pfix, pe->pe_number, &vaf);
87
88         va_end(args);
89 }
90
91 static bool pnv_iommu_bypass_disabled __read_mostly;
92
93 static int __init iommu_setup(char *str)
94 {
95         if (!str)
96                 return -EINVAL;
97
98         while (*str) {
99                 if (!strncmp(str, "nobypass", 8)) {
100                         pnv_iommu_bypass_disabled = true;
101                         pr_info("PowerNV: IOMMU bypass window disabled.\n");
102                         break;
103                 }
104                 str += strcspn(str, ",");
105                 if (*str == ',')
106                         str++;
107         }
108
109         return 0;
110 }
111 early_param("iommu", iommu_setup);
112
113 static inline bool pnv_pci_is_m64(struct pnv_phb *phb, struct resource *r)
114 {
115         /*
116          * WARNING: We cannot rely on the resource flags. The Linux PCI
117          * allocation code sometimes decides to put a 64-bit prefetchable
118          * BAR in the 32-bit window, so we have to compare the addresses.
119          *
120          * For simplicity we only test resource start.
121          */
122         return (r->start >= phb->ioda.m64_base &&
123                 r->start < (phb->ioda.m64_base + phb->ioda.m64_size));
124 }
125
126 static inline bool pnv_pci_is_m64_flags(unsigned long resource_flags)
127 {
128         unsigned long flags = (IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
129
130         return (resource_flags & flags) == flags;
131 }
132
133 static struct pnv_ioda_pe *pnv_ioda_init_pe(struct pnv_phb *phb, int pe_no)
134 {
135         s64 rc;
136
137         phb->ioda.pe_array[pe_no].phb = phb;
138         phb->ioda.pe_array[pe_no].pe_number = pe_no;
139
140         /*
141          * Clear the PE frozen state as it might be put into frozen state
142          * in the last PCI remove path. It's not harmful to do so when the
143          * PE is already in unfrozen state.
144          */
145         rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no,
146                                        OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
147         if (rc != OPAL_SUCCESS && rc != OPAL_UNSUPPORTED)
148                 pr_warn("%s: Error %lld unfreezing PHB#%x-PE#%x\n",
149                         __func__, rc, phb->hose->global_number, pe_no);
150
151         return &phb->ioda.pe_array[pe_no];
152 }
153
154 static void pnv_ioda_reserve_pe(struct pnv_phb *phb, int pe_no)
155 {
156         if (!(pe_no >= 0 && pe_no < phb->ioda.total_pe_num)) {
157                 pr_warn("%s: Invalid PE %x on PHB#%x\n",
158                         __func__, pe_no, phb->hose->global_number);
159                 return;
160         }
161
162         if (test_and_set_bit(pe_no, phb->ioda.pe_alloc))
163                 pr_debug("%s: PE %x was reserved on PHB#%x\n",
164                          __func__, pe_no, phb->hose->global_number);
165
166         pnv_ioda_init_pe(phb, pe_no);
167 }
168
169 static struct pnv_ioda_pe *pnv_ioda_alloc_pe(struct pnv_phb *phb)
170 {
171         long pe;
172
173         for (pe = phb->ioda.total_pe_num - 1; pe >= 0; pe--) {
174                 if (!test_and_set_bit(pe, phb->ioda.pe_alloc))
175                         return pnv_ioda_init_pe(phb, pe);
176         }
177
178         return NULL;
179 }
180
181 static void pnv_ioda_free_pe(struct pnv_ioda_pe *pe)
182 {
183         struct pnv_phb *phb = pe->phb;
184         unsigned int pe_num = pe->pe_number;
185
186         WARN_ON(pe->pdev);
187
188         memset(pe, 0, sizeof(struct pnv_ioda_pe));
189         clear_bit(pe_num, phb->ioda.pe_alloc);
190 }
191
192 /* The default M64 BAR is shared by all PEs */
193 static int pnv_ioda2_init_m64(struct pnv_phb *phb)
194 {
195         const char *desc;
196         struct resource *r;
197         s64 rc;
198
199         /* Configure the default M64 BAR */
200         rc = opal_pci_set_phb_mem_window(phb->opal_id,
201                                          OPAL_M64_WINDOW_TYPE,
202                                          phb->ioda.m64_bar_idx,
203                                          phb->ioda.m64_base,
204                                          0, /* unused */
205                                          phb->ioda.m64_size);
206         if (rc != OPAL_SUCCESS) {
207                 desc = "configuring";
208                 goto fail;
209         }
210
211         /* Enable the default M64 BAR */
212         rc = opal_pci_phb_mmio_enable(phb->opal_id,
213                                       OPAL_M64_WINDOW_TYPE,
214                                       phb->ioda.m64_bar_idx,
215                                       OPAL_ENABLE_M64_SPLIT);
216         if (rc != OPAL_SUCCESS) {
217                 desc = "enabling";
218                 goto fail;
219         }
220
221         /*
222          * Exclude the segments for reserved and root bus PE, which
223          * are first or last two PEs.
224          */
225         r = &phb->hose->mem_resources[1];
226         if (phb->ioda.reserved_pe_idx == 0)
227                 r->start += (2 * phb->ioda.m64_segsize);
228         else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
229                 r->end -= (2 * phb->ioda.m64_segsize);
230         else
231                 pr_warn("  Cannot strip M64 segment for reserved PE#%x\n",
232                         phb->ioda.reserved_pe_idx);
233
234         return 0;
235
236 fail:
237         pr_warn("  Failure %lld %s M64 BAR#%d\n",
238                 rc, desc, phb->ioda.m64_bar_idx);
239         opal_pci_phb_mmio_enable(phb->opal_id,
240                                  OPAL_M64_WINDOW_TYPE,
241                                  phb->ioda.m64_bar_idx,
242                                  OPAL_DISABLE_M64);
243         return -EIO;
244 }
245
246 static void pnv_ioda_reserve_dev_m64_pe(struct pci_dev *pdev,
247                                          unsigned long *pe_bitmap)
248 {
249         struct pci_controller *hose = pci_bus_to_host(pdev->bus);
250         struct pnv_phb *phb = hose->private_data;
251         struct resource *r;
252         resource_size_t base, sgsz, start, end;
253         int segno, i;
254
255         base = phb->ioda.m64_base;
256         sgsz = phb->ioda.m64_segsize;
257         for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
258                 r = &pdev->resource[i];
259                 if (!r->parent || !pnv_pci_is_m64(phb, r))
260                         continue;
261
262                 start = _ALIGN_DOWN(r->start - base, sgsz);
263                 end = _ALIGN_UP(r->end - base, sgsz);
264                 for (segno = start / sgsz; segno < end / sgsz; segno++) {
265                         if (pe_bitmap)
266                                 set_bit(segno, pe_bitmap);
267                         else
268                                 pnv_ioda_reserve_pe(phb, segno);
269                 }
270         }
271 }
272
273 static int pnv_ioda1_init_m64(struct pnv_phb *phb)
274 {
275         struct resource *r;
276         int index;
277
278         /*
279          * There are 16 M64 BARs, each of which has 8 segments. So
280          * there are as many M64 segments as the maximum number of
281          * PEs, which is 128.
282          */
283         for (index = 0; index < PNV_IODA1_M64_NUM; index++) {
284                 unsigned long base, segsz = phb->ioda.m64_segsize;
285                 int64_t rc;
286
287                 base = phb->ioda.m64_base +
288                        index * PNV_IODA1_M64_SEGS * segsz;
289                 rc = opal_pci_set_phb_mem_window(phb->opal_id,
290                                 OPAL_M64_WINDOW_TYPE, index, base, 0,
291                                 PNV_IODA1_M64_SEGS * segsz);
292                 if (rc != OPAL_SUCCESS) {
293                         pr_warn("  Error %lld setting M64 PHB#%x-BAR#%d\n",
294                                 rc, phb->hose->global_number, index);
295                         goto fail;
296                 }
297
298                 rc = opal_pci_phb_mmio_enable(phb->opal_id,
299                                 OPAL_M64_WINDOW_TYPE, index,
300                                 OPAL_ENABLE_M64_SPLIT);
301                 if (rc != OPAL_SUCCESS) {
302                         pr_warn("  Error %lld enabling M64 PHB#%x-BAR#%d\n",
303                                 rc, phb->hose->global_number, index);
304                         goto fail;
305                 }
306         }
307
308         /*
309          * Exclude the segments for reserved and root bus PE, which
310          * are first or last two PEs.
311          */
312         r = &phb->hose->mem_resources[1];
313         if (phb->ioda.reserved_pe_idx == 0)
314                 r->start += (2 * phb->ioda.m64_segsize);
315         else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1))
316                 r->end -= (2 * phb->ioda.m64_segsize);
317         else
318                 WARN(1, "Wrong reserved PE#%x on PHB#%x\n",
319                      phb->ioda.reserved_pe_idx, phb->hose->global_number);
320
321         return 0;
322
323 fail:
324         for ( ; index >= 0; index--)
325                 opal_pci_phb_mmio_enable(phb->opal_id,
326                         OPAL_M64_WINDOW_TYPE, index, OPAL_DISABLE_M64);
327
328         return -EIO;
329 }
330
331 static void pnv_ioda_reserve_m64_pe(struct pci_bus *bus,
332                                     unsigned long *pe_bitmap,
333                                     bool all)
334 {
335         struct pci_dev *pdev;
336
337         list_for_each_entry(pdev, &bus->devices, bus_list) {
338                 pnv_ioda_reserve_dev_m64_pe(pdev, pe_bitmap);
339
340                 if (all && pdev->subordinate)
341                         pnv_ioda_reserve_m64_pe(pdev->subordinate,
342                                                 pe_bitmap, all);
343         }
344 }
345
346 static struct pnv_ioda_pe *pnv_ioda_pick_m64_pe(struct pci_bus *bus, bool all)
347 {
348         struct pci_controller *hose = pci_bus_to_host(bus);
349         struct pnv_phb *phb = hose->private_data;
350         struct pnv_ioda_pe *master_pe, *pe;
351         unsigned long size, *pe_alloc;
352         int i;
353
354         /* Root bus shouldn't use M64 */
355         if (pci_is_root_bus(bus))
356                 return NULL;
357
358         /* Allocate bitmap */
359         size = _ALIGN_UP(phb->ioda.total_pe_num / 8, sizeof(unsigned long));
360         pe_alloc = kzalloc(size, GFP_KERNEL);
361         if (!pe_alloc) {
362                 pr_warn("%s: Out of memory !\n",
363                         __func__);
364                 return NULL;
365         }
366
367         /* Figure out reserved PE numbers by the PE */
368         pnv_ioda_reserve_m64_pe(bus, pe_alloc, all);
369
370         /*
371          * the current bus might not own M64 window and that's all
372          * contributed by its child buses. For the case, we needn't
373          * pick M64 dependent PE#.
374          */
375         if (bitmap_empty(pe_alloc, phb->ioda.total_pe_num)) {
376                 kfree(pe_alloc);
377                 return NULL;
378         }
379
380         /*
381          * Figure out the master PE and put all slave PEs to master
382          * PE's list to form compound PE.
383          */
384         master_pe = NULL;
385         i = -1;
386         while ((i = find_next_bit(pe_alloc, phb->ioda.total_pe_num, i + 1)) <
387                 phb->ioda.total_pe_num) {
388                 pe = &phb->ioda.pe_array[i];
389
390                 phb->ioda.m64_segmap[pe->pe_number] = pe->pe_number;
391                 if (!master_pe) {
392                         pe->flags |= PNV_IODA_PE_MASTER;
393                         INIT_LIST_HEAD(&pe->slaves);
394                         master_pe = pe;
395                 } else {
396                         pe->flags |= PNV_IODA_PE_SLAVE;
397                         pe->master = master_pe;
398                         list_add_tail(&pe->list, &master_pe->slaves);
399                 }
400
401                 /*
402                  * P7IOC supports M64DT, which helps mapping M64 segment
403                  * to one particular PE#. However, PHB3 has fixed mapping
404                  * between M64 segment and PE#. In order to have same logic
405                  * for P7IOC and PHB3, we enforce fixed mapping between M64
406                  * segment and PE# on P7IOC.
407                  */
408                 if (phb->type == PNV_PHB_IODA1) {
409                         int64_t rc;
410
411                         rc = opal_pci_map_pe_mmio_window(phb->opal_id,
412                                         pe->pe_number, OPAL_M64_WINDOW_TYPE,
413                                         pe->pe_number / PNV_IODA1_M64_SEGS,
414                                         pe->pe_number % PNV_IODA1_M64_SEGS);
415                         if (rc != OPAL_SUCCESS)
416                                 pr_warn("%s: Error %lld mapping M64 for PHB#%x-PE#%x\n",
417                                         __func__, rc, phb->hose->global_number,
418                                         pe->pe_number);
419                 }
420         }
421
422         kfree(pe_alloc);
423         return master_pe;
424 }
425
426 static void __init pnv_ioda_parse_m64_window(struct pnv_phb *phb)
427 {
428         struct pci_controller *hose = phb->hose;
429         struct device_node *dn = hose->dn;
430         struct resource *res;
431         u32 m64_range[2], i;
432         const __be32 *r;
433         u64 pci_addr;
434
435         if (phb->type != PNV_PHB_IODA1 && phb->type != PNV_PHB_IODA2) {
436                 pr_info("  Not support M64 window\n");
437                 return;
438         }
439
440         if (!firmware_has_feature(FW_FEATURE_OPAL)) {
441                 pr_info("  Firmware too old to support M64 window\n");
442                 return;
443         }
444
445         r = of_get_property(dn, "ibm,opal-m64-window", NULL);
446         if (!r) {
447                 pr_info("  No <ibm,opal-m64-window> on %s\n",
448                         dn->full_name);
449                 return;
450         }
451
452         /*
453          * Find the available M64 BAR range and pickup the last one for
454          * covering the whole 64-bits space. We support only one range.
455          */
456         if (of_property_read_u32_array(dn, "ibm,opal-available-m64-ranges",
457                                        m64_range, 2)) {
458                 /* In absence of the property, assume 0..15 */
459                 m64_range[0] = 0;
460                 m64_range[1] = 16;
461         }
462         /* We only support 64 bits in our allocator */
463         if (m64_range[1] > 63) {
464                 pr_warn("%s: Limiting M64 range to 63 (from %d) on PHB#%x\n",
465                         __func__, m64_range[1], phb->hose->global_number);
466                 m64_range[1] = 63;
467         }
468         /* Empty range, no m64 */
469         if (m64_range[1] <= m64_range[0]) {
470                 pr_warn("%s: M64 empty, disabling M64 usage on PHB#%x\n",
471                         __func__, phb->hose->global_number);
472                 return;
473         }
474
475         /* Configure M64 informations */
476         res = &hose->mem_resources[1];
477         res->name = dn->full_name;
478         res->start = of_translate_address(dn, r + 2);
479         res->end = res->start + of_read_number(r + 4, 2) - 1;
480         res->flags = (IORESOURCE_MEM | IORESOURCE_MEM_64 | IORESOURCE_PREFETCH);
481         pci_addr = of_read_number(r, 2);
482         hose->mem_offset[1] = res->start - pci_addr;
483
484         phb->ioda.m64_size = resource_size(res);
485         phb->ioda.m64_segsize = phb->ioda.m64_size / phb->ioda.total_pe_num;
486         phb->ioda.m64_base = pci_addr;
487
488         /* This lines up nicely with the display from processing OF ranges */
489         pr_info(" MEM 0x%016llx..0x%016llx -> 0x%016llx (M64 #%d..%d)\n",
490                 res->start, res->end, pci_addr, m64_range[0],
491                 m64_range[0] + m64_range[1] - 1);
492
493         /* Mark all M64 used up by default */
494         phb->ioda.m64_bar_alloc = (unsigned long)-1;
495
496         /* Use last M64 BAR to cover M64 window */
497         m64_range[1]--;
498         phb->ioda.m64_bar_idx = m64_range[0] + m64_range[1];
499
500         pr_info(" Using M64 #%d as default window\n", phb->ioda.m64_bar_idx);
501
502         /* Mark remaining ones free */
503         for (i = m64_range[0]; i < m64_range[1]; i++)
504                 clear_bit(i, &phb->ioda.m64_bar_alloc);
505
506         /*
507          * Setup init functions for M64 based on IODA version, IODA3 uses
508          * the IODA2 code.
509          */
510         if (phb->type == PNV_PHB_IODA1)
511                 phb->init_m64 = pnv_ioda1_init_m64;
512         else
513                 phb->init_m64 = pnv_ioda2_init_m64;
514         phb->reserve_m64_pe = pnv_ioda_reserve_m64_pe;
515         phb->pick_m64_pe = pnv_ioda_pick_m64_pe;
516 }
517
518 static void pnv_ioda_freeze_pe(struct pnv_phb *phb, int pe_no)
519 {
520         struct pnv_ioda_pe *pe = &phb->ioda.pe_array[pe_no];
521         struct pnv_ioda_pe *slave;
522         s64 rc;
523
524         /* Fetch master PE */
525         if (pe->flags & PNV_IODA_PE_SLAVE) {
526                 pe = pe->master;
527                 if (WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER)))
528                         return;
529
530                 pe_no = pe->pe_number;
531         }
532
533         /* Freeze master PE */
534         rc = opal_pci_eeh_freeze_set(phb->opal_id,
535                                      pe_no,
536                                      OPAL_EEH_ACTION_SET_FREEZE_ALL);
537         if (rc != OPAL_SUCCESS) {
538                 pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
539                         __func__, rc, phb->hose->global_number, pe_no);
540                 return;
541         }
542
543         /* Freeze slave PEs */
544         if (!(pe->flags & PNV_IODA_PE_MASTER))
545                 return;
546
547         list_for_each_entry(slave, &pe->slaves, list) {
548                 rc = opal_pci_eeh_freeze_set(phb->opal_id,
549                                              slave->pe_number,
550                                              OPAL_EEH_ACTION_SET_FREEZE_ALL);
551                 if (rc != OPAL_SUCCESS)
552                         pr_warn("%s: Failure %lld freezing PHB#%x-PE#%x\n",
553                                 __func__, rc, phb->hose->global_number,
554                                 slave->pe_number);
555         }
556 }
557
558 static int pnv_ioda_unfreeze_pe(struct pnv_phb *phb, int pe_no, int opt)
559 {
560         struct pnv_ioda_pe *pe, *slave;
561         s64 rc;
562
563         /* Find master PE */
564         pe = &phb->ioda.pe_array[pe_no];
565         if (pe->flags & PNV_IODA_PE_SLAVE) {
566                 pe = pe->master;
567                 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
568                 pe_no = pe->pe_number;
569         }
570
571         /* Clear frozen state for master PE */
572         rc = opal_pci_eeh_freeze_clear(phb->opal_id, pe_no, opt);
573         if (rc != OPAL_SUCCESS) {
574                 pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
575                         __func__, rc, opt, phb->hose->global_number, pe_no);
576                 return -EIO;
577         }
578
579         if (!(pe->flags & PNV_IODA_PE_MASTER))
580                 return 0;
581
582         /* Clear frozen state for slave PEs */
583         list_for_each_entry(slave, &pe->slaves, list) {
584                 rc = opal_pci_eeh_freeze_clear(phb->opal_id,
585                                              slave->pe_number,
586                                              opt);
587                 if (rc != OPAL_SUCCESS) {
588                         pr_warn("%s: Failure %lld clear %d on PHB#%x-PE#%x\n",
589                                 __func__, rc, opt, phb->hose->global_number,
590                                 slave->pe_number);
591                         return -EIO;
592                 }
593         }
594
595         return 0;
596 }
597
598 static int pnv_ioda_get_pe_state(struct pnv_phb *phb, int pe_no)
599 {
600         struct pnv_ioda_pe *slave, *pe;
601         u8 fstate, state;
602         __be16 pcierr;
603         s64 rc;
604
605         /* Sanity check on PE number */
606         if (pe_no < 0 || pe_no >= phb->ioda.total_pe_num)
607                 return OPAL_EEH_STOPPED_PERM_UNAVAIL;
608
609         /*
610          * Fetch the master PE and the PE instance might be
611          * not initialized yet.
612          */
613         pe = &phb->ioda.pe_array[pe_no];
614         if (pe->flags & PNV_IODA_PE_SLAVE) {
615                 pe = pe->master;
616                 WARN_ON(!pe || !(pe->flags & PNV_IODA_PE_MASTER));
617                 pe_no = pe->pe_number;
618         }
619
620         /* Check the master PE */
621         rc = opal_pci_eeh_freeze_status(phb->opal_id, pe_no,
622                                         &state, &pcierr, NULL);
623         if (rc != OPAL_SUCCESS) {
624                 pr_warn("%s: Failure %lld getting "
625                         "PHB#%x-PE#%x state\n",
626                         __func__, rc,
627                         phb->hose->global_number, pe_no);
628                 return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
629         }
630
631         /* Check the slave PE */
632         if (!(pe->flags & PNV_IODA_PE_MASTER))
633                 return state;
634
635         list_for_each_entry(slave, &pe->slaves, list) {
636                 rc = opal_pci_eeh_freeze_status(phb->opal_id,
637                                                 slave->pe_number,
638                                                 &fstate,
639                                                 &pcierr,
640                                                 NULL);
641                 if (rc != OPAL_SUCCESS) {
642                         pr_warn("%s: Failure %lld getting "
643                                 "PHB#%x-PE#%x state\n",
644                                 __func__, rc,
645                                 phb->hose->global_number, slave->pe_number);
646                         return OPAL_EEH_STOPPED_TEMP_UNAVAIL;
647                 }
648
649                 /*
650                  * Override the result based on the ascending
651                  * priority.
652                  */
653                 if (fstate > state)
654                         state = fstate;
655         }
656
657         return state;
658 }
659
660 /* Currently those 2 are only used when MSIs are enabled, this will change
661  * but in the meantime, we need to protect them to avoid warnings
662  */
663 #ifdef CONFIG_PCI_MSI
664 struct pnv_ioda_pe *pnv_ioda_get_pe(struct pci_dev *dev)
665 {
666         struct pci_controller *hose = pci_bus_to_host(dev->bus);
667         struct pnv_phb *phb = hose->private_data;
668         struct pci_dn *pdn = pci_get_pdn(dev);
669
670         if (!pdn)
671                 return NULL;
672         if (pdn->pe_number == IODA_INVALID_PE)
673                 return NULL;
674         return &phb->ioda.pe_array[pdn->pe_number];
675 }
676 #endif /* CONFIG_PCI_MSI */
677
678 static int pnv_ioda_set_one_peltv(struct pnv_phb *phb,
679                                   struct pnv_ioda_pe *parent,
680                                   struct pnv_ioda_pe *child,
681                                   bool is_add)
682 {
683         const char *desc = is_add ? "adding" : "removing";
684         uint8_t op = is_add ? OPAL_ADD_PE_TO_DOMAIN :
685                               OPAL_REMOVE_PE_FROM_DOMAIN;
686         struct pnv_ioda_pe *slave;
687         long rc;
688
689         /* Parent PE affects child PE */
690         rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
691                                 child->pe_number, op);
692         if (rc != OPAL_SUCCESS) {
693                 pe_warn(child, "OPAL error %ld %s to parent PELTV\n",
694                         rc, desc);
695                 return -ENXIO;
696         }
697
698         if (!(child->flags & PNV_IODA_PE_MASTER))
699                 return 0;
700
701         /* Compound case: parent PE affects slave PEs */
702         list_for_each_entry(slave, &child->slaves, list) {
703                 rc = opal_pci_set_peltv(phb->opal_id, parent->pe_number,
704                                         slave->pe_number, op);
705                 if (rc != OPAL_SUCCESS) {
706                         pe_warn(slave, "OPAL error %ld %s to parent PELTV\n",
707                                 rc, desc);
708                         return -ENXIO;
709                 }
710         }
711
712         return 0;
713 }
714
715 static int pnv_ioda_set_peltv(struct pnv_phb *phb,
716                               struct pnv_ioda_pe *pe,
717                               bool is_add)
718 {
719         struct pnv_ioda_pe *slave;
720         struct pci_dev *pdev = NULL;
721         int ret;
722
723         /*
724          * Clear PE frozen state. If it's master PE, we need
725          * clear slave PE frozen state as well.
726          */
727         if (is_add) {
728                 opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
729                                           OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
730                 if (pe->flags & PNV_IODA_PE_MASTER) {
731                         list_for_each_entry(slave, &pe->slaves, list)
732                                 opal_pci_eeh_freeze_clear(phb->opal_id,
733                                                           slave->pe_number,
734                                                           OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
735                 }
736         }
737
738         /*
739          * Associate PE in PELT. We need add the PE into the
740          * corresponding PELT-V as well. Otherwise, the error
741          * originated from the PE might contribute to other
742          * PEs.
743          */
744         ret = pnv_ioda_set_one_peltv(phb, pe, pe, is_add);
745         if (ret)
746                 return ret;
747
748         /* For compound PEs, any one affects all of them */
749         if (pe->flags & PNV_IODA_PE_MASTER) {
750                 list_for_each_entry(slave, &pe->slaves, list) {
751                         ret = pnv_ioda_set_one_peltv(phb, slave, pe, is_add);
752                         if (ret)
753                                 return ret;
754                 }
755         }
756
757         if (pe->flags & (PNV_IODA_PE_BUS_ALL | PNV_IODA_PE_BUS))
758                 pdev = pe->pbus->self;
759         else if (pe->flags & PNV_IODA_PE_DEV)
760                 pdev = pe->pdev->bus->self;
761 #ifdef CONFIG_PCI_IOV
762         else if (pe->flags & PNV_IODA_PE_VF)
763                 pdev = pe->parent_dev;
764 #endif /* CONFIG_PCI_IOV */
765         while (pdev) {
766                 struct pci_dn *pdn = pci_get_pdn(pdev);
767                 struct pnv_ioda_pe *parent;
768
769                 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
770                         parent = &phb->ioda.pe_array[pdn->pe_number];
771                         ret = pnv_ioda_set_one_peltv(phb, parent, pe, is_add);
772                         if (ret)
773                                 return ret;
774                 }
775
776                 pdev = pdev->bus->self;
777         }
778
779         return 0;
780 }
781
782 static int pnv_ioda_deconfigure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
783 {
784         struct pci_dev *parent;
785         uint8_t bcomp, dcomp, fcomp;
786         int64_t rc;
787         long rid_end, rid;
788
789         /* Currently, we just deconfigure VF PE. Bus PE will always there.*/
790         if (pe->pbus) {
791                 int count;
792
793                 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
794                 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
795                 parent = pe->pbus->self;
796                 if (pe->flags & PNV_IODA_PE_BUS_ALL)
797                         count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
798                 else
799                         count = 1;
800
801                 switch(count) {
802                 case  1: bcomp = OpalPciBusAll;         break;
803                 case  2: bcomp = OpalPciBus7Bits;       break;
804                 case  4: bcomp = OpalPciBus6Bits;       break;
805                 case  8: bcomp = OpalPciBus5Bits;       break;
806                 case 16: bcomp = OpalPciBus4Bits;       break;
807                 case 32: bcomp = OpalPciBus3Bits;       break;
808                 default:
809                         dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
810                                 count);
811                         /* Do an exact match only */
812                         bcomp = OpalPciBusAll;
813                 }
814                 rid_end = pe->rid + (count << 8);
815         } else {
816 #ifdef CONFIG_PCI_IOV
817                 if (pe->flags & PNV_IODA_PE_VF)
818                         parent = pe->parent_dev;
819                 else
820 #endif
821                         parent = pe->pdev->bus->self;
822                 bcomp = OpalPciBusAll;
823                 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
824                 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
825                 rid_end = pe->rid + 1;
826         }
827
828         /* Clear the reverse map */
829         for (rid = pe->rid; rid < rid_end; rid++)
830                 phb->ioda.pe_rmap[rid] = IODA_INVALID_PE;
831
832         /* Release from all parents PELT-V */
833         while (parent) {
834                 struct pci_dn *pdn = pci_get_pdn(parent);
835                 if (pdn && pdn->pe_number != IODA_INVALID_PE) {
836                         rc = opal_pci_set_peltv(phb->opal_id, pdn->pe_number,
837                                                 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
838                         /* XXX What to do in case of error ? */
839                 }
840                 parent = parent->bus->self;
841         }
842
843         opal_pci_eeh_freeze_clear(phb->opal_id, pe->pe_number,
844                                   OPAL_EEH_ACTION_CLEAR_FREEZE_ALL);
845
846         /* Disassociate PE in PELT */
847         rc = opal_pci_set_peltv(phb->opal_id, pe->pe_number,
848                                 pe->pe_number, OPAL_REMOVE_PE_FROM_DOMAIN);
849         if (rc)
850                 pe_warn(pe, "OPAL error %ld remove self from PELTV\n", rc);
851         rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
852                              bcomp, dcomp, fcomp, OPAL_UNMAP_PE);
853         if (rc)
854                 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
855
856         pe->pbus = NULL;
857         pe->pdev = NULL;
858 #ifdef CONFIG_PCI_IOV
859         pe->parent_dev = NULL;
860 #endif
861
862         return 0;
863 }
864
865 static int pnv_ioda_configure_pe(struct pnv_phb *phb, struct pnv_ioda_pe *pe)
866 {
867         struct pci_dev *parent;
868         uint8_t bcomp, dcomp, fcomp;
869         long rc, rid_end, rid;
870
871         /* Bus validation ? */
872         if (pe->pbus) {
873                 int count;
874
875                 dcomp = OPAL_IGNORE_RID_DEVICE_NUMBER;
876                 fcomp = OPAL_IGNORE_RID_FUNCTION_NUMBER;
877                 parent = pe->pbus->self;
878                 if (pe->flags & PNV_IODA_PE_BUS_ALL)
879                         count = pe->pbus->busn_res.end - pe->pbus->busn_res.start + 1;
880                 else
881                         count = 1;
882
883                 switch(count) {
884                 case  1: bcomp = OpalPciBusAll;         break;
885                 case  2: bcomp = OpalPciBus7Bits;       break;
886                 case  4: bcomp = OpalPciBus6Bits;       break;
887                 case  8: bcomp = OpalPciBus5Bits;       break;
888                 case 16: bcomp = OpalPciBus4Bits;       break;
889                 case 32: bcomp = OpalPciBus3Bits;       break;
890                 default:
891                         dev_err(&pe->pbus->dev, "Number of subordinate buses %d unsupported\n",
892                                 count);
893                         /* Do an exact match only */
894                         bcomp = OpalPciBusAll;
895                 }
896                 rid_end = pe->rid + (count << 8);
897         } else {
898 #ifdef CONFIG_PCI_IOV
899                 if (pe->flags & PNV_IODA_PE_VF)
900                         parent = pe->parent_dev;
901                 else
902 #endif /* CONFIG_PCI_IOV */
903                         parent = pe->pdev->bus->self;
904                 bcomp = OpalPciBusAll;
905                 dcomp = OPAL_COMPARE_RID_DEVICE_NUMBER;
906                 fcomp = OPAL_COMPARE_RID_FUNCTION_NUMBER;
907                 rid_end = pe->rid + 1;
908         }
909
910         /*
911          * Associate PE in PELT. We need add the PE into the
912          * corresponding PELT-V as well. Otherwise, the error
913          * originated from the PE might contribute to other
914          * PEs.
915          */
916         rc = opal_pci_set_pe(phb->opal_id, pe->pe_number, pe->rid,
917                              bcomp, dcomp, fcomp, OPAL_MAP_PE);
918         if (rc) {
919                 pe_err(pe, "OPAL error %ld trying to setup PELT table\n", rc);
920                 return -ENXIO;
921         }
922
923         /*
924          * Configure PELTV. NPUs don't have a PELTV table so skip
925          * configuration on them.
926          */
927         if (phb->type != PNV_PHB_NPU)
928                 pnv_ioda_set_peltv(phb, pe, true);
929
930         /* Setup reverse map */
931         for (rid = pe->rid; rid < rid_end; rid++)
932                 phb->ioda.pe_rmap[rid] = pe->pe_number;
933
934         /* Setup one MVTs on IODA1 */
935         if (phb->type != PNV_PHB_IODA1) {
936                 pe->mve_number = 0;
937                 goto out;
938         }
939
940         pe->mve_number = pe->pe_number;
941         rc = opal_pci_set_mve(phb->opal_id, pe->mve_number, pe->pe_number);
942         if (rc != OPAL_SUCCESS) {
943                 pe_err(pe, "OPAL error %ld setting up MVE %x\n",
944                        rc, pe->mve_number);
945                 pe->mve_number = -1;
946         } else {
947                 rc = opal_pci_set_mve_enable(phb->opal_id,
948                                              pe->mve_number, OPAL_ENABLE_MVE);
949                 if (rc) {
950                         pe_err(pe, "OPAL error %ld enabling MVE %x\n",
951                                rc, pe->mve_number);
952                         pe->mve_number = -1;
953                 }
954         }
955
956 out:
957         return 0;
958 }
959
960 #ifdef CONFIG_PCI_IOV
961 static int pnv_pci_vf_resource_shift(struct pci_dev *dev, int offset)
962 {
963         struct pci_dn *pdn = pci_get_pdn(dev);
964         int i;
965         struct resource *res, res2;
966         resource_size_t size;
967         u16 num_vfs;
968
969         if (!dev->is_physfn)
970                 return -EINVAL;
971
972         /*
973          * "offset" is in VFs.  The M64 windows are sized so that when they
974          * are segmented, each segment is the same size as the IOV BAR.
975          * Each segment is in a separate PE, and the high order bits of the
976          * address are the PE number.  Therefore, each VF's BAR is in a
977          * separate PE, and changing the IOV BAR start address changes the
978          * range of PEs the VFs are in.
979          */
980         num_vfs = pdn->num_vfs;
981         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
982                 res = &dev->resource[i + PCI_IOV_RESOURCES];
983                 if (!res->flags || !res->parent)
984                         continue;
985
986                 /*
987                  * The actual IOV BAR range is determined by the start address
988                  * and the actual size for num_vfs VFs BAR.  This check is to
989                  * make sure that after shifting, the range will not overlap
990                  * with another device.
991                  */
992                 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
993                 res2.flags = res->flags;
994                 res2.start = res->start + (size * offset);
995                 res2.end = res2.start + (size * num_vfs) - 1;
996
997                 if (res2.end > res->end) {
998                         dev_err(&dev->dev, "VF BAR%d: %pR would extend past %pR (trying to enable %d VFs shifted by %d)\n",
999                                 i, &res2, res, num_vfs, offset);
1000                         return -EBUSY;
1001                 }
1002         }
1003
1004         /*
1005          * After doing so, there would be a "hole" in the /proc/iomem when
1006          * offset is a positive value. It looks like the device return some
1007          * mmio back to the system, which actually no one could use it.
1008          */
1009         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1010                 res = &dev->resource[i + PCI_IOV_RESOURCES];
1011                 if (!res->flags || !res->parent)
1012                         continue;
1013
1014                 size = pci_iov_resource_size(dev, i + PCI_IOV_RESOURCES);
1015                 res2 = *res;
1016                 res->start += size * offset;
1017
1018                 dev_info(&dev->dev, "VF BAR%d: %pR shifted to %pR (%sabling %d VFs shifted by %d)\n",
1019                          i, &res2, res, (offset > 0) ? "En" : "Dis",
1020                          num_vfs, offset);
1021                 pci_update_resource(dev, i + PCI_IOV_RESOURCES);
1022         }
1023         return 0;
1024 }
1025 #endif /* CONFIG_PCI_IOV */
1026
1027 static struct pnv_ioda_pe *pnv_ioda_setup_dev_PE(struct pci_dev *dev)
1028 {
1029         struct pci_controller *hose = pci_bus_to_host(dev->bus);
1030         struct pnv_phb *phb = hose->private_data;
1031         struct pci_dn *pdn = pci_get_pdn(dev);
1032         struct pnv_ioda_pe *pe;
1033
1034         if (!pdn) {
1035                 pr_err("%s: Device tree node not associated properly\n",
1036                            pci_name(dev));
1037                 return NULL;
1038         }
1039         if (pdn->pe_number != IODA_INVALID_PE)
1040                 return NULL;
1041
1042         pe = pnv_ioda_alloc_pe(phb);
1043         if (!pe) {
1044                 pr_warning("%s: Not enough PE# available, disabling device\n",
1045                            pci_name(dev));
1046                 return NULL;
1047         }
1048
1049         /* NOTE: We get only one ref to the pci_dev for the pdn, not for the
1050          * pointer in the PE data structure, both should be destroyed at the
1051          * same time. However, this needs to be looked at more closely again
1052          * once we actually start removing things (Hotplug, SR-IOV, ...)
1053          *
1054          * At some point we want to remove the PDN completely anyways
1055          */
1056         pci_dev_get(dev);
1057         pdn->pcidev = dev;
1058         pdn->pe_number = pe->pe_number;
1059         pe->flags = PNV_IODA_PE_DEV;
1060         pe->pdev = dev;
1061         pe->pbus = NULL;
1062         pe->mve_number = -1;
1063         pe->rid = dev->bus->number << 8 | pdn->devfn;
1064
1065         pe_info(pe, "Associated device to PE\n");
1066
1067         if (pnv_ioda_configure_pe(phb, pe)) {
1068                 /* XXX What do we do here ? */
1069                 pnv_ioda_free_pe(pe);
1070                 pdn->pe_number = IODA_INVALID_PE;
1071                 pe->pdev = NULL;
1072                 pci_dev_put(dev);
1073                 return NULL;
1074         }
1075
1076         /* Put PE to the list */
1077         list_add_tail(&pe->list, &phb->ioda.pe_list);
1078
1079         return pe;
1080 }
1081
1082 static void pnv_ioda_setup_same_PE(struct pci_bus *bus, struct pnv_ioda_pe *pe)
1083 {
1084         struct pci_dev *dev;
1085
1086         list_for_each_entry(dev, &bus->devices, bus_list) {
1087                 struct pci_dn *pdn = pci_get_pdn(dev);
1088
1089                 if (pdn == NULL) {
1090                         pr_warn("%s: No device node associated with device !\n",
1091                                 pci_name(dev));
1092                         continue;
1093                 }
1094
1095                 /*
1096                  * In partial hotplug case, the PCI device might be still
1097                  * associated with the PE and needn't attach it to the PE
1098                  * again.
1099                  */
1100                 if (pdn->pe_number != IODA_INVALID_PE)
1101                         continue;
1102
1103                 pe->device_count++;
1104                 pdn->pcidev = dev;
1105                 pdn->pe_number = pe->pe_number;
1106                 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
1107                         pnv_ioda_setup_same_PE(dev->subordinate, pe);
1108         }
1109 }
1110
1111 /*
1112  * There're 2 types of PCI bus sensitive PEs: One that is compromised of
1113  * single PCI bus. Another one that contains the primary PCI bus and its
1114  * subordinate PCI devices and buses. The second type of PE is normally
1115  * orgiriated by PCIe-to-PCI bridge or PLX switch downstream ports.
1116  */
1117 static struct pnv_ioda_pe *pnv_ioda_setup_bus_PE(struct pci_bus *bus, bool all)
1118 {
1119         struct pci_controller *hose = pci_bus_to_host(bus);
1120         struct pnv_phb *phb = hose->private_data;
1121         struct pnv_ioda_pe *pe = NULL;
1122         unsigned int pe_num;
1123
1124         /*
1125          * In partial hotplug case, the PE instance might be still alive.
1126          * We should reuse it instead of allocating a new one.
1127          */
1128         pe_num = phb->ioda.pe_rmap[bus->number << 8];
1129         if (pe_num != IODA_INVALID_PE) {
1130                 pe = &phb->ioda.pe_array[pe_num];
1131                 pnv_ioda_setup_same_PE(bus, pe);
1132                 return NULL;
1133         }
1134
1135         /* PE number for root bus should have been reserved */
1136         if (pci_is_root_bus(bus) &&
1137             phb->ioda.root_pe_idx != IODA_INVALID_PE)
1138                 pe = &phb->ioda.pe_array[phb->ioda.root_pe_idx];
1139
1140         /* Check if PE is determined by M64 */
1141         if (!pe && phb->pick_m64_pe)
1142                 pe = phb->pick_m64_pe(bus, all);
1143
1144         /* The PE number isn't pinned by M64 */
1145         if (!pe)
1146                 pe = pnv_ioda_alloc_pe(phb);
1147
1148         if (!pe) {
1149                 pr_warning("%s: Not enough PE# available for PCI bus %04x:%02x\n",
1150                         __func__, pci_domain_nr(bus), bus->number);
1151                 return NULL;
1152         }
1153
1154         pe->flags |= (all ? PNV_IODA_PE_BUS_ALL : PNV_IODA_PE_BUS);
1155         pe->pbus = bus;
1156         pe->pdev = NULL;
1157         pe->mve_number = -1;
1158         pe->rid = bus->busn_res.start << 8;
1159
1160         if (all)
1161                 pe_info(pe, "Secondary bus %d..%d associated with PE#%x\n",
1162                         bus->busn_res.start, bus->busn_res.end, pe->pe_number);
1163         else
1164                 pe_info(pe, "Secondary bus %d associated with PE#%x\n",
1165                         bus->busn_res.start, pe->pe_number);
1166
1167         if (pnv_ioda_configure_pe(phb, pe)) {
1168                 /* XXX What do we do here ? */
1169                 pnv_ioda_free_pe(pe);
1170                 pe->pbus = NULL;
1171                 return NULL;
1172         }
1173
1174         /* Associate it with all child devices */
1175         pnv_ioda_setup_same_PE(bus, pe);
1176
1177         /* Put PE to the list */
1178         list_add_tail(&pe->list, &phb->ioda.pe_list);
1179
1180         return pe;
1181 }
1182
1183 static struct pnv_ioda_pe *pnv_ioda_setup_npu_PE(struct pci_dev *npu_pdev)
1184 {
1185         int pe_num, found_pe = false, rc;
1186         long rid;
1187         struct pnv_ioda_pe *pe;
1188         struct pci_dev *gpu_pdev;
1189         struct pci_dn *npu_pdn;
1190         struct pci_controller *hose = pci_bus_to_host(npu_pdev->bus);
1191         struct pnv_phb *phb = hose->private_data;
1192
1193         /*
1194          * Due to a hardware errata PE#0 on the NPU is reserved for
1195          * error handling. This means we only have three PEs remaining
1196          * which need to be assigned to four links, implying some
1197          * links must share PEs.
1198          *
1199          * To achieve this we assign PEs such that NPUs linking the
1200          * same GPU get assigned the same PE.
1201          */
1202         gpu_pdev = pnv_pci_get_gpu_dev(npu_pdev);
1203         for (pe_num = 0; pe_num < phb->ioda.total_pe_num; pe_num++) {
1204                 pe = &phb->ioda.pe_array[pe_num];
1205                 if (!pe->pdev)
1206                         continue;
1207
1208                 if (pnv_pci_get_gpu_dev(pe->pdev) == gpu_pdev) {
1209                         /*
1210                          * This device has the same peer GPU so should
1211                          * be assigned the same PE as the existing
1212                          * peer NPU.
1213                          */
1214                         dev_info(&npu_pdev->dev,
1215                                 "Associating to existing PE %x\n", pe_num);
1216                         pci_dev_get(npu_pdev);
1217                         npu_pdn = pci_get_pdn(npu_pdev);
1218                         rid = npu_pdev->bus->number << 8 | npu_pdn->devfn;
1219                         npu_pdn->pcidev = npu_pdev;
1220                         npu_pdn->pe_number = pe_num;
1221                         phb->ioda.pe_rmap[rid] = pe->pe_number;
1222
1223                         /* Map the PE to this link */
1224                         rc = opal_pci_set_pe(phb->opal_id, pe_num, rid,
1225                                         OpalPciBusAll,
1226                                         OPAL_COMPARE_RID_DEVICE_NUMBER,
1227                                         OPAL_COMPARE_RID_FUNCTION_NUMBER,
1228                                         OPAL_MAP_PE);
1229                         WARN_ON(rc != OPAL_SUCCESS);
1230                         found_pe = true;
1231                         break;
1232                 }
1233         }
1234
1235         if (!found_pe)
1236                 /*
1237                  * Could not find an existing PE so allocate a new
1238                  * one.
1239                  */
1240                 return pnv_ioda_setup_dev_PE(npu_pdev);
1241         else
1242                 return pe;
1243 }
1244
1245 static void pnv_ioda_setup_npu_PEs(struct pci_bus *bus)
1246 {
1247         struct pci_dev *pdev;
1248
1249         list_for_each_entry(pdev, &bus->devices, bus_list)
1250                 pnv_ioda_setup_npu_PE(pdev);
1251 }
1252
1253 static void pnv_pci_ioda_setup_PEs(void)
1254 {
1255         struct pci_controller *hose, *tmp;
1256         struct pnv_phb *phb;
1257
1258         list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1259                 phb = hose->private_data;
1260                 if (phb->type == PNV_PHB_NPU) {
1261                         /* PE#0 is needed for error reporting */
1262                         pnv_ioda_reserve_pe(phb, 0);
1263                         pnv_ioda_setup_npu_PEs(hose->bus);
1264                         if (phb->model == PNV_PHB_MODEL_NPU2)
1265                                 pnv_npu2_init(phb);
1266                 }
1267         }
1268 }
1269
1270 #ifdef CONFIG_PCI_IOV
1271 static int pnv_pci_vf_release_m64(struct pci_dev *pdev, u16 num_vfs)
1272 {
1273         struct pci_bus        *bus;
1274         struct pci_controller *hose;
1275         struct pnv_phb        *phb;
1276         struct pci_dn         *pdn;
1277         int                    i, j;
1278         int                    m64_bars;
1279
1280         bus = pdev->bus;
1281         hose = pci_bus_to_host(bus);
1282         phb = hose->private_data;
1283         pdn = pci_get_pdn(pdev);
1284
1285         if (pdn->m64_single_mode)
1286                 m64_bars = num_vfs;
1287         else
1288                 m64_bars = 1;
1289
1290         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++)
1291                 for (j = 0; j < m64_bars; j++) {
1292                         if (pdn->m64_map[j][i] == IODA_INVALID_M64)
1293                                 continue;
1294                         opal_pci_phb_mmio_enable(phb->opal_id,
1295                                 OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 0);
1296                         clear_bit(pdn->m64_map[j][i], &phb->ioda.m64_bar_alloc);
1297                         pdn->m64_map[j][i] = IODA_INVALID_M64;
1298                 }
1299
1300         kfree(pdn->m64_map);
1301         return 0;
1302 }
1303
1304 static int pnv_pci_vf_assign_m64(struct pci_dev *pdev, u16 num_vfs)
1305 {
1306         struct pci_bus        *bus;
1307         struct pci_controller *hose;
1308         struct pnv_phb        *phb;
1309         struct pci_dn         *pdn;
1310         unsigned int           win;
1311         struct resource       *res;
1312         int                    i, j;
1313         int64_t                rc;
1314         int                    total_vfs;
1315         resource_size_t        size, start;
1316         int                    pe_num;
1317         int                    m64_bars;
1318
1319         bus = pdev->bus;
1320         hose = pci_bus_to_host(bus);
1321         phb = hose->private_data;
1322         pdn = pci_get_pdn(pdev);
1323         total_vfs = pci_sriov_get_totalvfs(pdev);
1324
1325         if (pdn->m64_single_mode)
1326                 m64_bars = num_vfs;
1327         else
1328                 m64_bars = 1;
1329
1330         pdn->m64_map = kmalloc_array(m64_bars,
1331                                      sizeof(*pdn->m64_map),
1332                                      GFP_KERNEL);
1333         if (!pdn->m64_map)
1334                 return -ENOMEM;
1335         /* Initialize the m64_map to IODA_INVALID_M64 */
1336         for (i = 0; i < m64_bars ; i++)
1337                 for (j = 0; j < PCI_SRIOV_NUM_BARS; j++)
1338                         pdn->m64_map[i][j] = IODA_INVALID_M64;
1339
1340
1341         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
1342                 res = &pdev->resource[i + PCI_IOV_RESOURCES];
1343                 if (!res->flags || !res->parent)
1344                         continue;
1345
1346                 for (j = 0; j < m64_bars; j++) {
1347                         do {
1348                                 win = find_next_zero_bit(&phb->ioda.m64_bar_alloc,
1349                                                 phb->ioda.m64_bar_idx + 1, 0);
1350
1351                                 if (win >= phb->ioda.m64_bar_idx + 1)
1352                                         goto m64_failed;
1353                         } while (test_and_set_bit(win, &phb->ioda.m64_bar_alloc));
1354
1355                         pdn->m64_map[j][i] = win;
1356
1357                         if (pdn->m64_single_mode) {
1358                                 size = pci_iov_resource_size(pdev,
1359                                                         PCI_IOV_RESOURCES + i);
1360                                 start = res->start + size * j;
1361                         } else {
1362                                 size = resource_size(res);
1363                                 start = res->start;
1364                         }
1365
1366                         /* Map the M64 here */
1367                         if (pdn->m64_single_mode) {
1368                                 pe_num = pdn->pe_num_map[j];
1369                                 rc = opal_pci_map_pe_mmio_window(phb->opal_id,
1370                                                 pe_num, OPAL_M64_WINDOW_TYPE,
1371                                                 pdn->m64_map[j][i], 0);
1372                         }
1373
1374                         rc = opal_pci_set_phb_mem_window(phb->opal_id,
1375                                                  OPAL_M64_WINDOW_TYPE,
1376                                                  pdn->m64_map[j][i],
1377                                                  start,
1378                                                  0, /* unused */
1379                                                  size);
1380
1381
1382                         if (rc != OPAL_SUCCESS) {
1383                                 dev_err(&pdev->dev, "Failed to map M64 window #%d: %lld\n",
1384                                         win, rc);
1385                                 goto m64_failed;
1386                         }
1387
1388                         if (pdn->m64_single_mode)
1389                                 rc = opal_pci_phb_mmio_enable(phb->opal_id,
1390                                      OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 2);
1391                         else
1392                                 rc = opal_pci_phb_mmio_enable(phb->opal_id,
1393                                      OPAL_M64_WINDOW_TYPE, pdn->m64_map[j][i], 1);
1394
1395                         if (rc != OPAL_SUCCESS) {
1396                                 dev_err(&pdev->dev, "Failed to enable M64 window #%d: %llx\n",
1397                                         win, rc);
1398                                 goto m64_failed;
1399                         }
1400                 }
1401         }
1402         return 0;
1403
1404 m64_failed:
1405         pnv_pci_vf_release_m64(pdev, num_vfs);
1406         return -EBUSY;
1407 }
1408
1409 static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
1410                 int num);
1411 static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable);
1412
1413 static void pnv_pci_ioda2_release_dma_pe(struct pci_dev *dev, struct pnv_ioda_pe *pe)
1414 {
1415         struct iommu_table    *tbl;
1416         int64_t               rc;
1417
1418         tbl = pe->table_group.tables[0];
1419         rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
1420         if (rc)
1421                 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
1422
1423         pnv_pci_ioda2_set_bypass(pe, false);
1424         if (pe->table_group.group) {
1425                 iommu_group_put(pe->table_group.group);
1426                 BUG_ON(pe->table_group.group);
1427         }
1428         iommu_tce_table_put(tbl);
1429 }
1430
1431 static void pnv_ioda_release_vf_PE(struct pci_dev *pdev)
1432 {
1433         struct pci_bus        *bus;
1434         struct pci_controller *hose;
1435         struct pnv_phb        *phb;
1436         struct pnv_ioda_pe    *pe, *pe_n;
1437         struct pci_dn         *pdn;
1438
1439         bus = pdev->bus;
1440         hose = pci_bus_to_host(bus);
1441         phb = hose->private_data;
1442         pdn = pci_get_pdn(pdev);
1443
1444         if (!pdev->is_physfn)
1445                 return;
1446
1447         list_for_each_entry_safe(pe, pe_n, &phb->ioda.pe_list, list) {
1448                 if (pe->parent_dev != pdev)
1449                         continue;
1450
1451                 pnv_pci_ioda2_release_dma_pe(pdev, pe);
1452
1453                 /* Remove from list */
1454                 mutex_lock(&phb->ioda.pe_list_mutex);
1455                 list_del(&pe->list);
1456                 mutex_unlock(&phb->ioda.pe_list_mutex);
1457
1458                 pnv_ioda_deconfigure_pe(phb, pe);
1459
1460                 pnv_ioda_free_pe(pe);
1461         }
1462 }
1463
1464 void pnv_pci_sriov_disable(struct pci_dev *pdev)
1465 {
1466         struct pci_bus        *bus;
1467         struct pci_controller *hose;
1468         struct pnv_phb        *phb;
1469         struct pnv_ioda_pe    *pe;
1470         struct pci_dn         *pdn;
1471         u16                    num_vfs, i;
1472
1473         bus = pdev->bus;
1474         hose = pci_bus_to_host(bus);
1475         phb = hose->private_data;
1476         pdn = pci_get_pdn(pdev);
1477         num_vfs = pdn->num_vfs;
1478
1479         /* Release VF PEs */
1480         pnv_ioda_release_vf_PE(pdev);
1481
1482         if (phb->type == PNV_PHB_IODA2) {
1483                 if (!pdn->m64_single_mode)
1484                         pnv_pci_vf_resource_shift(pdev, -*pdn->pe_num_map);
1485
1486                 /* Release M64 windows */
1487                 pnv_pci_vf_release_m64(pdev, num_vfs);
1488
1489                 /* Release PE numbers */
1490                 if (pdn->m64_single_mode) {
1491                         for (i = 0; i < num_vfs; i++) {
1492                                 if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1493                                         continue;
1494
1495                                 pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1496                                 pnv_ioda_free_pe(pe);
1497                         }
1498                 } else
1499                         bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1500                 /* Releasing pe_num_map */
1501                 kfree(pdn->pe_num_map);
1502         }
1503 }
1504
1505 static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
1506                                        struct pnv_ioda_pe *pe);
1507 static void pnv_ioda_setup_vf_PE(struct pci_dev *pdev, u16 num_vfs)
1508 {
1509         struct pci_bus        *bus;
1510         struct pci_controller *hose;
1511         struct pnv_phb        *phb;
1512         struct pnv_ioda_pe    *pe;
1513         int                    pe_num;
1514         u16                    vf_index;
1515         struct pci_dn         *pdn;
1516
1517         bus = pdev->bus;
1518         hose = pci_bus_to_host(bus);
1519         phb = hose->private_data;
1520         pdn = pci_get_pdn(pdev);
1521
1522         if (!pdev->is_physfn)
1523                 return;
1524
1525         /* Reserve PE for each VF */
1526         for (vf_index = 0; vf_index < num_vfs; vf_index++) {
1527                 if (pdn->m64_single_mode)
1528                         pe_num = pdn->pe_num_map[vf_index];
1529                 else
1530                         pe_num = *pdn->pe_num_map + vf_index;
1531
1532                 pe = &phb->ioda.pe_array[pe_num];
1533                 pe->pe_number = pe_num;
1534                 pe->phb = phb;
1535                 pe->flags = PNV_IODA_PE_VF;
1536                 pe->pbus = NULL;
1537                 pe->parent_dev = pdev;
1538                 pe->mve_number = -1;
1539                 pe->rid = (pci_iov_virtfn_bus(pdev, vf_index) << 8) |
1540                            pci_iov_virtfn_devfn(pdev, vf_index);
1541
1542                 pe_info(pe, "VF %04d:%02d:%02d.%d associated with PE#%x\n",
1543                         hose->global_number, pdev->bus->number,
1544                         PCI_SLOT(pci_iov_virtfn_devfn(pdev, vf_index)),
1545                         PCI_FUNC(pci_iov_virtfn_devfn(pdev, vf_index)), pe_num);
1546
1547                 if (pnv_ioda_configure_pe(phb, pe)) {
1548                         /* XXX What do we do here ? */
1549                         pnv_ioda_free_pe(pe);
1550                         pe->pdev = NULL;
1551                         continue;
1552                 }
1553
1554                 /* Put PE to the list */
1555                 mutex_lock(&phb->ioda.pe_list_mutex);
1556                 list_add_tail(&pe->list, &phb->ioda.pe_list);
1557                 mutex_unlock(&phb->ioda.pe_list_mutex);
1558
1559                 pnv_pci_ioda2_setup_dma_pe(phb, pe);
1560         }
1561 }
1562
1563 int pnv_pci_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1564 {
1565         struct pci_bus        *bus;
1566         struct pci_controller *hose;
1567         struct pnv_phb        *phb;
1568         struct pnv_ioda_pe    *pe;
1569         struct pci_dn         *pdn;
1570         int                    ret;
1571         u16                    i;
1572
1573         bus = pdev->bus;
1574         hose = pci_bus_to_host(bus);
1575         phb = hose->private_data;
1576         pdn = pci_get_pdn(pdev);
1577
1578         if (phb->type == PNV_PHB_IODA2) {
1579                 if (!pdn->vfs_expanded) {
1580                         dev_info(&pdev->dev, "don't support this SRIOV device"
1581                                 " with non 64bit-prefetchable IOV BAR\n");
1582                         return -ENOSPC;
1583                 }
1584
1585                 /*
1586                  * When M64 BARs functions in Single PE mode, the number of VFs
1587                  * could be enabled must be less than the number of M64 BARs.
1588                  */
1589                 if (pdn->m64_single_mode && num_vfs > phb->ioda.m64_bar_idx) {
1590                         dev_info(&pdev->dev, "Not enough M64 BAR for VFs\n");
1591                         return -EBUSY;
1592                 }
1593
1594                 /* Allocating pe_num_map */
1595                 if (pdn->m64_single_mode)
1596                         pdn->pe_num_map = kmalloc_array(num_vfs,
1597                                                         sizeof(*pdn->pe_num_map),
1598                                                         GFP_KERNEL);
1599                 else
1600                         pdn->pe_num_map = kmalloc(sizeof(*pdn->pe_num_map), GFP_KERNEL);
1601
1602                 if (!pdn->pe_num_map)
1603                         return -ENOMEM;
1604
1605                 if (pdn->m64_single_mode)
1606                         for (i = 0; i < num_vfs; i++)
1607                                 pdn->pe_num_map[i] = IODA_INVALID_PE;
1608
1609                 /* Calculate available PE for required VFs */
1610                 if (pdn->m64_single_mode) {
1611                         for (i = 0; i < num_vfs; i++) {
1612                                 pe = pnv_ioda_alloc_pe(phb);
1613                                 if (!pe) {
1614                                         ret = -EBUSY;
1615                                         goto m64_failed;
1616                                 }
1617
1618                                 pdn->pe_num_map[i] = pe->pe_number;
1619                         }
1620                 } else {
1621                         mutex_lock(&phb->ioda.pe_alloc_mutex);
1622                         *pdn->pe_num_map = bitmap_find_next_zero_area(
1623                                 phb->ioda.pe_alloc, phb->ioda.total_pe_num,
1624                                 0, num_vfs, 0);
1625                         if (*pdn->pe_num_map >= phb->ioda.total_pe_num) {
1626                                 mutex_unlock(&phb->ioda.pe_alloc_mutex);
1627                                 dev_info(&pdev->dev, "Failed to enable VF%d\n", num_vfs);
1628                                 kfree(pdn->pe_num_map);
1629                                 return -EBUSY;
1630                         }
1631                         bitmap_set(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1632                         mutex_unlock(&phb->ioda.pe_alloc_mutex);
1633                 }
1634                 pdn->num_vfs = num_vfs;
1635
1636                 /* Assign M64 window accordingly */
1637                 ret = pnv_pci_vf_assign_m64(pdev, num_vfs);
1638                 if (ret) {
1639                         dev_info(&pdev->dev, "Not enough M64 window resources\n");
1640                         goto m64_failed;
1641                 }
1642
1643                 /*
1644                  * When using one M64 BAR to map one IOV BAR, we need to shift
1645                  * the IOV BAR according to the PE# allocated to the VFs.
1646                  * Otherwise, the PE# for the VF will conflict with others.
1647                  */
1648                 if (!pdn->m64_single_mode) {
1649                         ret = pnv_pci_vf_resource_shift(pdev, *pdn->pe_num_map);
1650                         if (ret)
1651                                 goto m64_failed;
1652                 }
1653         }
1654
1655         /* Setup VF PEs */
1656         pnv_ioda_setup_vf_PE(pdev, num_vfs);
1657
1658         return 0;
1659
1660 m64_failed:
1661         if (pdn->m64_single_mode) {
1662                 for (i = 0; i < num_vfs; i++) {
1663                         if (pdn->pe_num_map[i] == IODA_INVALID_PE)
1664                                 continue;
1665
1666                         pe = &phb->ioda.pe_array[pdn->pe_num_map[i]];
1667                         pnv_ioda_free_pe(pe);
1668                 }
1669         } else
1670                 bitmap_clear(phb->ioda.pe_alloc, *pdn->pe_num_map, num_vfs);
1671
1672         /* Releasing pe_num_map */
1673         kfree(pdn->pe_num_map);
1674
1675         return ret;
1676 }
1677
1678 int pcibios_sriov_disable(struct pci_dev *pdev)
1679 {
1680         pnv_pci_sriov_disable(pdev);
1681
1682         /* Release PCI data */
1683         remove_dev_pci_data(pdev);
1684         return 0;
1685 }
1686
1687 int pcibios_sriov_enable(struct pci_dev *pdev, u16 num_vfs)
1688 {
1689         /* Allocate PCI data */
1690         add_dev_pci_data(pdev);
1691
1692         return pnv_pci_sriov_enable(pdev, num_vfs);
1693 }
1694 #endif /* CONFIG_PCI_IOV */
1695
1696 static void pnv_pci_ioda_dma_dev_setup(struct pnv_phb *phb, struct pci_dev *pdev)
1697 {
1698         struct pci_dn *pdn = pci_get_pdn(pdev);
1699         struct pnv_ioda_pe *pe;
1700
1701         /*
1702          * The function can be called while the PE#
1703          * hasn't been assigned. Do nothing for the
1704          * case.
1705          */
1706         if (!pdn || pdn->pe_number == IODA_INVALID_PE)
1707                 return;
1708
1709         pe = &phb->ioda.pe_array[pdn->pe_number];
1710         WARN_ON(get_dma_ops(&pdev->dev) != &dma_iommu_ops);
1711         set_dma_offset(&pdev->dev, pe->tce_bypass_base);
1712         set_iommu_table_base(&pdev->dev, pe->table_group.tables[0]);
1713         /*
1714          * Note: iommu_add_device() will fail here as
1715          * for physical PE: the device is already added by now;
1716          * for virtual PE: sysfs entries are not ready yet and
1717          * tce_iommu_bus_notifier will add the device to a group later.
1718          */
1719 }
1720
1721 static int pnv_pci_ioda_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
1722 {
1723         struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1724         struct pnv_phb *phb = hose->private_data;
1725         struct pci_dn *pdn = pci_get_pdn(pdev);
1726         struct pnv_ioda_pe *pe;
1727         uint64_t top;
1728         bool bypass = false;
1729
1730         if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1731                 return -ENODEV;;
1732
1733         pe = &phb->ioda.pe_array[pdn->pe_number];
1734         if (pe->tce_bypass_enabled) {
1735                 top = pe->tce_bypass_base + memblock_end_of_DRAM() - 1;
1736                 bypass = (dma_mask >= top);
1737         }
1738
1739         if (bypass) {
1740                 dev_info(&pdev->dev, "Using 64-bit DMA iommu bypass\n");
1741                 set_dma_ops(&pdev->dev, &dma_direct_ops);
1742         } else {
1743                 dev_info(&pdev->dev, "Using 32-bit DMA via iommu\n");
1744                 set_dma_ops(&pdev->dev, &dma_iommu_ops);
1745         }
1746         *pdev->dev.dma_mask = dma_mask;
1747
1748         /* Update peer npu devices */
1749         pnv_npu_try_dma_set_bypass(pdev, bypass);
1750
1751         return 0;
1752 }
1753
1754 static u64 pnv_pci_ioda_dma_get_required_mask(struct pci_dev *pdev)
1755 {
1756         struct pci_controller *hose = pci_bus_to_host(pdev->bus);
1757         struct pnv_phb *phb = hose->private_data;
1758         struct pci_dn *pdn = pci_get_pdn(pdev);
1759         struct pnv_ioda_pe *pe;
1760         u64 end, mask;
1761
1762         if (WARN_ON(!pdn || pdn->pe_number == IODA_INVALID_PE))
1763                 return 0;
1764
1765         pe = &phb->ioda.pe_array[pdn->pe_number];
1766         if (!pe->tce_bypass_enabled)
1767                 return __dma_get_required_mask(&pdev->dev);
1768
1769
1770         end = pe->tce_bypass_base + memblock_end_of_DRAM();
1771         mask = 1ULL << (fls64(end) - 1);
1772         mask += mask - 1;
1773
1774         return mask;
1775 }
1776
1777 static void pnv_ioda_setup_bus_dma(struct pnv_ioda_pe *pe,
1778                                    struct pci_bus *bus,
1779                                    bool add_to_group)
1780 {
1781         struct pci_dev *dev;
1782
1783         list_for_each_entry(dev, &bus->devices, bus_list) {
1784                 set_iommu_table_base(&dev->dev, pe->table_group.tables[0]);
1785                 set_dma_offset(&dev->dev, pe->tce_bypass_base);
1786                 if (add_to_group)
1787                         iommu_add_device(&dev->dev);
1788
1789                 if ((pe->flags & PNV_IODA_PE_BUS_ALL) && dev->subordinate)
1790                         pnv_ioda_setup_bus_dma(pe, dev->subordinate,
1791                                         add_to_group);
1792         }
1793 }
1794
1795 static inline __be64 __iomem *pnv_ioda_get_inval_reg(struct pnv_phb *phb,
1796                                                      bool real_mode)
1797 {
1798         return real_mode ? (__be64 __iomem *)(phb->regs_phys + 0x210) :
1799                 (phb->regs + 0x210);
1800 }
1801
1802 static void pnv_pci_p7ioc_tce_invalidate(struct iommu_table *tbl,
1803                 unsigned long index, unsigned long npages, bool rm)
1804 {
1805         struct iommu_table_group_link *tgl = list_first_entry_or_null(
1806                         &tbl->it_group_list, struct iommu_table_group_link,
1807                         next);
1808         struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1809                         struct pnv_ioda_pe, table_group);
1810         __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
1811         unsigned long start, end, inc;
1812
1813         start = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset);
1814         end = __pa(((__be64 *)tbl->it_base) + index - tbl->it_offset +
1815                         npages - 1);
1816
1817         /* p7ioc-style invalidation, 2 TCEs per write */
1818         start |= (1ull << 63);
1819         end |= (1ull << 63);
1820         inc = 16;
1821         end |= inc - 1; /* round up end to be different than start */
1822
1823         mb(); /* Ensure above stores are visible */
1824         while (start <= end) {
1825                 if (rm)
1826                         __raw_rm_writeq(cpu_to_be64(start), invalidate);
1827                 else
1828                         __raw_writeq(cpu_to_be64(start), invalidate);
1829                 start += inc;
1830         }
1831
1832         /*
1833          * The iommu layer will do another mb() for us on build()
1834          * and we don't care on free()
1835          */
1836 }
1837
1838 static int pnv_ioda1_tce_build(struct iommu_table *tbl, long index,
1839                 long npages, unsigned long uaddr,
1840                 enum dma_data_direction direction,
1841                 unsigned long attrs)
1842 {
1843         int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
1844                         attrs);
1845
1846         if (!ret)
1847                 pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
1848
1849         return ret;
1850 }
1851
1852 #ifdef CONFIG_IOMMU_API
1853 static int pnv_ioda1_tce_xchg(struct iommu_table *tbl, long index,
1854                 unsigned long *hpa, enum dma_data_direction *direction)
1855 {
1856         long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1857
1858         if (!ret)
1859                 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, false);
1860
1861         return ret;
1862 }
1863
1864 static int pnv_ioda1_tce_xchg_rm(struct iommu_table *tbl, long index,
1865                 unsigned long *hpa, enum dma_data_direction *direction)
1866 {
1867         long ret = pnv_tce_xchg(tbl, index, hpa, direction);
1868
1869         if (!ret)
1870                 pnv_pci_p7ioc_tce_invalidate(tbl, index, 1, true);
1871
1872         return ret;
1873 }
1874 #endif
1875
1876 static void pnv_ioda1_tce_free(struct iommu_table *tbl, long index,
1877                 long npages)
1878 {
1879         pnv_tce_free(tbl, index, npages);
1880
1881         pnv_pci_p7ioc_tce_invalidate(tbl, index, npages, false);
1882 }
1883
1884 static struct iommu_table_ops pnv_ioda1_iommu_ops = {
1885         .set = pnv_ioda1_tce_build,
1886 #ifdef CONFIG_IOMMU_API
1887         .exchange = pnv_ioda1_tce_xchg,
1888         .exchange_rm = pnv_ioda1_tce_xchg_rm,
1889 #endif
1890         .clear = pnv_ioda1_tce_free,
1891         .get = pnv_tce_get,
1892 };
1893
1894 #define PHB3_TCE_KILL_INVAL_ALL         PPC_BIT(0)
1895 #define PHB3_TCE_KILL_INVAL_PE          PPC_BIT(1)
1896 #define PHB3_TCE_KILL_INVAL_ONE         PPC_BIT(2)
1897
1898 void pnv_pci_phb3_tce_invalidate_entire(struct pnv_phb *phb, bool rm)
1899 {
1900         __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(phb, rm);
1901         const unsigned long val = PHB3_TCE_KILL_INVAL_ALL;
1902
1903         mb(); /* Ensure previous TCE table stores are visible */
1904         if (rm)
1905                 __raw_rm_writeq(cpu_to_be64(val), invalidate);
1906         else
1907                 __raw_writeq(cpu_to_be64(val), invalidate);
1908 }
1909
1910 static inline void pnv_pci_phb3_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1911 {
1912         /* 01xb - invalidate TCEs that match the specified PE# */
1913         __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, false);
1914         unsigned long val = PHB3_TCE_KILL_INVAL_PE | (pe->pe_number & 0xFF);
1915
1916         mb(); /* Ensure above stores are visible */
1917         __raw_writeq(cpu_to_be64(val), invalidate);
1918 }
1919
1920 static void pnv_pci_phb3_tce_invalidate(struct pnv_ioda_pe *pe, bool rm,
1921                                         unsigned shift, unsigned long index,
1922                                         unsigned long npages)
1923 {
1924         __be64 __iomem *invalidate = pnv_ioda_get_inval_reg(pe->phb, rm);
1925         unsigned long start, end, inc;
1926
1927         /* We'll invalidate DMA address in PE scope */
1928         start = PHB3_TCE_KILL_INVAL_ONE;
1929         start |= (pe->pe_number & 0xFF);
1930         end = start;
1931
1932         /* Figure out the start, end and step */
1933         start |= (index << shift);
1934         end |= ((index + npages - 1) << shift);
1935         inc = (0x1ull << shift);
1936         mb();
1937
1938         while (start <= end) {
1939                 if (rm)
1940                         __raw_rm_writeq(cpu_to_be64(start), invalidate);
1941                 else
1942                         __raw_writeq(cpu_to_be64(start), invalidate);
1943                 start += inc;
1944         }
1945 }
1946
1947 static inline void pnv_pci_ioda2_tce_invalidate_pe(struct pnv_ioda_pe *pe)
1948 {
1949         struct pnv_phb *phb = pe->phb;
1950
1951         if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1952                 pnv_pci_phb3_tce_invalidate_pe(pe);
1953         else
1954                 opal_pci_tce_kill(phb->opal_id, OPAL_PCI_TCE_KILL_PE,
1955                                   pe->pe_number, 0, 0, 0);
1956 }
1957
1958 static void pnv_pci_ioda2_tce_invalidate(struct iommu_table *tbl,
1959                 unsigned long index, unsigned long npages, bool rm)
1960 {
1961         struct iommu_table_group_link *tgl;
1962
1963         list_for_each_entry_lockless(tgl, &tbl->it_group_list, next) {
1964                 struct pnv_ioda_pe *pe = container_of(tgl->table_group,
1965                                 struct pnv_ioda_pe, table_group);
1966                 struct pnv_phb *phb = pe->phb;
1967                 unsigned int shift = tbl->it_page_shift;
1968
1969                 /*
1970                  * NVLink1 can use the TCE kill register directly as
1971                  * it's the same as PHB3. NVLink2 is different and
1972                  * should go via the OPAL call.
1973                  */
1974                 if (phb->model == PNV_PHB_MODEL_NPU) {
1975                         /*
1976                          * The NVLink hardware does not support TCE kill
1977                          * per TCE entry so we have to invalidate
1978                          * the entire cache for it.
1979                          */
1980                         pnv_pci_phb3_tce_invalidate_entire(phb, rm);
1981                         continue;
1982                 }
1983                 if (phb->model == PNV_PHB_MODEL_PHB3 && phb->regs)
1984                         pnv_pci_phb3_tce_invalidate(pe, rm, shift,
1985                                                     index, npages);
1986                 else
1987                         opal_pci_tce_kill(phb->opal_id,
1988                                           OPAL_PCI_TCE_KILL_PAGES,
1989                                           pe->pe_number, 1u << shift,
1990                                           index << shift, npages);
1991         }
1992 }
1993
1994 static int pnv_ioda2_tce_build(struct iommu_table *tbl, long index,
1995                 long npages, unsigned long uaddr,
1996                 enum dma_data_direction direction,
1997                 unsigned long attrs)
1998 {
1999         int ret = pnv_tce_build(tbl, index, npages, uaddr, direction,
2000                         attrs);
2001
2002         if (!ret)
2003                 pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2004
2005         return ret;
2006 }
2007
2008 #ifdef CONFIG_IOMMU_API
2009 static int pnv_ioda2_tce_xchg(struct iommu_table *tbl, long index,
2010                 unsigned long *hpa, enum dma_data_direction *direction)
2011 {
2012         long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2013
2014         if (!ret)
2015                 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, false);
2016
2017         return ret;
2018 }
2019
2020 static int pnv_ioda2_tce_xchg_rm(struct iommu_table *tbl, long index,
2021                 unsigned long *hpa, enum dma_data_direction *direction)
2022 {
2023         long ret = pnv_tce_xchg(tbl, index, hpa, direction);
2024
2025         if (!ret)
2026                 pnv_pci_ioda2_tce_invalidate(tbl, index, 1, true);
2027
2028         return ret;
2029 }
2030 #endif
2031
2032 static void pnv_ioda2_tce_free(struct iommu_table *tbl, long index,
2033                 long npages)
2034 {
2035         pnv_tce_free(tbl, index, npages);
2036
2037         pnv_pci_ioda2_tce_invalidate(tbl, index, npages, false);
2038 }
2039
2040 static void pnv_ioda2_table_free(struct iommu_table *tbl)
2041 {
2042         pnv_pci_ioda2_table_free_pages(tbl);
2043 }
2044
2045 static struct iommu_table_ops pnv_ioda2_iommu_ops = {
2046         .set = pnv_ioda2_tce_build,
2047 #ifdef CONFIG_IOMMU_API
2048         .exchange = pnv_ioda2_tce_xchg,
2049         .exchange_rm = pnv_ioda2_tce_xchg_rm,
2050 #endif
2051         .clear = pnv_ioda2_tce_free,
2052         .get = pnv_tce_get,
2053         .free = pnv_ioda2_table_free,
2054 };
2055
2056 static int pnv_pci_ioda_dev_dma_weight(struct pci_dev *dev, void *data)
2057 {
2058         unsigned int *weight = (unsigned int *)data;
2059
2060         /* This is quite simplistic. The "base" weight of a device
2061          * is 10. 0 means no DMA is to be accounted for it.
2062          */
2063         if (dev->hdr_type != PCI_HEADER_TYPE_NORMAL)
2064                 return 0;
2065
2066         if (dev->class == PCI_CLASS_SERIAL_USB_UHCI ||
2067             dev->class == PCI_CLASS_SERIAL_USB_OHCI ||
2068             dev->class == PCI_CLASS_SERIAL_USB_EHCI)
2069                 *weight += 3;
2070         else if ((dev->class >> 8) == PCI_CLASS_STORAGE_RAID)
2071                 *weight += 15;
2072         else
2073                 *weight += 10;
2074
2075         return 0;
2076 }
2077
2078 static unsigned int pnv_pci_ioda_pe_dma_weight(struct pnv_ioda_pe *pe)
2079 {
2080         unsigned int weight = 0;
2081
2082         /* SRIOV VF has same DMA32 weight as its PF */
2083 #ifdef CONFIG_PCI_IOV
2084         if ((pe->flags & PNV_IODA_PE_VF) && pe->parent_dev) {
2085                 pnv_pci_ioda_dev_dma_weight(pe->parent_dev, &weight);
2086                 return weight;
2087         }
2088 #endif
2089
2090         if ((pe->flags & PNV_IODA_PE_DEV) && pe->pdev) {
2091                 pnv_pci_ioda_dev_dma_weight(pe->pdev, &weight);
2092         } else if ((pe->flags & PNV_IODA_PE_BUS) && pe->pbus) {
2093                 struct pci_dev *pdev;
2094
2095                 list_for_each_entry(pdev, &pe->pbus->devices, bus_list)
2096                         pnv_pci_ioda_dev_dma_weight(pdev, &weight);
2097         } else if ((pe->flags & PNV_IODA_PE_BUS_ALL) && pe->pbus) {
2098                 pci_walk_bus(pe->pbus, pnv_pci_ioda_dev_dma_weight, &weight);
2099         }
2100
2101         return weight;
2102 }
2103
2104 static void pnv_pci_ioda1_setup_dma_pe(struct pnv_phb *phb,
2105                                        struct pnv_ioda_pe *pe)
2106 {
2107
2108         struct page *tce_mem = NULL;
2109         struct iommu_table *tbl;
2110         unsigned int weight, total_weight = 0;
2111         unsigned int tce32_segsz, base, segs, avail, i;
2112         int64_t rc;
2113         void *addr;
2114
2115         /* XXX FIXME: Handle 64-bit only DMA devices */
2116         /* XXX FIXME: Provide 64-bit DMA facilities & non-4K TCE tables etc.. */
2117         /* XXX FIXME: Allocate multi-level tables on PHB3 */
2118         weight = pnv_pci_ioda_pe_dma_weight(pe);
2119         if (!weight)
2120                 return;
2121
2122         pci_walk_bus(phb->hose->bus, pnv_pci_ioda_dev_dma_weight,
2123                      &total_weight);
2124         segs = (weight * phb->ioda.dma32_count) / total_weight;
2125         if (!segs)
2126                 segs = 1;
2127
2128         /*
2129          * Allocate contiguous DMA32 segments. We begin with the expected
2130          * number of segments. With one more attempt, the number of DMA32
2131          * segments to be allocated is decreased by one until one segment
2132          * is allocated successfully.
2133          */
2134         do {
2135                 for (base = 0; base <= phb->ioda.dma32_count - segs; base++) {
2136                         for (avail = 0, i = base; i < base + segs; i++) {
2137                                 if (phb->ioda.dma32_segmap[i] ==
2138                                     IODA_INVALID_PE)
2139                                         avail++;
2140                         }
2141
2142                         if (avail == segs)
2143                                 goto found;
2144                 }
2145         } while (--segs);
2146
2147         if (!segs) {
2148                 pe_warn(pe, "No available DMA32 segments\n");
2149                 return;
2150         }
2151
2152 found:
2153         tbl = pnv_pci_table_alloc(phb->hose->node);
2154         if (WARN_ON(!tbl))
2155                 return;
2156
2157         iommu_register_group(&pe->table_group, phb->hose->global_number,
2158                         pe->pe_number);
2159         pnv_pci_link_table_and_group(phb->hose->node, 0, tbl, &pe->table_group);
2160
2161         /* Grab a 32-bit TCE table */
2162         pe_info(pe, "DMA weight %d (%d), assigned (%d) %d DMA32 segments\n",
2163                 weight, total_weight, base, segs);
2164         pe_info(pe, " Setting up 32-bit TCE table at %08x..%08x\n",
2165                 base * PNV_IODA1_DMA32_SEGSIZE,
2166                 (base + segs) * PNV_IODA1_DMA32_SEGSIZE - 1);
2167
2168         /* XXX Currently, we allocate one big contiguous table for the
2169          * TCEs. We only really need one chunk per 256M of TCE space
2170          * (ie per segment) but that's an optimization for later, it
2171          * requires some added smarts with our get/put_tce implementation
2172          *
2173          * Each TCE page is 4KB in size and each TCE entry occupies 8
2174          * bytes
2175          */
2176         tce32_segsz = PNV_IODA1_DMA32_SEGSIZE >> (IOMMU_PAGE_SHIFT_4K - 3);
2177         tce_mem = alloc_pages_node(phb->hose->node, GFP_KERNEL,
2178                                    get_order(tce32_segsz * segs));
2179         if (!tce_mem) {
2180                 pe_err(pe, " Failed to allocate a 32-bit TCE memory\n");
2181                 goto fail;
2182         }
2183         addr = page_address(tce_mem);
2184         memset(addr, 0, tce32_segsz * segs);
2185
2186         /* Configure HW */
2187         for (i = 0; i < segs; i++) {
2188                 rc = opal_pci_map_pe_dma_window(phb->opal_id,
2189                                               pe->pe_number,
2190                                               base + i, 1,
2191                                               __pa(addr) + tce32_segsz * i,
2192                                               tce32_segsz, IOMMU_PAGE_SIZE_4K);
2193                 if (rc) {
2194                         pe_err(pe, " Failed to configure 32-bit TCE table,"
2195                                " err %ld\n", rc);
2196                         goto fail;
2197                 }
2198         }
2199
2200         /* Setup DMA32 segment mapping */
2201         for (i = base; i < base + segs; i++)
2202                 phb->ioda.dma32_segmap[i] = pe->pe_number;
2203
2204         /* Setup linux iommu table */
2205         pnv_pci_setup_iommu_table(tbl, addr, tce32_segsz * segs,
2206                                   base * PNV_IODA1_DMA32_SEGSIZE,
2207                                   IOMMU_PAGE_SHIFT_4K);
2208
2209         tbl->it_ops = &pnv_ioda1_iommu_ops;
2210         pe->table_group.tce32_start = tbl->it_offset << tbl->it_page_shift;
2211         pe->table_group.tce32_size = tbl->it_size << tbl->it_page_shift;
2212         iommu_init_table(tbl, phb->hose->node);
2213
2214         if (pe->flags & PNV_IODA_PE_DEV) {
2215                 /*
2216                  * Setting table base here only for carrying iommu_group
2217                  * further down to let iommu_add_device() do the job.
2218                  * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2219                  */
2220                 set_iommu_table_base(&pe->pdev->dev, tbl);
2221                 iommu_add_device(&pe->pdev->dev);
2222         } else if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
2223                 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
2224
2225         return;
2226  fail:
2227         /* XXX Failure: Try to fallback to 64-bit only ? */
2228         if (tce_mem)
2229                 __free_pages(tce_mem, get_order(tce32_segsz * segs));
2230         if (tbl) {
2231                 pnv_pci_unlink_table_and_group(tbl, &pe->table_group);
2232                 iommu_tce_table_put(tbl);
2233         }
2234 }
2235
2236 static long pnv_pci_ioda2_set_window(struct iommu_table_group *table_group,
2237                 int num, struct iommu_table *tbl)
2238 {
2239         struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2240                         table_group);
2241         struct pnv_phb *phb = pe->phb;
2242         int64_t rc;
2243         const unsigned long size = tbl->it_indirect_levels ?
2244                         tbl->it_level_size : tbl->it_size;
2245         const __u64 start_addr = tbl->it_offset << tbl->it_page_shift;
2246         const __u64 win_size = tbl->it_size << tbl->it_page_shift;
2247
2248         pe_info(pe, "Setting up window#%d %llx..%llx pg=%x\n", num,
2249                         start_addr, start_addr + win_size - 1,
2250                         IOMMU_PAGE_SIZE(tbl));
2251
2252         /*
2253          * Map TCE table through TVT. The TVE index is the PE number
2254          * shifted by 1 bit for 32-bits DMA space.
2255          */
2256         rc = opal_pci_map_pe_dma_window(phb->opal_id,
2257                         pe->pe_number,
2258                         (pe->pe_number << 1) + num,
2259                         tbl->it_indirect_levels + 1,
2260                         __pa(tbl->it_base),
2261                         size << 3,
2262                         IOMMU_PAGE_SIZE(tbl));
2263         if (rc) {
2264                 pe_err(pe, "Failed to configure TCE table, err %ld\n", rc);
2265                 return rc;
2266         }
2267
2268         pnv_pci_link_table_and_group(phb->hose->node, num,
2269                         tbl, &pe->table_group);
2270         pnv_pci_ioda2_tce_invalidate_pe(pe);
2271
2272         return 0;
2273 }
2274
2275 static void pnv_pci_ioda2_set_bypass(struct pnv_ioda_pe *pe, bool enable)
2276 {
2277         uint16_t window_id = (pe->pe_number << 1 ) + 1;
2278         int64_t rc;
2279
2280         pe_info(pe, "%sabling 64-bit DMA bypass\n", enable ? "En" : "Dis");
2281         if (enable) {
2282                 phys_addr_t top = memblock_end_of_DRAM();
2283
2284                 top = roundup_pow_of_two(top);
2285                 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2286                                                      pe->pe_number,
2287                                                      window_id,
2288                                                      pe->tce_bypass_base,
2289                                                      top);
2290         } else {
2291                 rc = opal_pci_map_pe_dma_window_real(pe->phb->opal_id,
2292                                                      pe->pe_number,
2293                                                      window_id,
2294                                                      pe->tce_bypass_base,
2295                                                      0);
2296         }
2297         if (rc)
2298                 pe_err(pe, "OPAL error %lld configuring bypass window\n", rc);
2299         else
2300                 pe->tce_bypass_enabled = enable;
2301 }
2302
2303 static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2304                 __u32 page_shift, __u64 window_size, __u32 levels,
2305                 struct iommu_table *tbl);
2306
2307 static long pnv_pci_ioda2_create_table(struct iommu_table_group *table_group,
2308                 int num, __u32 page_shift, __u64 window_size, __u32 levels,
2309                 struct iommu_table **ptbl)
2310 {
2311         struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2312                         table_group);
2313         int nid = pe->phb->hose->node;
2314         __u64 bus_offset = num ? pe->tce_bypass_base : table_group->tce32_start;
2315         long ret;
2316         struct iommu_table *tbl;
2317
2318         tbl = pnv_pci_table_alloc(nid);
2319         if (!tbl)
2320                 return -ENOMEM;
2321
2322         tbl->it_ops = &pnv_ioda2_iommu_ops;
2323
2324         ret = pnv_pci_ioda2_table_alloc_pages(nid,
2325                         bus_offset, page_shift, window_size,
2326                         levels, tbl);
2327         if (ret) {
2328                 iommu_tce_table_put(tbl);
2329                 return ret;
2330         }
2331
2332         *ptbl = tbl;
2333
2334         return 0;
2335 }
2336
2337 static long pnv_pci_ioda2_setup_default_config(struct pnv_ioda_pe *pe)
2338 {
2339         struct iommu_table *tbl = NULL;
2340         long rc;
2341
2342         /*
2343          * crashkernel= specifies the kdump kernel's maximum memory at
2344          * some offset and there is no guaranteed the result is a power
2345          * of 2, which will cause errors later.
2346          */
2347         const u64 max_memory = __rounddown_pow_of_two(memory_hotplug_max());
2348
2349         /*
2350          * In memory constrained environments, e.g. kdump kernel, the
2351          * DMA window can be larger than available memory, which will
2352          * cause errors later.
2353          */
2354         const u64 window_size = min((u64)pe->table_group.tce32_size, max_memory);
2355
2356         rc = pnv_pci_ioda2_create_table(&pe->table_group, 0,
2357                         IOMMU_PAGE_SHIFT_4K,
2358                         window_size,
2359                         POWERNV_IOMMU_DEFAULT_LEVELS, &tbl);
2360         if (rc) {
2361                 pe_err(pe, "Failed to create 32-bit TCE table, err %ld",
2362                                 rc);
2363                 return rc;
2364         }
2365
2366         iommu_init_table(tbl, pe->phb->hose->node);
2367
2368         rc = pnv_pci_ioda2_set_window(&pe->table_group, 0, tbl);
2369         if (rc) {
2370                 pe_err(pe, "Failed to configure 32-bit TCE table, err %ld\n",
2371                                 rc);
2372                 iommu_tce_table_put(tbl);
2373                 return rc;
2374         }
2375
2376         if (!pnv_iommu_bypass_disabled)
2377                 pnv_pci_ioda2_set_bypass(pe, true);
2378
2379         /*
2380          * Setting table base here only for carrying iommu_group
2381          * further down to let iommu_add_device() do the job.
2382          * pnv_pci_ioda_dma_dev_setup will override it later anyway.
2383          */
2384         if (pe->flags & PNV_IODA_PE_DEV)
2385                 set_iommu_table_base(&pe->pdev->dev, tbl);
2386
2387         return 0;
2388 }
2389
2390 #if defined(CONFIG_IOMMU_API) || defined(CONFIG_PCI_IOV)
2391 static long pnv_pci_ioda2_unset_window(struct iommu_table_group *table_group,
2392                 int num)
2393 {
2394         struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2395                         table_group);
2396         struct pnv_phb *phb = pe->phb;
2397         long ret;
2398
2399         pe_info(pe, "Removing DMA window #%d\n", num);
2400
2401         ret = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
2402                         (pe->pe_number << 1) + num,
2403                         0/* levels */, 0/* table address */,
2404                         0/* table size */, 0/* page size */);
2405         if (ret)
2406                 pe_warn(pe, "Unmapping failed, ret = %ld\n", ret);
2407         else
2408                 pnv_pci_ioda2_tce_invalidate_pe(pe);
2409
2410         pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
2411
2412         return ret;
2413 }
2414 #endif
2415
2416 #ifdef CONFIG_IOMMU_API
2417 static unsigned long pnv_pci_ioda2_get_table_size(__u32 page_shift,
2418                 __u64 window_size, __u32 levels)
2419 {
2420         unsigned long bytes = 0;
2421         const unsigned window_shift = ilog2(window_size);
2422         unsigned entries_shift = window_shift - page_shift;
2423         unsigned table_shift = entries_shift + 3;
2424         unsigned long tce_table_size = max(0x1000UL, 1UL << table_shift);
2425         unsigned long direct_table_size;
2426
2427         if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS) ||
2428                         (window_size > memory_hotplug_max()) ||
2429                         !is_power_of_2(window_size))
2430                 return 0;
2431
2432         /* Calculate a direct table size from window_size and levels */
2433         entries_shift = (entries_shift + levels - 1) / levels;
2434         table_shift = entries_shift + 3;
2435         table_shift = max_t(unsigned, table_shift, PAGE_SHIFT);
2436         direct_table_size =  1UL << table_shift;
2437
2438         for ( ; levels; --levels) {
2439                 bytes += _ALIGN_UP(tce_table_size, direct_table_size);
2440
2441                 tce_table_size /= direct_table_size;
2442                 tce_table_size <<= 3;
2443                 tce_table_size = _ALIGN_UP(tce_table_size, direct_table_size);
2444         }
2445
2446         return bytes;
2447 }
2448
2449 static void pnv_ioda2_take_ownership(struct iommu_table_group *table_group)
2450 {
2451         struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2452                                                 table_group);
2453         /* Store @tbl as pnv_pci_ioda2_unset_window() resets it */
2454         struct iommu_table *tbl = pe->table_group.tables[0];
2455
2456         pnv_pci_ioda2_set_bypass(pe, false);
2457         pnv_pci_ioda2_unset_window(&pe->table_group, 0);
2458         if (pe->pbus)
2459                 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
2460         iommu_tce_table_put(tbl);
2461 }
2462
2463 static void pnv_ioda2_release_ownership(struct iommu_table_group *table_group)
2464 {
2465         struct pnv_ioda_pe *pe = container_of(table_group, struct pnv_ioda_pe,
2466                                                 table_group);
2467
2468         pnv_pci_ioda2_setup_default_config(pe);
2469         if (pe->pbus)
2470                 pnv_ioda_setup_bus_dma(pe, pe->pbus, false);
2471 }
2472
2473 static struct iommu_table_group_ops pnv_pci_ioda2_ops = {
2474         .get_table_size = pnv_pci_ioda2_get_table_size,
2475         .create_table = pnv_pci_ioda2_create_table,
2476         .set_window = pnv_pci_ioda2_set_window,
2477         .unset_window = pnv_pci_ioda2_unset_window,
2478         .take_ownership = pnv_ioda2_take_ownership,
2479         .release_ownership = pnv_ioda2_release_ownership,
2480 };
2481
2482 static int gpe_table_group_to_npe_cb(struct device *dev, void *opaque)
2483 {
2484         struct pci_controller *hose;
2485         struct pnv_phb *phb;
2486         struct pnv_ioda_pe **ptmppe = opaque;
2487         struct pci_dev *pdev = container_of(dev, struct pci_dev, dev);
2488         struct pci_dn *pdn = pci_get_pdn(pdev);
2489
2490         if (!pdn || pdn->pe_number == IODA_INVALID_PE)
2491                 return 0;
2492
2493         hose = pci_bus_to_host(pdev->bus);
2494         phb = hose->private_data;
2495         if (phb->type != PNV_PHB_NPU)
2496                 return 0;
2497
2498         *ptmppe = &phb->ioda.pe_array[pdn->pe_number];
2499
2500         return 1;
2501 }
2502
2503 /*
2504  * This returns PE of associated NPU.
2505  * This assumes that NPU is in the same IOMMU group with GPU and there is
2506  * no other PEs.
2507  */
2508 static struct pnv_ioda_pe *gpe_table_group_to_npe(
2509                 struct iommu_table_group *table_group)
2510 {
2511         struct pnv_ioda_pe *npe = NULL;
2512         int ret = iommu_group_for_each_dev(table_group->group, &npe,
2513                         gpe_table_group_to_npe_cb);
2514
2515         BUG_ON(!ret || !npe);
2516
2517         return npe;
2518 }
2519
2520 static long pnv_pci_ioda2_npu_set_window(struct iommu_table_group *table_group,
2521                 int num, struct iommu_table *tbl)
2522 {
2523         long ret = pnv_pci_ioda2_set_window(table_group, num, tbl);
2524
2525         if (ret)
2526                 return ret;
2527
2528         ret = pnv_npu_set_window(gpe_table_group_to_npe(table_group), num, tbl);
2529         if (ret)
2530                 pnv_pci_ioda2_unset_window(table_group, num);
2531
2532         return ret;
2533 }
2534
2535 static long pnv_pci_ioda2_npu_unset_window(
2536                 struct iommu_table_group *table_group,
2537                 int num)
2538 {
2539         long ret = pnv_pci_ioda2_unset_window(table_group, num);
2540
2541         if (ret)
2542                 return ret;
2543
2544         return pnv_npu_unset_window(gpe_table_group_to_npe(table_group), num);
2545 }
2546
2547 static void pnv_ioda2_npu_take_ownership(struct iommu_table_group *table_group)
2548 {
2549         /*
2550          * Detach NPU first as pnv_ioda2_take_ownership() will destroy
2551          * the iommu_table if 32bit DMA is enabled.
2552          */
2553         pnv_npu_take_ownership(gpe_table_group_to_npe(table_group));
2554         pnv_ioda2_take_ownership(table_group);
2555 }
2556
2557 static struct iommu_table_group_ops pnv_pci_ioda2_npu_ops = {
2558         .get_table_size = pnv_pci_ioda2_get_table_size,
2559         .create_table = pnv_pci_ioda2_create_table,
2560         .set_window = pnv_pci_ioda2_npu_set_window,
2561         .unset_window = pnv_pci_ioda2_npu_unset_window,
2562         .take_ownership = pnv_ioda2_npu_take_ownership,
2563         .release_ownership = pnv_ioda2_release_ownership,
2564 };
2565
2566 static void pnv_pci_ioda_setup_iommu_api(void)
2567 {
2568         struct pci_controller *hose, *tmp;
2569         struct pnv_phb *phb;
2570         struct pnv_ioda_pe *pe, *gpe;
2571
2572         /*
2573          * Now we have all PHBs discovered, time to add NPU devices to
2574          * the corresponding IOMMU groups.
2575          */
2576         list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
2577                 phb = hose->private_data;
2578
2579                 if (phb->type != PNV_PHB_NPU)
2580                         continue;
2581
2582                 list_for_each_entry(pe, &phb->ioda.pe_list, list) {
2583                         gpe = pnv_pci_npu_setup_iommu(pe);
2584                         if (gpe)
2585                                 gpe->table_group.ops = &pnv_pci_ioda2_npu_ops;
2586                 }
2587         }
2588 }
2589 #else /* !CONFIG_IOMMU_API */
2590 static void pnv_pci_ioda_setup_iommu_api(void) { };
2591 #endif
2592
2593 static __be64 *pnv_pci_ioda2_table_do_alloc_pages(int nid, unsigned shift,
2594                 unsigned levels, unsigned long limit,
2595                 unsigned long *current_offset, unsigned long *total_allocated)
2596 {
2597         struct page *tce_mem = NULL;
2598         __be64 *addr, *tmp;
2599         unsigned order = max_t(unsigned, shift, PAGE_SHIFT) - PAGE_SHIFT;
2600         unsigned long allocated = 1UL << (order + PAGE_SHIFT);
2601         unsigned entries = 1UL << (shift - 3);
2602         long i;
2603
2604         tce_mem = alloc_pages_node(nid, GFP_KERNEL, order);
2605         if (!tce_mem) {
2606                 pr_err("Failed to allocate a TCE memory, order=%d\n", order);
2607                 return NULL;
2608         }
2609         addr = page_address(tce_mem);
2610         memset(addr, 0, allocated);
2611         *total_allocated += allocated;
2612
2613         --levels;
2614         if (!levels) {
2615                 *current_offset += allocated;
2616                 return addr;
2617         }
2618
2619         for (i = 0; i < entries; ++i) {
2620                 tmp = pnv_pci_ioda2_table_do_alloc_pages(nid, shift,
2621                                 levels, limit, current_offset, total_allocated);
2622                 if (!tmp)
2623                         break;
2624
2625                 addr[i] = cpu_to_be64(__pa(tmp) |
2626                                 TCE_PCI_READ | TCE_PCI_WRITE);
2627
2628                 if (*current_offset >= limit)
2629                         break;
2630         }
2631
2632         return addr;
2633 }
2634
2635 static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2636                 unsigned long size, unsigned level);
2637
2638 static long pnv_pci_ioda2_table_alloc_pages(int nid, __u64 bus_offset,
2639                 __u32 page_shift, __u64 window_size, __u32 levels,
2640                 struct iommu_table *tbl)
2641 {
2642         void *addr;
2643         unsigned long offset = 0, level_shift, total_allocated = 0;
2644         const unsigned window_shift = ilog2(window_size);
2645         unsigned entries_shift = window_shift - page_shift;
2646         unsigned table_shift = max_t(unsigned, entries_shift + 3, PAGE_SHIFT);
2647         const unsigned long tce_table_size = 1UL << table_shift;
2648
2649         if (!levels || (levels > POWERNV_IOMMU_MAX_LEVELS))
2650                 return -EINVAL;
2651
2652         if ((window_size > memory_hotplug_max()) || !is_power_of_2(window_size))
2653                 return -EINVAL;
2654
2655         /* Adjust direct table size from window_size and levels */
2656         entries_shift = (entries_shift + levels - 1) / levels;
2657         level_shift = entries_shift + 3;
2658         level_shift = max_t(unsigned, level_shift, PAGE_SHIFT);
2659
2660         if ((level_shift - 3) * levels + page_shift >= 60)
2661                 return -EINVAL;
2662
2663         /* Allocate TCE table */
2664         addr = pnv_pci_ioda2_table_do_alloc_pages(nid, level_shift,
2665                         levels, tce_table_size, &offset, &total_allocated);
2666
2667         /* addr==NULL means that the first level allocation failed */
2668         if (!addr)
2669                 return -ENOMEM;
2670
2671         /*
2672          * First level was allocated but some lower level failed as
2673          * we did not allocate as much as we wanted,
2674          * release partially allocated table.
2675          */
2676         if (offset < tce_table_size) {
2677                 pnv_pci_ioda2_table_do_free_pages(addr,
2678                                 1ULL << (level_shift - 3), levels - 1);
2679                 return -ENOMEM;
2680         }
2681
2682         /* Setup linux iommu table */
2683         pnv_pci_setup_iommu_table(tbl, addr, tce_table_size, bus_offset,
2684                         page_shift);
2685         tbl->it_level_size = 1ULL << (level_shift - 3);
2686         tbl->it_indirect_levels = levels - 1;
2687         tbl->it_allocated_size = total_allocated;
2688
2689         pr_devel("Created TCE table: ws=%08llx ts=%lx @%08llx\n",
2690                         window_size, tce_table_size, bus_offset);
2691
2692         return 0;
2693 }
2694
2695 static void pnv_pci_ioda2_table_do_free_pages(__be64 *addr,
2696                 unsigned long size, unsigned level)
2697 {
2698         const unsigned long addr_ul = (unsigned long) addr &
2699                         ~(TCE_PCI_READ | TCE_PCI_WRITE);
2700
2701         if (level) {
2702                 long i;
2703                 u64 *tmp = (u64 *) addr_ul;
2704
2705                 for (i = 0; i < size; ++i) {
2706                         unsigned long hpa = be64_to_cpu(tmp[i]);
2707
2708                         if (!(hpa & (TCE_PCI_READ | TCE_PCI_WRITE)))
2709                                 continue;
2710
2711                         pnv_pci_ioda2_table_do_free_pages(__va(hpa), size,
2712                                         level - 1);
2713                 }
2714         }
2715
2716         free_pages(addr_ul, get_order(size << 3));
2717 }
2718
2719 static void pnv_pci_ioda2_table_free_pages(struct iommu_table *tbl)
2720 {
2721         const unsigned long size = tbl->it_indirect_levels ?
2722                         tbl->it_level_size : tbl->it_size;
2723
2724         if (!tbl->it_size)
2725                 return;
2726
2727         pnv_pci_ioda2_table_do_free_pages((__be64 *)tbl->it_base, size,
2728                         tbl->it_indirect_levels);
2729 }
2730
2731 static void pnv_pci_ioda2_setup_dma_pe(struct pnv_phb *phb,
2732                                        struct pnv_ioda_pe *pe)
2733 {
2734         int64_t rc;
2735
2736         if (!pnv_pci_ioda_pe_dma_weight(pe))
2737                 return;
2738
2739         /* TVE #1 is selected by PCI address bit 59 */
2740         pe->tce_bypass_base = 1ull << 59;
2741
2742         iommu_register_group(&pe->table_group, phb->hose->global_number,
2743                         pe->pe_number);
2744
2745         /* The PE will reserve all possible 32-bits space */
2746         pe_info(pe, "Setting up 32-bit TCE table at 0..%08x\n",
2747                 phb->ioda.m32_pci_base);
2748
2749         /* Setup linux iommu table */
2750         pe->table_group.tce32_start = 0;
2751         pe->table_group.tce32_size = phb->ioda.m32_pci_base;
2752         pe->table_group.max_dynamic_windows_supported =
2753                         IOMMU_TABLE_GROUP_MAX_TABLES;
2754         pe->table_group.max_levels = POWERNV_IOMMU_MAX_LEVELS;
2755         pe->table_group.pgsizes = SZ_4K | SZ_64K | SZ_16M;
2756 #ifdef CONFIG_IOMMU_API
2757         pe->table_group.ops = &pnv_pci_ioda2_ops;
2758 #endif
2759
2760         rc = pnv_pci_ioda2_setup_default_config(pe);
2761         if (rc)
2762                 return;
2763
2764         if (pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL))
2765                 pnv_ioda_setup_bus_dma(pe, pe->pbus, true);
2766 }
2767
2768 #ifdef CONFIG_PCI_MSI
2769 int64_t pnv_opal_pci_msi_eoi(struct irq_chip *chip, unsigned int hw_irq)
2770 {
2771         struct pnv_phb *phb = container_of(chip, struct pnv_phb,
2772                                            ioda.irq_chip);
2773
2774         return opal_pci_msi_eoi(phb->opal_id, hw_irq);
2775 }
2776
2777 static void pnv_ioda2_msi_eoi(struct irq_data *d)
2778 {
2779         int64_t rc;
2780         unsigned int hw_irq = (unsigned int)irqd_to_hwirq(d);
2781         struct irq_chip *chip = irq_data_get_irq_chip(d);
2782
2783         rc = pnv_opal_pci_msi_eoi(chip, hw_irq);
2784         WARN_ON_ONCE(rc);
2785
2786         icp_native_eoi(d);
2787 }
2788
2789
2790 void pnv_set_msi_irq_chip(struct pnv_phb *phb, unsigned int virq)
2791 {
2792         struct irq_data *idata;
2793         struct irq_chip *ichip;
2794
2795         /* The MSI EOI OPAL call is only needed on PHB3 */
2796         if (phb->model != PNV_PHB_MODEL_PHB3)
2797                 return;
2798
2799         if (!phb->ioda.irq_chip_init) {
2800                 /*
2801                  * First time we setup an MSI IRQ, we need to setup the
2802                  * corresponding IRQ chip to route correctly.
2803                  */
2804                 idata = irq_get_irq_data(virq);
2805                 ichip = irq_data_get_irq_chip(idata);
2806                 phb->ioda.irq_chip_init = 1;
2807                 phb->ioda.irq_chip = *ichip;
2808                 phb->ioda.irq_chip.irq_eoi = pnv_ioda2_msi_eoi;
2809         }
2810         irq_set_chip(virq, &phb->ioda.irq_chip);
2811 }
2812
2813 /*
2814  * Returns true iff chip is something that we could call
2815  * pnv_opal_pci_msi_eoi for.
2816  */
2817 bool is_pnv_opal_msi(struct irq_chip *chip)
2818 {
2819         return chip->irq_eoi == pnv_ioda2_msi_eoi;
2820 }
2821 EXPORT_SYMBOL_GPL(is_pnv_opal_msi);
2822
2823 static int pnv_pci_ioda_msi_setup(struct pnv_phb *phb, struct pci_dev *dev,
2824                                   unsigned int hwirq, unsigned int virq,
2825                                   unsigned int is_64, struct msi_msg *msg)
2826 {
2827         struct pnv_ioda_pe *pe = pnv_ioda_get_pe(dev);
2828         unsigned int xive_num = hwirq - phb->msi_base;
2829         __be32 data;
2830         int rc;
2831
2832         /* No PE assigned ? bail out ... no MSI for you ! */
2833         if (pe == NULL)
2834                 return -ENXIO;
2835
2836         /* Check if we have an MVE */
2837         if (pe->mve_number < 0)
2838                 return -ENXIO;
2839
2840         /* Force 32-bit MSI on some broken devices */
2841         if (dev->no_64bit_msi)
2842                 is_64 = 0;
2843
2844         /* Assign XIVE to PE */
2845         rc = opal_pci_set_xive_pe(phb->opal_id, pe->pe_number, xive_num);
2846         if (rc) {
2847                 pr_warn("%s: OPAL error %d setting XIVE %d PE\n",
2848                         pci_name(dev), rc, xive_num);
2849                 return -EIO;
2850         }
2851
2852         if (is_64) {
2853                 __be64 addr64;
2854
2855                 rc = opal_get_msi_64(phb->opal_id, pe->mve_number, xive_num, 1,
2856                                      &addr64, &data);
2857                 if (rc) {
2858                         pr_warn("%s: OPAL error %d getting 64-bit MSI data\n",
2859                                 pci_name(dev), rc);
2860                         return -EIO;
2861                 }
2862                 msg->address_hi = be64_to_cpu(addr64) >> 32;
2863                 msg->address_lo = be64_to_cpu(addr64) & 0xfffffffful;
2864         } else {
2865                 __be32 addr32;
2866
2867                 rc = opal_get_msi_32(phb->opal_id, pe->mve_number, xive_num, 1,
2868                                      &addr32, &data);
2869                 if (rc) {
2870                         pr_warn("%s: OPAL error %d getting 32-bit MSI data\n",
2871                                 pci_name(dev), rc);
2872                         return -EIO;
2873                 }
2874                 msg->address_hi = 0;
2875                 msg->address_lo = be32_to_cpu(addr32);
2876         }
2877         msg->data = be32_to_cpu(data);
2878
2879         pnv_set_msi_irq_chip(phb, virq);
2880
2881         pr_devel("%s: %s-bit MSI on hwirq %x (xive #%d),"
2882                  " address=%x_%08x data=%x PE# %x\n",
2883                  pci_name(dev), is_64 ? "64" : "32", hwirq, xive_num,
2884                  msg->address_hi, msg->address_lo, data, pe->pe_number);
2885
2886         return 0;
2887 }
2888
2889 static void pnv_pci_init_ioda_msis(struct pnv_phb *phb)
2890 {
2891         unsigned int count;
2892         const __be32 *prop = of_get_property(phb->hose->dn,
2893                                              "ibm,opal-msi-ranges", NULL);
2894         if (!prop) {
2895                 /* BML Fallback */
2896                 prop = of_get_property(phb->hose->dn, "msi-ranges", NULL);
2897         }
2898         if (!prop)
2899                 return;
2900
2901         phb->msi_base = be32_to_cpup(prop);
2902         count = be32_to_cpup(prop + 1);
2903         if (msi_bitmap_alloc(&phb->msi_bmp, count, phb->hose->dn)) {
2904                 pr_err("PCI %d: Failed to allocate MSI bitmap !\n",
2905                        phb->hose->global_number);
2906                 return;
2907         }
2908
2909         phb->msi_setup = pnv_pci_ioda_msi_setup;
2910         phb->msi32_support = 1;
2911         pr_info("  Allocated bitmap for %d MSIs (base IRQ 0x%x)\n",
2912                 count, phb->msi_base);
2913 }
2914 #else
2915 static void pnv_pci_init_ioda_msis(struct pnv_phb *phb) { }
2916 #endif /* CONFIG_PCI_MSI */
2917
2918 #ifdef CONFIG_PCI_IOV
2919 static void pnv_pci_ioda_fixup_iov_resources(struct pci_dev *pdev)
2920 {
2921         struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2922         struct pnv_phb *phb = hose->private_data;
2923         const resource_size_t gate = phb->ioda.m64_segsize >> 2;
2924         struct resource *res;
2925         int i;
2926         resource_size_t size, total_vf_bar_sz;
2927         struct pci_dn *pdn;
2928         int mul, total_vfs;
2929
2930         if (!pdev->is_physfn || pdev->is_added)
2931                 return;
2932
2933         pdn = pci_get_pdn(pdev);
2934         pdn->vfs_expanded = 0;
2935         pdn->m64_single_mode = false;
2936
2937         total_vfs = pci_sriov_get_totalvfs(pdev);
2938         mul = phb->ioda.total_pe_num;
2939         total_vf_bar_sz = 0;
2940
2941         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2942                 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2943                 if (!res->flags || res->parent)
2944                         continue;
2945                 if (!pnv_pci_is_m64_flags(res->flags)) {
2946                         dev_warn(&pdev->dev, "Don't support SR-IOV with"
2947                                         " non M64 VF BAR%d: %pR. \n",
2948                                  i, res);
2949                         goto truncate_iov;
2950                 }
2951
2952                 total_vf_bar_sz += pci_iov_resource_size(pdev,
2953                                 i + PCI_IOV_RESOURCES);
2954
2955                 /*
2956                  * If bigger than quarter of M64 segment size, just round up
2957                  * power of two.
2958                  *
2959                  * Generally, one M64 BAR maps one IOV BAR. To avoid conflict
2960                  * with other devices, IOV BAR size is expanded to be
2961                  * (total_pe * VF_BAR_size).  When VF_BAR_size is half of M64
2962                  * segment size , the expanded size would equal to half of the
2963                  * whole M64 space size, which will exhaust the M64 Space and
2964                  * limit the system flexibility.  This is a design decision to
2965                  * set the boundary to quarter of the M64 segment size.
2966                  */
2967                 if (total_vf_bar_sz > gate) {
2968                         mul = roundup_pow_of_two(total_vfs);
2969                         dev_info(&pdev->dev,
2970                                 "VF BAR Total IOV size %llx > %llx, roundup to %d VFs\n",
2971                                 total_vf_bar_sz, gate, mul);
2972                         pdn->m64_single_mode = true;
2973                         break;
2974                 }
2975         }
2976
2977         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
2978                 res = &pdev->resource[i + PCI_IOV_RESOURCES];
2979                 if (!res->flags || res->parent)
2980                         continue;
2981
2982                 size = pci_iov_resource_size(pdev, i + PCI_IOV_RESOURCES);
2983                 /*
2984                  * On PHB3, the minimum size alignment of M64 BAR in single
2985                  * mode is 32MB.
2986                  */
2987                 if (pdn->m64_single_mode && (size < SZ_32M))
2988                         goto truncate_iov;
2989                 dev_dbg(&pdev->dev, " Fixing VF BAR%d: %pR to\n", i, res);
2990                 res->end = res->start + size * mul - 1;
2991                 dev_dbg(&pdev->dev, "                       %pR\n", res);
2992                 dev_info(&pdev->dev, "VF BAR%d: %pR (expanded to %d VFs for PE alignment)",
2993                          i, res, mul);
2994         }
2995         pdn->vfs_expanded = mul;
2996
2997         return;
2998
2999 truncate_iov:
3000         /* To save MMIO space, IOV BAR is truncated. */
3001         for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) {
3002                 res = &pdev->resource[i + PCI_IOV_RESOURCES];
3003                 res->flags = 0;
3004                 res->end = res->start - 1;
3005         }
3006 }
3007 #endif /* CONFIG_PCI_IOV */
3008
3009 static void pnv_ioda_setup_pe_res(struct pnv_ioda_pe *pe,
3010                                   struct resource *res)
3011 {
3012         struct pnv_phb *phb = pe->phb;
3013         struct pci_bus_region region;
3014         int index;
3015         int64_t rc;
3016
3017         if (!res || !res->flags || res->start > res->end)
3018                 return;
3019
3020         if (res->flags & IORESOURCE_IO) {
3021                 region.start = res->start - phb->ioda.io_pci_base;
3022                 region.end   = res->end - phb->ioda.io_pci_base;
3023                 index = region.start / phb->ioda.io_segsize;
3024
3025                 while (index < phb->ioda.total_pe_num &&
3026                        region.start <= region.end) {
3027                         phb->ioda.io_segmap[index] = pe->pe_number;
3028                         rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3029                                 pe->pe_number, OPAL_IO_WINDOW_TYPE, 0, index);
3030                         if (rc != OPAL_SUCCESS) {
3031                                 pr_err("%s: Error %lld mapping IO segment#%d to PE#%x\n",
3032                                        __func__, rc, index, pe->pe_number);
3033                                 break;
3034                         }
3035
3036                         region.start += phb->ioda.io_segsize;
3037                         index++;
3038                 }
3039         } else if ((res->flags & IORESOURCE_MEM) &&
3040                    !pnv_pci_is_m64(phb, res)) {
3041                 region.start = res->start -
3042                                phb->hose->mem_offset[0] -
3043                                phb->ioda.m32_pci_base;
3044                 region.end   = res->end -
3045                                phb->hose->mem_offset[0] -
3046                                phb->ioda.m32_pci_base;
3047                 index = region.start / phb->ioda.m32_segsize;
3048
3049                 while (index < phb->ioda.total_pe_num &&
3050                        region.start <= region.end) {
3051                         phb->ioda.m32_segmap[index] = pe->pe_number;
3052                         rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3053                                 pe->pe_number, OPAL_M32_WINDOW_TYPE, 0, index);
3054                         if (rc != OPAL_SUCCESS) {
3055                                 pr_err("%s: Error %lld mapping M32 segment#%d to PE#%x",
3056                                        __func__, rc, index, pe->pe_number);
3057                                 break;
3058                         }
3059
3060                         region.start += phb->ioda.m32_segsize;
3061                         index++;
3062                 }
3063         }
3064 }
3065
3066 /*
3067  * This function is supposed to be called on basis of PE from top
3068  * to bottom style. So the the I/O or MMIO segment assigned to
3069  * parent PE could be overridden by its child PEs if necessary.
3070  */
3071 static void pnv_ioda_setup_pe_seg(struct pnv_ioda_pe *pe)
3072 {
3073         struct pci_dev *pdev;
3074         int i;
3075
3076         /*
3077          * NOTE: We only care PCI bus based PE for now. For PCI
3078          * device based PE, for example SRIOV sensitive VF should
3079          * be figured out later.
3080          */
3081         BUG_ON(!(pe->flags & (PNV_IODA_PE_BUS | PNV_IODA_PE_BUS_ALL)));
3082
3083         list_for_each_entry(pdev, &pe->pbus->devices, bus_list) {
3084                 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
3085                         pnv_ioda_setup_pe_res(pe, &pdev->resource[i]);
3086
3087                 /*
3088                  * If the PE contains all subordinate PCI buses, the
3089                  * windows of the child bridges should be mapped to
3090                  * the PE as well.
3091                  */
3092                 if (!(pe->flags & PNV_IODA_PE_BUS_ALL) || !pci_is_bridge(pdev))
3093                         continue;
3094                 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
3095                         pnv_ioda_setup_pe_res(pe,
3096                                 &pdev->resource[PCI_BRIDGE_RESOURCES + i]);
3097         }
3098 }
3099
3100 #ifdef CONFIG_DEBUG_FS
3101 static int pnv_pci_diag_data_set(void *data, u64 val)
3102 {
3103         struct pci_controller *hose;
3104         struct pnv_phb *phb;
3105         s64 ret;
3106
3107         if (val != 1ULL)
3108                 return -EINVAL;
3109
3110         hose = (struct pci_controller *)data;
3111         if (!hose || !hose->private_data)
3112                 return -ENODEV;
3113
3114         phb = hose->private_data;
3115
3116         /* Retrieve the diag data from firmware */
3117         ret = opal_pci_get_phb_diag_data2(phb->opal_id, phb->diag.blob,
3118                                           PNV_PCI_DIAG_BUF_SIZE);
3119         if (ret != OPAL_SUCCESS)
3120                 return -EIO;
3121
3122         /* Print the diag data to the kernel log */
3123         pnv_pci_dump_phb_diag_data(phb->hose, phb->diag.blob);
3124         return 0;
3125 }
3126
3127 DEFINE_SIMPLE_ATTRIBUTE(pnv_pci_diag_data_fops, NULL,
3128                         pnv_pci_diag_data_set, "%llu\n");
3129
3130 #endif /* CONFIG_DEBUG_FS */
3131
3132 static void pnv_pci_ioda_create_dbgfs(void)
3133 {
3134 #ifdef CONFIG_DEBUG_FS
3135         struct pci_controller *hose, *tmp;
3136         struct pnv_phb *phb;
3137         char name[16];
3138
3139         list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
3140                 phb = hose->private_data;
3141
3142                 /* Notify initialization of PHB done */
3143                 phb->initialized = 1;
3144
3145                 sprintf(name, "PCI%04x", hose->global_number);
3146                 phb->dbgfs = debugfs_create_dir(name, powerpc_debugfs_root);
3147                 if (!phb->dbgfs) {
3148                         pr_warning("%s: Error on creating debugfs on PHB#%x\n",
3149                                 __func__, hose->global_number);
3150                         continue;
3151                 }
3152
3153                 debugfs_create_file("dump_diag_regs", 0200, phb->dbgfs, hose,
3154                                     &pnv_pci_diag_data_fops);
3155         }
3156 #endif /* CONFIG_DEBUG_FS */
3157 }
3158
3159 static void pnv_pci_ioda_fixup(void)
3160 {
3161         pnv_pci_ioda_setup_PEs();
3162         pnv_pci_ioda_setup_iommu_api();
3163         pnv_pci_ioda_create_dbgfs();
3164
3165 #ifdef CONFIG_EEH
3166         eeh_init();
3167         eeh_addr_cache_build();
3168 #endif
3169 }
3170
3171 /*
3172  * Returns the alignment for I/O or memory windows for P2P
3173  * bridges. That actually depends on how PEs are segmented.
3174  * For now, we return I/O or M32 segment size for PE sensitive
3175  * P2P bridges. Otherwise, the default values (4KiB for I/O,
3176  * 1MiB for memory) will be returned.
3177  *
3178  * The current PCI bus might be put into one PE, which was
3179  * create against the parent PCI bridge. For that case, we
3180  * needn't enlarge the alignment so that we can save some
3181  * resources.
3182  */
3183 static resource_size_t pnv_pci_window_alignment(struct pci_bus *bus,
3184                                                 unsigned long type)
3185 {
3186         struct pci_dev *bridge;
3187         struct pci_controller *hose = pci_bus_to_host(bus);
3188         struct pnv_phb *phb = hose->private_data;
3189         int num_pci_bridges = 0;
3190
3191         bridge = bus->self;
3192         while (bridge) {
3193                 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE) {
3194                         num_pci_bridges++;
3195                         if (num_pci_bridges >= 2)
3196                                 return 1;
3197                 }
3198
3199                 bridge = bridge->bus->self;
3200         }
3201
3202         /*
3203          * We fall back to M32 if M64 isn't supported. We enforce the M64
3204          * alignment for any 64-bit resource, PCIe doesn't care and
3205          * bridges only do 64-bit prefetchable anyway.
3206          */
3207         if (phb->ioda.m64_segsize && pnv_pci_is_m64_flags(type))
3208                 return phb->ioda.m64_segsize;
3209         if (type & IORESOURCE_MEM)
3210                 return phb->ioda.m32_segsize;
3211
3212         return phb->ioda.io_segsize;
3213 }
3214
3215 /*
3216  * We are updating root port or the upstream port of the
3217  * bridge behind the root port with PHB's windows in order
3218  * to accommodate the changes on required resources during
3219  * PCI (slot) hotplug, which is connected to either root
3220  * port or the downstream ports of PCIe switch behind the
3221  * root port.
3222  */
3223 static void pnv_pci_fixup_bridge_resources(struct pci_bus *bus,
3224                                            unsigned long type)
3225 {
3226         struct pci_controller *hose = pci_bus_to_host(bus);
3227         struct pnv_phb *phb = hose->private_data;
3228         struct pci_dev *bridge = bus->self;
3229         struct resource *r, *w;
3230         bool msi_region = false;
3231         int i;
3232
3233         /* Check if we need apply fixup to the bridge's windows */
3234         if (!pci_is_root_bus(bridge->bus) &&
3235             !pci_is_root_bus(bridge->bus->self->bus))
3236                 return;
3237
3238         /* Fixup the resources */
3239         for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
3240                 r = &bridge->resource[PCI_BRIDGE_RESOURCES + i];
3241                 if (!r->flags || !r->parent)
3242                         continue;
3243
3244                 w = NULL;
3245                 if (r->flags & type & IORESOURCE_IO)
3246                         w = &hose->io_resource;
3247                 else if (pnv_pci_is_m64(phb, r) &&
3248                          (type & IORESOURCE_PREFETCH) &&
3249                          phb->ioda.m64_segsize)
3250                         w = &hose->mem_resources[1];
3251                 else if (r->flags & type & IORESOURCE_MEM) {
3252                         w = &hose->mem_resources[0];
3253                         msi_region = true;
3254                 }
3255
3256                 r->start = w->start;
3257                 r->end = w->end;
3258
3259                 /* The 64KB 32-bits MSI region shouldn't be included in
3260                  * the 32-bits bridge window. Otherwise, we can see strange
3261                  * issues. One of them is EEH error observed on Garrison.
3262                  *
3263                  * Exclude top 1MB region which is the minimal alignment of
3264                  * 32-bits bridge window.
3265                  */
3266                 if (msi_region) {
3267                         r->end += 0x10000;
3268                         r->end -= 0x100000;
3269                 }
3270         }
3271 }
3272
3273 static void pnv_pci_setup_bridge(struct pci_bus *bus, unsigned long type)
3274 {
3275         struct pci_controller *hose = pci_bus_to_host(bus);
3276         struct pnv_phb *phb = hose->private_data;
3277         struct pci_dev *bridge = bus->self;
3278         struct pnv_ioda_pe *pe;
3279         bool all = (pci_pcie_type(bridge) == PCI_EXP_TYPE_PCI_BRIDGE);
3280
3281         /* Extend bridge's windows if necessary */
3282         pnv_pci_fixup_bridge_resources(bus, type);
3283
3284         /* The PE for root bus should be realized before any one else */
3285         if (!phb->ioda.root_pe_populated) {
3286                 pe = pnv_ioda_setup_bus_PE(phb->hose->bus, false);
3287                 if (pe) {
3288                         phb->ioda.root_pe_idx = pe->pe_number;
3289                         phb->ioda.root_pe_populated = true;
3290                 }
3291         }
3292
3293         /* Don't assign PE to PCI bus, which doesn't have subordinate devices */
3294         if (list_empty(&bus->devices))
3295                 return;
3296
3297         /* Reserve PEs according to used M64 resources */
3298         if (phb->reserve_m64_pe)
3299                 phb->reserve_m64_pe(bus, NULL, all);
3300
3301         /*
3302          * Assign PE. We might run here because of partial hotplug.
3303          * For the case, we just pick up the existing PE and should
3304          * not allocate resources again.
3305          */
3306         pe = pnv_ioda_setup_bus_PE(bus, all);
3307         if (!pe)
3308                 return;
3309
3310         pnv_ioda_setup_pe_seg(pe);
3311         switch (phb->type) {
3312         case PNV_PHB_IODA1:
3313                 pnv_pci_ioda1_setup_dma_pe(phb, pe);
3314                 break;
3315         case PNV_PHB_IODA2:
3316                 pnv_pci_ioda2_setup_dma_pe(phb, pe);
3317                 break;
3318         default:
3319                 pr_warn("%s: No DMA for PHB#%x (type %d)\n",
3320                         __func__, phb->hose->global_number, phb->type);
3321         }
3322 }
3323
3324 #ifdef CONFIG_PCI_IOV
3325 static resource_size_t pnv_pci_iov_resource_alignment(struct pci_dev *pdev,
3326                                                       int resno)
3327 {
3328         struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3329         struct pnv_phb *phb = hose->private_data;
3330         struct pci_dn *pdn = pci_get_pdn(pdev);
3331         resource_size_t align;
3332
3333         /*
3334          * On PowerNV platform, IOV BAR is mapped by M64 BAR to enable the
3335          * SR-IOV. While from hardware perspective, the range mapped by M64
3336          * BAR should be size aligned.
3337          *
3338          * When IOV BAR is mapped with M64 BAR in Single PE mode, the extra
3339          * powernv-specific hardware restriction is gone. But if just use the
3340          * VF BAR size as the alignment, PF BAR / VF BAR may be allocated with
3341          * in one segment of M64 #15, which introduces the PE conflict between
3342          * PF and VF. Based on this, the minimum alignment of an IOV BAR is
3343          * m64_segsize.
3344          *
3345          * This function returns the total IOV BAR size if M64 BAR is in
3346          * Shared PE mode or just VF BAR size if not.
3347          * If the M64 BAR is in Single PE mode, return the VF BAR size or
3348          * M64 segment size if IOV BAR size is less.
3349          */
3350         align = pci_iov_resource_size(pdev, resno);
3351         if (!pdn->vfs_expanded)
3352                 return align;
3353         if (pdn->m64_single_mode)
3354                 return max(align, (resource_size_t)phb->ioda.m64_segsize);
3355
3356         return pdn->vfs_expanded * align;
3357 }
3358 #endif /* CONFIG_PCI_IOV */
3359
3360 /* Prevent enabling devices for which we couldn't properly
3361  * assign a PE
3362  */
3363 bool pnv_pci_enable_device_hook(struct pci_dev *dev)
3364 {
3365         struct pci_controller *hose = pci_bus_to_host(dev->bus);
3366         struct pnv_phb *phb = hose->private_data;
3367         struct pci_dn *pdn;
3368
3369         /* The function is probably called while the PEs have
3370          * not be created yet. For example, resource reassignment
3371          * during PCI probe period. We just skip the check if
3372          * PEs isn't ready.
3373          */
3374         if (!phb->initialized)
3375                 return true;
3376
3377         pdn = pci_get_pdn(dev);
3378         if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3379                 return false;
3380
3381         return true;
3382 }
3383
3384 static long pnv_pci_ioda1_unset_window(struct iommu_table_group *table_group,
3385                                        int num)
3386 {
3387         struct pnv_ioda_pe *pe = container_of(table_group,
3388                                               struct pnv_ioda_pe, table_group);
3389         struct pnv_phb *phb = pe->phb;
3390         unsigned int idx;
3391         long rc;
3392
3393         pe_info(pe, "Removing DMA window #%d\n", num);
3394         for (idx = 0; idx < phb->ioda.dma32_count; idx++) {
3395                 if (phb->ioda.dma32_segmap[idx] != pe->pe_number)
3396                         continue;
3397
3398                 rc = opal_pci_map_pe_dma_window(phb->opal_id, pe->pe_number,
3399                                                 idx, 0, 0ul, 0ul, 0ul);
3400                 if (rc != OPAL_SUCCESS) {
3401                         pe_warn(pe, "Failure %ld unmapping DMA32 segment#%d\n",
3402                                 rc, idx);
3403                         return rc;
3404                 }
3405
3406                 phb->ioda.dma32_segmap[idx] = IODA_INVALID_PE;
3407         }
3408
3409         pnv_pci_unlink_table_and_group(table_group->tables[num], table_group);
3410         return OPAL_SUCCESS;
3411 }
3412
3413 static void pnv_pci_ioda1_release_pe_dma(struct pnv_ioda_pe *pe)
3414 {
3415         unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3416         struct iommu_table *tbl = pe->table_group.tables[0];
3417         int64_t rc;
3418
3419         if (!weight)
3420                 return;
3421
3422         rc = pnv_pci_ioda1_unset_window(&pe->table_group, 0);
3423         if (rc != OPAL_SUCCESS)
3424                 return;
3425
3426         pnv_pci_p7ioc_tce_invalidate(tbl, tbl->it_offset, tbl->it_size, false);
3427         if (pe->table_group.group) {
3428                 iommu_group_put(pe->table_group.group);
3429                 WARN_ON(pe->table_group.group);
3430         }
3431
3432         free_pages(tbl->it_base, get_order(tbl->it_size << 3));
3433         iommu_tce_table_put(tbl);
3434 }
3435
3436 static void pnv_pci_ioda2_release_pe_dma(struct pnv_ioda_pe *pe)
3437 {
3438         struct iommu_table *tbl = pe->table_group.tables[0];
3439         unsigned int weight = pnv_pci_ioda_pe_dma_weight(pe);
3440 #ifdef CONFIG_IOMMU_API
3441         int64_t rc;
3442 #endif
3443
3444         if (!weight)
3445                 return;
3446
3447 #ifdef CONFIG_IOMMU_API
3448         rc = pnv_pci_ioda2_unset_window(&pe->table_group, 0);
3449         if (rc)
3450                 pe_warn(pe, "OPAL error %ld release DMA window\n", rc);
3451 #endif
3452
3453         pnv_pci_ioda2_set_bypass(pe, false);
3454         if (pe->table_group.group) {
3455                 iommu_group_put(pe->table_group.group);
3456                 WARN_ON(pe->table_group.group);
3457         }
3458
3459         pnv_pci_ioda2_table_free_pages(tbl);
3460         iommu_tce_table_put(tbl);
3461 }
3462
3463 static void pnv_ioda_free_pe_seg(struct pnv_ioda_pe *pe,
3464                                  unsigned short win,
3465                                  unsigned int *map)
3466 {
3467         struct pnv_phb *phb = pe->phb;
3468         int idx;
3469         int64_t rc;
3470
3471         for (idx = 0; idx < phb->ioda.total_pe_num; idx++) {
3472                 if (map[idx] != pe->pe_number)
3473                         continue;
3474
3475                 if (win == OPAL_M64_WINDOW_TYPE)
3476                         rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3477                                         phb->ioda.reserved_pe_idx, win,
3478                                         idx / PNV_IODA1_M64_SEGS,
3479                                         idx % PNV_IODA1_M64_SEGS);
3480                 else
3481                         rc = opal_pci_map_pe_mmio_window(phb->opal_id,
3482                                         phb->ioda.reserved_pe_idx, win, 0, idx);
3483
3484                 if (rc != OPAL_SUCCESS)
3485                         pe_warn(pe, "Error %ld unmapping (%d) segment#%d\n",
3486                                 rc, win, idx);
3487
3488                 map[idx] = IODA_INVALID_PE;
3489         }
3490 }
3491
3492 static void pnv_ioda_release_pe_seg(struct pnv_ioda_pe *pe)
3493 {
3494         struct pnv_phb *phb = pe->phb;
3495
3496         if (phb->type == PNV_PHB_IODA1) {
3497                 pnv_ioda_free_pe_seg(pe, OPAL_IO_WINDOW_TYPE,
3498                                      phb->ioda.io_segmap);
3499                 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3500                                      phb->ioda.m32_segmap);
3501                 pnv_ioda_free_pe_seg(pe, OPAL_M64_WINDOW_TYPE,
3502                                      phb->ioda.m64_segmap);
3503         } else if (phb->type == PNV_PHB_IODA2) {
3504                 pnv_ioda_free_pe_seg(pe, OPAL_M32_WINDOW_TYPE,
3505                                      phb->ioda.m32_segmap);
3506         }
3507 }
3508
3509 static void pnv_ioda_release_pe(struct pnv_ioda_pe *pe)
3510 {
3511         struct pnv_phb *phb = pe->phb;
3512         struct pnv_ioda_pe *slave, *tmp;
3513
3514         list_del(&pe->list);
3515         switch (phb->type) {
3516         case PNV_PHB_IODA1:
3517                 pnv_pci_ioda1_release_pe_dma(pe);
3518                 break;
3519         case PNV_PHB_IODA2:
3520                 pnv_pci_ioda2_release_pe_dma(pe);
3521                 break;
3522         default:
3523                 WARN_ON(1);
3524         }
3525
3526         pnv_ioda_release_pe_seg(pe);
3527         pnv_ioda_deconfigure_pe(pe->phb, pe);
3528
3529         /* Release slave PEs in the compound PE */
3530         if (pe->flags & PNV_IODA_PE_MASTER) {
3531                 list_for_each_entry_safe(slave, tmp, &pe->slaves, list) {
3532                         list_del(&slave->list);
3533                         pnv_ioda_free_pe(slave);
3534                 }
3535         }
3536
3537         /*
3538          * The PE for root bus can be removed because of hotplug in EEH
3539          * recovery for fenced PHB error. We need to mark the PE dead so
3540          * that it can be populated again in PCI hot add path. The PE
3541          * shouldn't be destroyed as it's the global reserved resource.
3542          */
3543         if (phb->ioda.root_pe_populated &&
3544             phb->ioda.root_pe_idx == pe->pe_number)
3545                 phb->ioda.root_pe_populated = false;
3546         else
3547                 pnv_ioda_free_pe(pe);
3548 }
3549
3550 static void pnv_pci_release_device(struct pci_dev *pdev)
3551 {
3552         struct pci_controller *hose = pci_bus_to_host(pdev->bus);
3553         struct pnv_phb *phb = hose->private_data;
3554         struct pci_dn *pdn = pci_get_pdn(pdev);
3555         struct pnv_ioda_pe *pe;
3556
3557         if (pdev->is_virtfn)
3558                 return;
3559
3560         if (!pdn || pdn->pe_number == IODA_INVALID_PE)
3561                 return;
3562
3563         /*
3564          * PCI hotplug can happen as part of EEH error recovery. The @pdn
3565          * isn't removed and added afterwards in this scenario. We should
3566          * set the PE number in @pdn to an invalid one. Otherwise, the PE's
3567          * device count is decreased on removing devices while failing to
3568          * be increased on adding devices. It leads to unbalanced PE's device
3569          * count and eventually make normal PCI hotplug path broken.
3570          */
3571         pe = &phb->ioda.pe_array[pdn->pe_number];
3572         pdn->pe_number = IODA_INVALID_PE;
3573
3574         WARN_ON(--pe->device_count < 0);
3575         if (pe->device_count == 0)
3576                 pnv_ioda_release_pe(pe);
3577 }
3578
3579 static void pnv_pci_ioda_shutdown(struct pci_controller *hose)
3580 {
3581         struct pnv_phb *phb = hose->private_data;
3582
3583         opal_pci_reset(phb->opal_id, OPAL_RESET_PCI_IODA_TABLE,
3584                        OPAL_ASSERT_RESET);
3585 }
3586
3587 static const struct pci_controller_ops pnv_pci_ioda_controller_ops = {
3588         .dma_dev_setup          = pnv_pci_dma_dev_setup,
3589         .dma_bus_setup          = pnv_pci_dma_bus_setup,
3590 #ifdef CONFIG_PCI_MSI
3591         .setup_msi_irqs         = pnv_setup_msi_irqs,
3592         .teardown_msi_irqs      = pnv_teardown_msi_irqs,
3593 #endif
3594         .enable_device_hook     = pnv_pci_enable_device_hook,
3595         .release_device         = pnv_pci_release_device,
3596         .window_alignment       = pnv_pci_window_alignment,
3597         .setup_bridge           = pnv_pci_setup_bridge,
3598         .reset_secondary_bus    = pnv_pci_reset_secondary_bus,
3599         .dma_set_mask           = pnv_pci_ioda_dma_set_mask,
3600         .dma_get_required_mask  = pnv_pci_ioda_dma_get_required_mask,
3601         .shutdown               = pnv_pci_ioda_shutdown,
3602 };
3603
3604 static int pnv_npu_dma_set_mask(struct pci_dev *npdev, u64 dma_mask)
3605 {
3606         dev_err_once(&npdev->dev,
3607                         "%s operation unsupported for NVLink devices\n",
3608                         __func__);
3609         return -EPERM;
3610 }
3611
3612 static const struct pci_controller_ops pnv_npu_ioda_controller_ops = {
3613         .dma_dev_setup          = pnv_pci_dma_dev_setup,
3614 #ifdef CONFIG_PCI_MSI
3615         .setup_msi_irqs         = pnv_setup_msi_irqs,
3616         .teardown_msi_irqs      = pnv_teardown_msi_irqs,
3617 #endif
3618         .enable_device_hook     = pnv_pci_enable_device_hook,
3619         .window_alignment       = pnv_pci_window_alignment,
3620         .reset_secondary_bus    = pnv_pci_reset_secondary_bus,
3621         .dma_set_mask           = pnv_npu_dma_set_mask,
3622         .shutdown               = pnv_pci_ioda_shutdown,
3623 };
3624
3625 #ifdef CONFIG_CXL_BASE
3626 const struct pci_controller_ops pnv_cxl_cx4_ioda_controller_ops = {
3627         .dma_dev_setup          = pnv_pci_dma_dev_setup,
3628         .dma_bus_setup          = pnv_pci_dma_bus_setup,
3629 #ifdef CONFIG_PCI_MSI
3630         .setup_msi_irqs         = pnv_cxl_cx4_setup_msi_irqs,
3631         .teardown_msi_irqs      = pnv_cxl_cx4_teardown_msi_irqs,
3632 #endif
3633         .enable_device_hook     = pnv_cxl_enable_device_hook,
3634         .disable_device         = pnv_cxl_disable_device,
3635         .release_device         = pnv_pci_release_device,
3636         .window_alignment       = pnv_pci_window_alignment,
3637         .setup_bridge           = pnv_pci_setup_bridge,
3638         .reset_secondary_bus    = pnv_pci_reset_secondary_bus,
3639         .dma_set_mask           = pnv_pci_ioda_dma_set_mask,
3640         .dma_get_required_mask  = pnv_pci_ioda_dma_get_required_mask,
3641         .shutdown               = pnv_pci_ioda_shutdown,
3642 };
3643 #endif
3644
3645 static void __init pnv_pci_init_ioda_phb(struct device_node *np,
3646                                          u64 hub_id, int ioda_type)
3647 {
3648         struct pci_controller *hose;
3649         struct pnv_phb *phb;
3650         unsigned long size, m64map_off, m32map_off, pemap_off;
3651         unsigned long iomap_off = 0, dma32map_off = 0;
3652         struct resource r;
3653         const __be64 *prop64;
3654         const __be32 *prop32;
3655         int len;
3656         unsigned int segno;
3657         u64 phb_id;
3658         void *aux;
3659         long rc;
3660
3661         if (!of_device_is_available(np))
3662                 return;
3663
3664         pr_info("Initializing %s PHB (%s)\n",
3665                 pnv_phb_names[ioda_type], of_node_full_name(np));
3666
3667         prop64 = of_get_property(np, "ibm,opal-phbid", NULL);
3668         if (!prop64) {
3669                 pr_err("  Missing \"ibm,opal-phbid\" property !\n");
3670                 return;
3671         }
3672         phb_id = be64_to_cpup(prop64);
3673         pr_debug("  PHB-ID  : 0x%016llx\n", phb_id);
3674
3675         phb = memblock_virt_alloc(sizeof(struct pnv_phb), 0);
3676
3677         /* Allocate PCI controller */
3678         phb->hose = hose = pcibios_alloc_controller(np);
3679         if (!phb->hose) {
3680                 pr_err("  Can't allocate PCI controller for %s\n",
3681                        np->full_name);
3682                 memblock_free(__pa(phb), sizeof(struct pnv_phb));
3683                 return;
3684         }
3685
3686         spin_lock_init(&phb->lock);
3687         prop32 = of_get_property(np, "bus-range", &len);
3688         if (prop32 && len == 8) {
3689                 hose->first_busno = be32_to_cpu(prop32[0]);
3690                 hose->last_busno = be32_to_cpu(prop32[1]);
3691         } else {
3692                 pr_warn("  Broken <bus-range> on %s\n", np->full_name);
3693                 hose->first_busno = 0;
3694                 hose->last_busno = 0xff;
3695         }
3696         hose->private_data = phb;
3697         phb->hub_id = hub_id;
3698         phb->opal_id = phb_id;
3699         phb->type = ioda_type;
3700         mutex_init(&phb->ioda.pe_alloc_mutex);
3701
3702         /* Detect specific models for error handling */
3703         if (of_device_is_compatible(np, "ibm,p7ioc-pciex"))
3704                 phb->model = PNV_PHB_MODEL_P7IOC;
3705         else if (of_device_is_compatible(np, "ibm,power8-pciex"))
3706                 phb->model = PNV_PHB_MODEL_PHB3;
3707         else if (of_device_is_compatible(np, "ibm,power8-npu-pciex"))
3708                 phb->model = PNV_PHB_MODEL_NPU;
3709         else if (of_device_is_compatible(np, "ibm,power9-npu-pciex"))
3710                 phb->model = PNV_PHB_MODEL_NPU2;
3711         else
3712                 phb->model = PNV_PHB_MODEL_UNKNOWN;
3713
3714         /* Parse 32-bit and IO ranges (if any) */
3715         pci_process_bridge_OF_ranges(hose, np, !hose->global_number);
3716
3717         /* Get registers */
3718         if (!of_address_to_resource(np, 0, &r)) {
3719                 phb->regs_phys = r.start;
3720                 phb->regs = ioremap(r.start, resource_size(&r));
3721                 if (phb->regs == NULL)
3722                         pr_err("  Failed to map registers !\n");
3723         }
3724
3725         /* Initialize more IODA stuff */
3726         phb->ioda.total_pe_num = 1;
3727         prop32 = of_get_property(np, "ibm,opal-num-pes", NULL);
3728         if (prop32)
3729                 phb->ioda.total_pe_num = be32_to_cpup(prop32);
3730         prop32 = of_get_property(np, "ibm,opal-reserved-pe", NULL);
3731         if (prop32)
3732                 phb->ioda.reserved_pe_idx = be32_to_cpup(prop32);
3733
3734         /* Invalidate RID to PE# mapping */
3735         for (segno = 0; segno < ARRAY_SIZE(phb->ioda.pe_rmap); segno++)
3736                 phb->ioda.pe_rmap[segno] = IODA_INVALID_PE;
3737
3738         /* Parse 64-bit MMIO range */
3739         pnv_ioda_parse_m64_window(phb);
3740
3741         phb->ioda.m32_size = resource_size(&hose->mem_resources[0]);
3742         /* FW Has already off top 64k of M32 space (MSI space) */
3743         phb->ioda.m32_size += 0x10000;
3744
3745         phb->ioda.m32_segsize = phb->ioda.m32_size / phb->ioda.total_pe_num;
3746         phb->ioda.m32_pci_base = hose->mem_resources[0].start - hose->mem_offset[0];
3747         phb->ioda.io_size = hose->pci_io_size;
3748         phb->ioda.io_segsize = phb->ioda.io_size / phb->ioda.total_pe_num;
3749         phb->ioda.io_pci_base = 0; /* XXX calculate this ? */
3750
3751         /* Calculate how many 32-bit TCE segments we have */
3752         phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3753                                 PNV_IODA1_DMA32_SEGSIZE;
3754
3755         /* Allocate aux data & arrays. We don't have IO ports on PHB3 */
3756         size = _ALIGN_UP(max_t(unsigned, phb->ioda.total_pe_num, 8) / 8,
3757                         sizeof(unsigned long));
3758         m64map_off = size;
3759         size += phb->ioda.total_pe_num * sizeof(phb->ioda.m64_segmap[0]);
3760         m32map_off = size;
3761         size += phb->ioda.total_pe_num * sizeof(phb->ioda.m32_segmap[0]);
3762         if (phb->type == PNV_PHB_IODA1) {
3763                 iomap_off = size;
3764                 size += phb->ioda.total_pe_num * sizeof(phb->ioda.io_segmap[0]);
3765                 dma32map_off = size;
3766                 size += phb->ioda.dma32_count *
3767                         sizeof(phb->ioda.dma32_segmap[0]);
3768         }
3769         pemap_off = size;
3770         size += phb->ioda.total_pe_num * sizeof(struct pnv_ioda_pe);
3771         aux = memblock_virt_alloc(size, 0);
3772         phb->ioda.pe_alloc = aux;
3773         phb->ioda.m64_segmap = aux + m64map_off;
3774         phb->ioda.m32_segmap = aux + m32map_off;
3775         for (segno = 0; segno < phb->ioda.total_pe_num; segno++) {
3776                 phb->ioda.m64_segmap[segno] = IODA_INVALID_PE;
3777                 phb->ioda.m32_segmap[segno] = IODA_INVALID_PE;
3778         }
3779         if (phb->type == PNV_PHB_IODA1) {
3780                 phb->ioda.io_segmap = aux + iomap_off;
3781                 for (segno = 0; segno < phb->ioda.total_pe_num; segno++)
3782                         phb->ioda.io_segmap[segno] = IODA_INVALID_PE;
3783
3784                 phb->ioda.dma32_segmap = aux + dma32map_off;
3785                 for (segno = 0; segno < phb->ioda.dma32_count; segno++)
3786                         phb->ioda.dma32_segmap[segno] = IODA_INVALID_PE;
3787         }
3788         phb->ioda.pe_array = aux + pemap_off;
3789
3790         /*
3791          * Choose PE number for root bus, which shouldn't have
3792          * M64 resources consumed by its child devices. To pick
3793          * the PE number adjacent to the reserved one if possible.
3794          */
3795         pnv_ioda_reserve_pe(phb, phb->ioda.reserved_pe_idx);
3796         if (phb->ioda.reserved_pe_idx == 0) {
3797                 phb->ioda.root_pe_idx = 1;
3798                 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3799         } else if (phb->ioda.reserved_pe_idx == (phb->ioda.total_pe_num - 1)) {
3800                 phb->ioda.root_pe_idx = phb->ioda.reserved_pe_idx - 1;
3801                 pnv_ioda_reserve_pe(phb, phb->ioda.root_pe_idx);
3802         } else {
3803                 phb->ioda.root_pe_idx = IODA_INVALID_PE;
3804         }
3805
3806         INIT_LIST_HEAD(&phb->ioda.pe_list);
3807         mutex_init(&phb->ioda.pe_list_mutex);
3808
3809         /* Calculate how many 32-bit TCE segments we have */
3810         phb->ioda.dma32_count = phb->ioda.m32_pci_base /
3811                                 PNV_IODA1_DMA32_SEGSIZE;
3812
3813 #if 0 /* We should really do that ... */
3814         rc = opal_pci_set_phb_mem_window(opal->phb_id,
3815                                          window_type,
3816                                          window_num,
3817                                          starting_real_address,
3818                                          starting_pci_address,
3819                                          segment_size);
3820 #endif
3821
3822         pr_info("  %03d (%03d) PE's M32: 0x%x [segment=0x%x]\n",
3823                 phb->ioda.total_pe_num, phb->ioda.reserved_pe_idx,
3824                 phb->ioda.m32_size, phb->ioda.m32_segsize);
3825         if (phb->ioda.m64_size)
3826                 pr_info("                 M64: 0x%lx [segment=0x%lx]\n",
3827                         phb->ioda.m64_size, phb->ioda.m64_segsize);
3828         if (phb->ioda.io_size)
3829                 pr_info("                  IO: 0x%x [segment=0x%x]\n",
3830                         phb->ioda.io_size, phb->ioda.io_segsize);
3831
3832
3833         phb->hose->ops = &pnv_pci_ops;
3834         phb->get_pe_state = pnv_ioda_get_pe_state;
3835         phb->freeze_pe = pnv_ioda_freeze_pe;
3836         phb->unfreeze_pe = pnv_ioda_unfreeze_pe;
3837
3838         /* Setup MSI support */
3839         pnv_pci_init_ioda_msis(phb);
3840
3841         /*
3842          * We pass the PCI probe flag PCI_REASSIGN_ALL_RSRC here
3843          * to let the PCI core do resource assignment. It's supposed
3844          * that the PCI core will do correct I/O and MMIO alignment
3845          * for the P2P bridge bars so that each PCI bus (excluding
3846          * the child P2P bridges) can form individual PE.
3847          */
3848         ppc_md.pcibios_fixup = pnv_pci_ioda_fixup;
3849
3850         if (phb->type == PNV_PHB_NPU) {
3851                 hose->controller_ops = pnv_npu_ioda_controller_ops;
3852         } else {
3853                 phb->dma_dev_setup = pnv_pci_ioda_dma_dev_setup;
3854                 hose->controller_ops = pnv_pci_ioda_controller_ops;
3855         }
3856
3857 #ifdef CONFIG_PCI_IOV
3858         ppc_md.pcibios_fixup_sriov = pnv_pci_ioda_fixup_iov_resources;
3859         ppc_md.pcibios_iov_resource_alignment = pnv_pci_iov_resource_alignment;
3860 #endif
3861
3862         pci_add_flags(PCI_REASSIGN_ALL_RSRC);
3863
3864         /* Reset IODA tables to a clean state */
3865         rc = opal_pci_reset(phb_id, OPAL_RESET_PCI_IODA_TABLE, OPAL_ASSERT_RESET);
3866         if (rc)
3867                 pr_warning("  OPAL Error %ld performing IODA table reset !\n", rc);
3868
3869         /*
3870          * If we're running in kdump kernel, the previous kernel never
3871          * shutdown PCI devices correctly. We already got IODA table
3872          * cleaned out. So we have to issue PHB reset to stop all PCI
3873          * transactions from previous kernel.
3874          */
3875         if (is_kdump_kernel()) {
3876                 pr_info("  Issue PHB reset ...\n");
3877                 pnv_eeh_phb_reset(hose, EEH_RESET_FUNDAMENTAL);
3878                 pnv_eeh_phb_reset(hose, EEH_RESET_DEACTIVATE);
3879         }
3880
3881         /* Remove M64 resource if we can't configure it successfully */
3882         if (!phb->init_m64 || phb->init_m64(phb))
3883                 hose->mem_resources[1].flags = 0;
3884 }
3885
3886 void __init pnv_pci_init_ioda2_phb(struct device_node *np)
3887 {
3888         pnv_pci_init_ioda_phb(np, 0, PNV_PHB_IODA2);
3889 }
3890
3891 void __init pnv_pci_init_npu_phb(struct device_node *np)
3892 {
3893         pnv_pci_init_ioda_phb(np, 0, PNV_PHB_NPU);
3894 }
3895
3896 void __init pnv_pci_init_ioda_hub(struct device_node *np)
3897 {
3898         struct device_node *phbn;
3899         const __be64 *prop64;
3900         u64 hub_id;
3901
3902         pr_info("Probing IODA IO-Hub %s\n", np->full_name);
3903
3904         prop64 = of_get_property(np, "ibm,opal-hubid", NULL);
3905         if (!prop64) {
3906                 pr_err(" Missing \"ibm,opal-hubid\" property !\n");
3907                 return;
3908         }
3909         hub_id = be64_to_cpup(prop64);
3910         pr_devel(" HUB-ID : 0x%016llx\n", hub_id);
3911
3912         /* Count child PHBs */
3913         for_each_child_of_node(np, phbn) {
3914                 /* Look for IODA1 PHBs */
3915                 if (of_device_is_compatible(phbn, "ibm,ioda-phb"))
3916                         pnv_pci_init_ioda_phb(phbn, hub_id, PNV_PHB_IODA1);
3917         }
3918 }