2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
6 * Numascale NumaConnect-Specific APIC Code
8 * Copyright (C) 2011 Numascale AS. All rights reserved.
10 * Send feedback to <support@numascale.com>
14 #include <linux/errno.h>
15 #include <linux/threads.h>
16 #include <linux/cpumask.h>
17 #include <linux/string.h>
18 #include <linux/kernel.h>
19 #include <linux/module.h>
20 #include <linux/ctype.h>
21 #include <linux/init.h>
22 #include <linux/hardirq.h>
23 #include <linux/delay.h>
25 #include <asm/numachip/numachip_csr.h>
29 #include <asm/apic_flat_64.h>
31 static int numachip_system __read_mostly;
33 static struct apic apic_numachip __read_mostly;
35 static unsigned int get_apic_id(unsigned long x)
40 rdmsrl(MSR_FAM10H_NODE_ID, value);
41 id = ((x >> 24) & 0xffU) | ((value << 2) & 0x3f00U);
46 static unsigned long set_apic_id(unsigned int id)
50 x = ((id & 0xffU) << 24);
54 static unsigned int read_xapic_id(void)
56 return get_apic_id(apic_read(APIC_ID));
59 static int numachip_apic_id_valid(int apicid)
61 /* Trust what bootloader passes in MADT */
65 static int numachip_apic_id_registered(void)
67 return physid_isset(read_xapic_id(), phys_cpu_present_map);
70 static int numachip_phys_pkg_id(int initial_apic_id, int index_msb)
72 return initial_apic_id >> index_msb;
75 static const struct cpumask *numachip_target_cpus(void)
77 return cpu_online_mask;
80 static void numachip_vector_allocation_domain(int cpu, struct cpumask *retmask)
82 cpumask_clear(retmask);
83 cpumask_set_cpu(cpu, retmask);
86 static int __cpuinit numachip_wakeup_secondary(int phys_apicid, unsigned long start_rip)
88 union numachip_csr_g3_ext_irq_gen int_gen;
90 int_gen.s._destination_apic_id = phys_apicid;
91 int_gen.s._vector = 0;
92 int_gen.s._msgtype = APIC_DM_INIT >> 8;
95 write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
97 int_gen.s._msgtype = APIC_DM_STARTUP >> 8;
98 int_gen.s._vector = start_rip >> 12;
100 write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
102 atomic_set(&init_deasserted, 1);
106 static void numachip_send_IPI_one(int cpu, int vector)
108 union numachip_csr_g3_ext_irq_gen int_gen;
109 int apicid = per_cpu(x86_cpu_to_apicid, cpu);
111 int_gen.s._destination_apic_id = apicid;
112 int_gen.s._vector = vector;
113 int_gen.s._msgtype = (vector == NMI_VECTOR ? APIC_DM_NMI : APIC_DM_FIXED) >> 8;
114 int_gen.s._index = 0;
116 write_lcsr(CSR_G3_EXT_IRQ_GEN, int_gen.v);
119 static void numachip_send_IPI_mask(const struct cpumask *mask, int vector)
123 for_each_cpu(cpu, mask)
124 numachip_send_IPI_one(cpu, vector);
127 static void numachip_send_IPI_mask_allbutself(const struct cpumask *mask,
130 unsigned int this_cpu = smp_processor_id();
133 for_each_cpu(cpu, mask) {
135 numachip_send_IPI_one(cpu, vector);
139 static void numachip_send_IPI_allbutself(int vector)
141 unsigned int this_cpu = smp_processor_id();
144 for_each_online_cpu(cpu) {
146 numachip_send_IPI_one(cpu, vector);
150 static void numachip_send_IPI_all(int vector)
152 numachip_send_IPI_mask(cpu_online_mask, vector);
155 static void numachip_send_IPI_self(int vector)
157 __default_send_IPI_shortcut(APIC_DEST_SELF, vector, APIC_DEST_PHYSICAL);
160 static unsigned int numachip_cpu_mask_to_apicid(const struct cpumask *cpumask)
165 * We're using fixed IRQ delivery, can only return one phys APIC ID.
166 * May as well be the first.
168 cpu = cpumask_first(cpumask);
169 if (likely((unsigned)cpu < nr_cpu_ids))
170 return per_cpu(x86_cpu_to_apicid, cpu);
176 numachip_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
177 const struct cpumask *andmask)
182 * We're using fixed IRQ delivery, can only return one phys APIC ID.
183 * May as well be the first.
185 for_each_cpu_and(cpu, cpumask, andmask) {
186 if (cpumask_test_cpu(cpu, cpu_online_mask))
189 return per_cpu(x86_cpu_to_apicid, cpu);
192 static int __init numachip_probe(void)
194 return apic == &apic_numachip;
197 static void __init map_csrs(void)
199 printk(KERN_INFO "NumaChip: Mapping local CSR space (%016llx - %016llx)\n",
200 NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_BASE + NUMACHIP_LCSR_SIZE - 1);
201 init_extra_mapping_uc(NUMACHIP_LCSR_BASE, NUMACHIP_LCSR_SIZE);
203 printk(KERN_INFO "NumaChip: Mapping global CSR space (%016llx - %016llx)\n",
204 NUMACHIP_GCSR_BASE, NUMACHIP_GCSR_BASE + NUMACHIP_GCSR_SIZE - 1);
205 init_extra_mapping_uc(NUMACHIP_GCSR_BASE, NUMACHIP_GCSR_SIZE);
208 static void fixup_cpu_id(struct cpuinfo_x86 *c, int node)
211 if (c->phys_proc_id != node) {
212 c->phys_proc_id = node;
213 per_cpu(cpu_llc_id, smp_processor_id()) = node;
217 static int __init numachip_system_init(void)
221 if (!numachip_system)
224 x86_cpuinit.fixup_cpu_id = fixup_cpu_id;
228 val = read_lcsr(CSR_G0_NODE_IDS);
229 printk(KERN_INFO "NumaChip: Local NodeID = %08x\n", val);
233 early_initcall(numachip_system_init);
235 static int numachip_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
237 if (!strncmp(oem_id, "NUMASC", 6)) {
245 static struct apic apic_numachip __refconst = {
247 .name = "NumaConnect system",
248 .probe = numachip_probe,
249 .acpi_madt_oem_check = numachip_acpi_madt_oem_check,
250 .apic_id_valid = numachip_apic_id_valid,
251 .apic_id_registered = numachip_apic_id_registered,
253 .irq_delivery_mode = dest_Fixed,
254 .irq_dest_mode = 0, /* physical */
256 .target_cpus = numachip_target_cpus,
259 .check_apicid_used = NULL,
260 .check_apicid_present = NULL,
262 .vector_allocation_domain = numachip_vector_allocation_domain,
263 .init_apic_ldr = flat_init_apic_ldr,
265 .ioapic_phys_id_map = NULL,
266 .setup_apic_routing = NULL,
267 .multi_timer_check = NULL,
268 .cpu_present_to_apicid = default_cpu_present_to_apicid,
269 .apicid_to_cpu_present = NULL,
270 .setup_portio_remap = NULL,
271 .check_phys_apicid_present = default_check_phys_apicid_present,
272 .enable_apic_mode = NULL,
273 .phys_pkg_id = numachip_phys_pkg_id,
274 .mps_oem_check = NULL,
276 .get_apic_id = get_apic_id,
277 .set_apic_id = set_apic_id,
278 .apic_id_mask = 0xffU << 24,
280 .cpu_mask_to_apicid = numachip_cpu_mask_to_apicid,
281 .cpu_mask_to_apicid_and = numachip_cpu_mask_to_apicid_and,
283 .send_IPI_mask = numachip_send_IPI_mask,
284 .send_IPI_mask_allbutself = numachip_send_IPI_mask_allbutself,
285 .send_IPI_allbutself = numachip_send_IPI_allbutself,
286 .send_IPI_all = numachip_send_IPI_all,
287 .send_IPI_self = numachip_send_IPI_self,
289 .wakeup_secondary_cpu = numachip_wakeup_secondary,
290 .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
291 .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
292 .wait_for_init_deassert = NULL,
293 .smp_callin_clear_local_apic = NULL,
294 .inquire_remote_apic = NULL, /* REMRD not supported */
296 .read = native_apic_mem_read,
297 .write = native_apic_mem_write,
298 .eoi_write = native_apic_mem_write,
299 .icr_read = native_apic_icr_read,
300 .icr_write = native_apic_icr_write,
301 .wait_icr_idle = native_apic_wait_icr_idle,
302 .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
304 apic_driver(apic_numachip);