]> git.karo-electronics.de Git - karo-tx-linux.git/blob - arch/x86/kvm/x86.c
KVM: x86: fix missed hardware breakpoints
[karo-tx-linux.git] / arch / x86 / kvm / x86.c
1 /*
2  * Kernel-based Virtual Machine driver for Linux
3  *
4  * derived from drivers/kvm/kvm_main.c
5  *
6  * Copyright (C) 2006 Qumranet, Inc.
7  * Copyright (C) 2008 Qumranet, Inc.
8  * Copyright IBM Corporation, 2008
9  * Copyright 2010 Red Hat, Inc. and/or its affiliates.
10  *
11  * Authors:
12  *   Avi Kivity   <avi@qumranet.com>
13  *   Yaniv Kamay  <yaniv@qumranet.com>
14  *   Amit Shah    <amit.shah@qumranet.com>
15  *   Ben-Ami Yassour <benami@il.ibm.com>
16  *
17  * This work is licensed under the terms of the GNU GPL, version 2.  See
18  * the COPYING file in the top-level directory.
19  *
20  */
21
22 #include <linux/kvm_host.h>
23 #include "irq.h"
24 #include "mmu.h"
25 #include "i8254.h"
26 #include "tss.h"
27 #include "kvm_cache_regs.h"
28 #include "x86.h"
29 #include "cpuid.h"
30 #include "assigned-dev.h"
31 #include "pmu.h"
32 #include "hyperv.h"
33
34 #include <linux/clocksource.h>
35 #include <linux/interrupt.h>
36 #include <linux/kvm.h>
37 #include <linux/fs.h>
38 #include <linux/vmalloc.h>
39 #include <linux/module.h>
40 #include <linux/mman.h>
41 #include <linux/highmem.h>
42 #include <linux/iommu.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/cpufreq.h>
45 #include <linux/user-return-notifier.h>
46 #include <linux/srcu.h>
47 #include <linux/slab.h>
48 #include <linux/perf_event.h>
49 #include <linux/uaccess.h>
50 #include <linux/hash.h>
51 #include <linux/pci.h>
52 #include <linux/timekeeper_internal.h>
53 #include <linux/pvclock_gtod.h>
54 #include <linux/kvm_irqfd.h>
55 #include <linux/irqbypass.h>
56 #include <trace/events/kvm.h>
57
58 #define CREATE_TRACE_POINTS
59 #include "trace.h"
60
61 #include <asm/debugreg.h>
62 #include <asm/msr.h>
63 #include <asm/desc.h>
64 #include <asm/mce.h>
65 #include <linux/kernel_stat.h>
66 #include <asm/fpu/internal.h> /* Ugh! */
67 #include <asm/pvclock.h>
68 #include <asm/div64.h>
69 #include <asm/irq_remapping.h>
70
71 #define MAX_IO_MSRS 256
72 #define KVM_MAX_MCE_BANKS 32
73 #define KVM_MCE_CAP_SUPPORTED (MCG_CTL_P | MCG_SER_P)
74
75 #define emul_to_vcpu(ctxt) \
76         container_of(ctxt, struct kvm_vcpu, arch.emulate_ctxt)
77
78 /* EFER defaults:
79  * - enable syscall per default because its emulated by KVM
80  * - enable LME and LMA per default on 64 bit KVM
81  */
82 #ifdef CONFIG_X86_64
83 static
84 u64 __read_mostly efer_reserved_bits = ~((u64)(EFER_SCE | EFER_LME | EFER_LMA));
85 #else
86 static u64 __read_mostly efer_reserved_bits = ~((u64)EFER_SCE);
87 #endif
88
89 #define VM_STAT(x) offsetof(struct kvm, stat.x), KVM_STAT_VM
90 #define VCPU_STAT(x) offsetof(struct kvm_vcpu, stat.x), KVM_STAT_VCPU
91
92 static void update_cr8_intercept(struct kvm_vcpu *vcpu);
93 static void process_nmi(struct kvm_vcpu *vcpu);
94 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
95
96 struct kvm_x86_ops *kvm_x86_ops __read_mostly;
97 EXPORT_SYMBOL_GPL(kvm_x86_ops);
98
99 static bool __read_mostly ignore_msrs = 0;
100 module_param(ignore_msrs, bool, S_IRUGO | S_IWUSR);
101
102 unsigned int min_timer_period_us = 500;
103 module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
104
105 static bool __read_mostly kvmclock_periodic_sync = true;
106 module_param(kvmclock_periodic_sync, bool, S_IRUGO);
107
108 bool __read_mostly kvm_has_tsc_control;
109 EXPORT_SYMBOL_GPL(kvm_has_tsc_control);
110 u32  __read_mostly kvm_max_guest_tsc_khz;
111 EXPORT_SYMBOL_GPL(kvm_max_guest_tsc_khz);
112 u8   __read_mostly kvm_tsc_scaling_ratio_frac_bits;
113 EXPORT_SYMBOL_GPL(kvm_tsc_scaling_ratio_frac_bits);
114 u64  __read_mostly kvm_max_tsc_scaling_ratio;
115 EXPORT_SYMBOL_GPL(kvm_max_tsc_scaling_ratio);
116 static u64 __read_mostly kvm_default_tsc_scaling_ratio;
117
118 /* tsc tolerance in parts per million - default to 1/2 of the NTP threshold */
119 static u32 __read_mostly tsc_tolerance_ppm = 250;
120 module_param(tsc_tolerance_ppm, uint, S_IRUGO | S_IWUSR);
121
122 /* lapic timer advance (tscdeadline mode only) in nanoseconds */
123 unsigned int __read_mostly lapic_timer_advance_ns = 0;
124 module_param(lapic_timer_advance_ns, uint, S_IRUGO | S_IWUSR);
125
126 static bool __read_mostly backwards_tsc_observed = false;
127
128 #define KVM_NR_SHARED_MSRS 16
129
130 struct kvm_shared_msrs_global {
131         int nr;
132         u32 msrs[KVM_NR_SHARED_MSRS];
133 };
134
135 struct kvm_shared_msrs {
136         struct user_return_notifier urn;
137         bool registered;
138         struct kvm_shared_msr_values {
139                 u64 host;
140                 u64 curr;
141         } values[KVM_NR_SHARED_MSRS];
142 };
143
144 static struct kvm_shared_msrs_global __read_mostly shared_msrs_global;
145 static struct kvm_shared_msrs __percpu *shared_msrs;
146
147 struct kvm_stats_debugfs_item debugfs_entries[] = {
148         { "pf_fixed", VCPU_STAT(pf_fixed) },
149         { "pf_guest", VCPU_STAT(pf_guest) },
150         { "tlb_flush", VCPU_STAT(tlb_flush) },
151         { "invlpg", VCPU_STAT(invlpg) },
152         { "exits", VCPU_STAT(exits) },
153         { "io_exits", VCPU_STAT(io_exits) },
154         { "mmio_exits", VCPU_STAT(mmio_exits) },
155         { "signal_exits", VCPU_STAT(signal_exits) },
156         { "irq_window", VCPU_STAT(irq_window_exits) },
157         { "nmi_window", VCPU_STAT(nmi_window_exits) },
158         { "halt_exits", VCPU_STAT(halt_exits) },
159         { "halt_successful_poll", VCPU_STAT(halt_successful_poll) },
160         { "halt_attempted_poll", VCPU_STAT(halt_attempted_poll) },
161         { "halt_wakeup", VCPU_STAT(halt_wakeup) },
162         { "hypercalls", VCPU_STAT(hypercalls) },
163         { "request_irq", VCPU_STAT(request_irq_exits) },
164         { "irq_exits", VCPU_STAT(irq_exits) },
165         { "host_state_reload", VCPU_STAT(host_state_reload) },
166         { "efer_reload", VCPU_STAT(efer_reload) },
167         { "fpu_reload", VCPU_STAT(fpu_reload) },
168         { "insn_emulation", VCPU_STAT(insn_emulation) },
169         { "insn_emulation_fail", VCPU_STAT(insn_emulation_fail) },
170         { "irq_injections", VCPU_STAT(irq_injections) },
171         { "nmi_injections", VCPU_STAT(nmi_injections) },
172         { "mmu_shadow_zapped", VM_STAT(mmu_shadow_zapped) },
173         { "mmu_pte_write", VM_STAT(mmu_pte_write) },
174         { "mmu_pte_updated", VM_STAT(mmu_pte_updated) },
175         { "mmu_pde_zapped", VM_STAT(mmu_pde_zapped) },
176         { "mmu_flooded", VM_STAT(mmu_flooded) },
177         { "mmu_recycled", VM_STAT(mmu_recycled) },
178         { "mmu_cache_miss", VM_STAT(mmu_cache_miss) },
179         { "mmu_unsync", VM_STAT(mmu_unsync) },
180         { "remote_tlb_flush", VM_STAT(remote_tlb_flush) },
181         { "largepages", VM_STAT(lpages) },
182         { NULL }
183 };
184
185 u64 __read_mostly host_xcr0;
186
187 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt);
188
189 static inline void kvm_async_pf_hash_reset(struct kvm_vcpu *vcpu)
190 {
191         int i;
192         for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU); i++)
193                 vcpu->arch.apf.gfns[i] = ~0;
194 }
195
196 static void kvm_on_user_return(struct user_return_notifier *urn)
197 {
198         unsigned slot;
199         struct kvm_shared_msrs *locals
200                 = container_of(urn, struct kvm_shared_msrs, urn);
201         struct kvm_shared_msr_values *values;
202
203         for (slot = 0; slot < shared_msrs_global.nr; ++slot) {
204                 values = &locals->values[slot];
205                 if (values->host != values->curr) {
206                         wrmsrl(shared_msrs_global.msrs[slot], values->host);
207                         values->curr = values->host;
208                 }
209         }
210         locals->registered = false;
211         user_return_notifier_unregister(urn);
212 }
213
214 static void shared_msr_update(unsigned slot, u32 msr)
215 {
216         u64 value;
217         unsigned int cpu = smp_processor_id();
218         struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
219
220         /* only read, and nobody should modify it at this time,
221          * so don't need lock */
222         if (slot >= shared_msrs_global.nr) {
223                 printk(KERN_ERR "kvm: invalid MSR slot!");
224                 return;
225         }
226         rdmsrl_safe(msr, &value);
227         smsr->values[slot].host = value;
228         smsr->values[slot].curr = value;
229 }
230
231 void kvm_define_shared_msr(unsigned slot, u32 msr)
232 {
233         BUG_ON(slot >= KVM_NR_SHARED_MSRS);
234         shared_msrs_global.msrs[slot] = msr;
235         if (slot >= shared_msrs_global.nr)
236                 shared_msrs_global.nr = slot + 1;
237 }
238 EXPORT_SYMBOL_GPL(kvm_define_shared_msr);
239
240 static void kvm_shared_msr_cpu_online(void)
241 {
242         unsigned i;
243
244         for (i = 0; i < shared_msrs_global.nr; ++i)
245                 shared_msr_update(i, shared_msrs_global.msrs[i]);
246 }
247
248 int kvm_set_shared_msr(unsigned slot, u64 value, u64 mask)
249 {
250         unsigned int cpu = smp_processor_id();
251         struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
252         int err;
253
254         if (((value ^ smsr->values[slot].curr) & mask) == 0)
255                 return 0;
256         smsr->values[slot].curr = value;
257         err = wrmsrl_safe(shared_msrs_global.msrs[slot], value);
258         if (err)
259                 return 1;
260
261         if (!smsr->registered) {
262                 smsr->urn.on_user_return = kvm_on_user_return;
263                 user_return_notifier_register(&smsr->urn);
264                 smsr->registered = true;
265         }
266         return 0;
267 }
268 EXPORT_SYMBOL_GPL(kvm_set_shared_msr);
269
270 static void drop_user_return_notifiers(void)
271 {
272         unsigned int cpu = smp_processor_id();
273         struct kvm_shared_msrs *smsr = per_cpu_ptr(shared_msrs, cpu);
274
275         if (smsr->registered)
276                 kvm_on_user_return(&smsr->urn);
277 }
278
279 u64 kvm_get_apic_base(struct kvm_vcpu *vcpu)
280 {
281         return vcpu->arch.apic_base;
282 }
283 EXPORT_SYMBOL_GPL(kvm_get_apic_base);
284
285 int kvm_set_apic_base(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
286 {
287         u64 old_state = vcpu->arch.apic_base &
288                 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
289         u64 new_state = msr_info->data &
290                 (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE);
291         u64 reserved_bits = ((~0ULL) << cpuid_maxphyaddr(vcpu)) |
292                 0x2ff | (guest_cpuid_has_x2apic(vcpu) ? 0 : X2APIC_ENABLE);
293
294         if (!msr_info->host_initiated &&
295             ((msr_info->data & reserved_bits) != 0 ||
296              new_state == X2APIC_ENABLE ||
297              (new_state == MSR_IA32_APICBASE_ENABLE &&
298               old_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE)) ||
299              (new_state == (MSR_IA32_APICBASE_ENABLE | X2APIC_ENABLE) &&
300               old_state == 0)))
301                 return 1;
302
303         kvm_lapic_set_base(vcpu, msr_info->data);
304         return 0;
305 }
306 EXPORT_SYMBOL_GPL(kvm_set_apic_base);
307
308 asmlinkage __visible void kvm_spurious_fault(void)
309 {
310         /* Fault while not rebooting.  We want the trace. */
311         BUG();
312 }
313 EXPORT_SYMBOL_GPL(kvm_spurious_fault);
314
315 #define EXCPT_BENIGN            0
316 #define EXCPT_CONTRIBUTORY      1
317 #define EXCPT_PF                2
318
319 static int exception_class(int vector)
320 {
321         switch (vector) {
322         case PF_VECTOR:
323                 return EXCPT_PF;
324         case DE_VECTOR:
325         case TS_VECTOR:
326         case NP_VECTOR:
327         case SS_VECTOR:
328         case GP_VECTOR:
329                 return EXCPT_CONTRIBUTORY;
330         default:
331                 break;
332         }
333         return EXCPT_BENIGN;
334 }
335
336 #define EXCPT_FAULT             0
337 #define EXCPT_TRAP              1
338 #define EXCPT_ABORT             2
339 #define EXCPT_INTERRUPT         3
340
341 static int exception_type(int vector)
342 {
343         unsigned int mask;
344
345         if (WARN_ON(vector > 31 || vector == NMI_VECTOR))
346                 return EXCPT_INTERRUPT;
347
348         mask = 1 << vector;
349
350         /* #DB is trap, as instruction watchpoints are handled elsewhere */
351         if (mask & ((1 << DB_VECTOR) | (1 << BP_VECTOR) | (1 << OF_VECTOR)))
352                 return EXCPT_TRAP;
353
354         if (mask & ((1 << DF_VECTOR) | (1 << MC_VECTOR)))
355                 return EXCPT_ABORT;
356
357         /* Reserved exceptions will result in fault */
358         return EXCPT_FAULT;
359 }
360
361 static void kvm_multiple_exception(struct kvm_vcpu *vcpu,
362                 unsigned nr, bool has_error, u32 error_code,
363                 bool reinject)
364 {
365         u32 prev_nr;
366         int class1, class2;
367
368         kvm_make_request(KVM_REQ_EVENT, vcpu);
369
370         if (!vcpu->arch.exception.pending) {
371         queue:
372                 if (has_error && !is_protmode(vcpu))
373                         has_error = false;
374                 vcpu->arch.exception.pending = true;
375                 vcpu->arch.exception.has_error_code = has_error;
376                 vcpu->arch.exception.nr = nr;
377                 vcpu->arch.exception.error_code = error_code;
378                 vcpu->arch.exception.reinject = reinject;
379                 return;
380         }
381
382         /* to check exception */
383         prev_nr = vcpu->arch.exception.nr;
384         if (prev_nr == DF_VECTOR) {
385                 /* triple fault -> shutdown */
386                 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
387                 return;
388         }
389         class1 = exception_class(prev_nr);
390         class2 = exception_class(nr);
391         if ((class1 == EXCPT_CONTRIBUTORY && class2 == EXCPT_CONTRIBUTORY)
392                 || (class1 == EXCPT_PF && class2 != EXCPT_BENIGN)) {
393                 /* generate double fault per SDM Table 5-5 */
394                 vcpu->arch.exception.pending = true;
395                 vcpu->arch.exception.has_error_code = true;
396                 vcpu->arch.exception.nr = DF_VECTOR;
397                 vcpu->arch.exception.error_code = 0;
398         } else
399                 /* replace previous exception with a new one in a hope
400                    that instruction re-execution will regenerate lost
401                    exception */
402                 goto queue;
403 }
404
405 void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr)
406 {
407         kvm_multiple_exception(vcpu, nr, false, 0, false);
408 }
409 EXPORT_SYMBOL_GPL(kvm_queue_exception);
410
411 void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr)
412 {
413         kvm_multiple_exception(vcpu, nr, false, 0, true);
414 }
415 EXPORT_SYMBOL_GPL(kvm_requeue_exception);
416
417 void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err)
418 {
419         if (err)
420                 kvm_inject_gp(vcpu, 0);
421         else
422                 kvm_x86_ops->skip_emulated_instruction(vcpu);
423 }
424 EXPORT_SYMBOL_GPL(kvm_complete_insn_gp);
425
426 void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
427 {
428         ++vcpu->stat.pf_guest;
429         vcpu->arch.cr2 = fault->address;
430         kvm_queue_exception_e(vcpu, PF_VECTOR, fault->error_code);
431 }
432 EXPORT_SYMBOL_GPL(kvm_inject_page_fault);
433
434 static bool kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault)
435 {
436         if (mmu_is_nested(vcpu) && !fault->nested_page_fault)
437                 vcpu->arch.nested_mmu.inject_page_fault(vcpu, fault);
438         else
439                 vcpu->arch.mmu.inject_page_fault(vcpu, fault);
440
441         return fault->nested_page_fault;
442 }
443
444 void kvm_inject_nmi(struct kvm_vcpu *vcpu)
445 {
446         atomic_inc(&vcpu->arch.nmi_queued);
447         kvm_make_request(KVM_REQ_NMI, vcpu);
448 }
449 EXPORT_SYMBOL_GPL(kvm_inject_nmi);
450
451 void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
452 {
453         kvm_multiple_exception(vcpu, nr, true, error_code, false);
454 }
455 EXPORT_SYMBOL_GPL(kvm_queue_exception_e);
456
457 void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code)
458 {
459         kvm_multiple_exception(vcpu, nr, true, error_code, true);
460 }
461 EXPORT_SYMBOL_GPL(kvm_requeue_exception_e);
462
463 /*
464  * Checks if cpl <= required_cpl; if true, return true.  Otherwise queue
465  * a #GP and return false.
466  */
467 bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl)
468 {
469         if (kvm_x86_ops->get_cpl(vcpu) <= required_cpl)
470                 return true;
471         kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
472         return false;
473 }
474 EXPORT_SYMBOL_GPL(kvm_require_cpl);
475
476 bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr)
477 {
478         if ((dr != 4 && dr != 5) || !kvm_read_cr4_bits(vcpu, X86_CR4_DE))
479                 return true;
480
481         kvm_queue_exception(vcpu, UD_VECTOR);
482         return false;
483 }
484 EXPORT_SYMBOL_GPL(kvm_require_dr);
485
486 /*
487  * This function will be used to read from the physical memory of the currently
488  * running guest. The difference to kvm_vcpu_read_guest_page is that this function
489  * can read from guest physical or from the guest's guest physical memory.
490  */
491 int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
492                             gfn_t ngfn, void *data, int offset, int len,
493                             u32 access)
494 {
495         struct x86_exception exception;
496         gfn_t real_gfn;
497         gpa_t ngpa;
498
499         ngpa     = gfn_to_gpa(ngfn);
500         real_gfn = mmu->translate_gpa(vcpu, ngpa, access, &exception);
501         if (real_gfn == UNMAPPED_GVA)
502                 return -EFAULT;
503
504         real_gfn = gpa_to_gfn(real_gfn);
505
506         return kvm_vcpu_read_guest_page(vcpu, real_gfn, data, offset, len);
507 }
508 EXPORT_SYMBOL_GPL(kvm_read_guest_page_mmu);
509
510 static int kvm_read_nested_guest_page(struct kvm_vcpu *vcpu, gfn_t gfn,
511                                void *data, int offset, int len, u32 access)
512 {
513         return kvm_read_guest_page_mmu(vcpu, vcpu->arch.walk_mmu, gfn,
514                                        data, offset, len, access);
515 }
516
517 /*
518  * Load the pae pdptrs.  Return true is they are all valid.
519  */
520 int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3)
521 {
522         gfn_t pdpt_gfn = cr3 >> PAGE_SHIFT;
523         unsigned offset = ((cr3 & (PAGE_SIZE-1)) >> 5) << 2;
524         int i;
525         int ret;
526         u64 pdpte[ARRAY_SIZE(mmu->pdptrs)];
527
528         ret = kvm_read_guest_page_mmu(vcpu, mmu, pdpt_gfn, pdpte,
529                                       offset * sizeof(u64), sizeof(pdpte),
530                                       PFERR_USER_MASK|PFERR_WRITE_MASK);
531         if (ret < 0) {
532                 ret = 0;
533                 goto out;
534         }
535         for (i = 0; i < ARRAY_SIZE(pdpte); ++i) {
536                 if (is_present_gpte(pdpte[i]) &&
537                     (pdpte[i] &
538                      vcpu->arch.mmu.guest_rsvd_check.rsvd_bits_mask[0][2])) {
539                         ret = 0;
540                         goto out;
541                 }
542         }
543         ret = 1;
544
545         memcpy(mmu->pdptrs, pdpte, sizeof(mmu->pdptrs));
546         __set_bit(VCPU_EXREG_PDPTR,
547                   (unsigned long *)&vcpu->arch.regs_avail);
548         __set_bit(VCPU_EXREG_PDPTR,
549                   (unsigned long *)&vcpu->arch.regs_dirty);
550 out:
551
552         return ret;
553 }
554 EXPORT_SYMBOL_GPL(load_pdptrs);
555
556 static bool pdptrs_changed(struct kvm_vcpu *vcpu)
557 {
558         u64 pdpte[ARRAY_SIZE(vcpu->arch.walk_mmu->pdptrs)];
559         bool changed = true;
560         int offset;
561         gfn_t gfn;
562         int r;
563
564         if (is_long_mode(vcpu) || !is_pae(vcpu))
565                 return false;
566
567         if (!test_bit(VCPU_EXREG_PDPTR,
568                       (unsigned long *)&vcpu->arch.regs_avail))
569                 return true;
570
571         gfn = (kvm_read_cr3(vcpu) & ~31u) >> PAGE_SHIFT;
572         offset = (kvm_read_cr3(vcpu) & ~31u) & (PAGE_SIZE - 1);
573         r = kvm_read_nested_guest_page(vcpu, gfn, pdpte, offset, sizeof(pdpte),
574                                        PFERR_USER_MASK | PFERR_WRITE_MASK);
575         if (r < 0)
576                 goto out;
577         changed = memcmp(pdpte, vcpu->arch.walk_mmu->pdptrs, sizeof(pdpte)) != 0;
578 out:
579
580         return changed;
581 }
582
583 int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
584 {
585         unsigned long old_cr0 = kvm_read_cr0(vcpu);
586         unsigned long update_bits = X86_CR0_PG | X86_CR0_WP;
587
588         cr0 |= X86_CR0_ET;
589
590 #ifdef CONFIG_X86_64
591         if (cr0 & 0xffffffff00000000UL)
592                 return 1;
593 #endif
594
595         cr0 &= ~CR0_RESERVED_BITS;
596
597         if ((cr0 & X86_CR0_NW) && !(cr0 & X86_CR0_CD))
598                 return 1;
599
600         if ((cr0 & X86_CR0_PG) && !(cr0 & X86_CR0_PE))
601                 return 1;
602
603         if (!is_paging(vcpu) && (cr0 & X86_CR0_PG)) {
604 #ifdef CONFIG_X86_64
605                 if ((vcpu->arch.efer & EFER_LME)) {
606                         int cs_db, cs_l;
607
608                         if (!is_pae(vcpu))
609                                 return 1;
610                         kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
611                         if (cs_l)
612                                 return 1;
613                 } else
614 #endif
615                 if (is_pae(vcpu) && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
616                                                  kvm_read_cr3(vcpu)))
617                         return 1;
618         }
619
620         if (!(cr0 & X86_CR0_PG) && kvm_read_cr4_bits(vcpu, X86_CR4_PCIDE))
621                 return 1;
622
623         kvm_x86_ops->set_cr0(vcpu, cr0);
624
625         if ((cr0 ^ old_cr0) & X86_CR0_PG) {
626                 kvm_clear_async_pf_completion_queue(vcpu);
627                 kvm_async_pf_hash_reset(vcpu);
628         }
629
630         if ((cr0 ^ old_cr0) & update_bits)
631                 kvm_mmu_reset_context(vcpu);
632
633         if (((cr0 ^ old_cr0) & X86_CR0_CD) &&
634             kvm_arch_has_noncoherent_dma(vcpu->kvm) &&
635             !kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
636                 kvm_zap_gfn_range(vcpu->kvm, 0, ~0ULL);
637
638         return 0;
639 }
640 EXPORT_SYMBOL_GPL(kvm_set_cr0);
641
642 void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw)
643 {
644         (void)kvm_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~0x0eul) | (msw & 0x0f));
645 }
646 EXPORT_SYMBOL_GPL(kvm_lmsw);
647
648 static void kvm_load_guest_xcr0(struct kvm_vcpu *vcpu)
649 {
650         if (kvm_read_cr4_bits(vcpu, X86_CR4_OSXSAVE) &&
651                         !vcpu->guest_xcr0_loaded) {
652                 /* kvm_set_xcr() also depends on this */
653                 xsetbv(XCR_XFEATURE_ENABLED_MASK, vcpu->arch.xcr0);
654                 vcpu->guest_xcr0_loaded = 1;
655         }
656 }
657
658 static void kvm_put_guest_xcr0(struct kvm_vcpu *vcpu)
659 {
660         if (vcpu->guest_xcr0_loaded) {
661                 if (vcpu->arch.xcr0 != host_xcr0)
662                         xsetbv(XCR_XFEATURE_ENABLED_MASK, host_xcr0);
663                 vcpu->guest_xcr0_loaded = 0;
664         }
665 }
666
667 static int __kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
668 {
669         u64 xcr0 = xcr;
670         u64 old_xcr0 = vcpu->arch.xcr0;
671         u64 valid_bits;
672
673         /* Only support XCR_XFEATURE_ENABLED_MASK(xcr0) now  */
674         if (index != XCR_XFEATURE_ENABLED_MASK)
675                 return 1;
676         if (!(xcr0 & XFEATURE_MASK_FP))
677                 return 1;
678         if ((xcr0 & XFEATURE_MASK_YMM) && !(xcr0 & XFEATURE_MASK_SSE))
679                 return 1;
680
681         /*
682          * Do not allow the guest to set bits that we do not support
683          * saving.  However, xcr0 bit 0 is always set, even if the
684          * emulated CPU does not support XSAVE (see fx_init).
685          */
686         valid_bits = vcpu->arch.guest_supported_xcr0 | XFEATURE_MASK_FP;
687         if (xcr0 & ~valid_bits)
688                 return 1;
689
690         if ((!(xcr0 & XFEATURE_MASK_BNDREGS)) !=
691             (!(xcr0 & XFEATURE_MASK_BNDCSR)))
692                 return 1;
693
694         if (xcr0 & XFEATURE_MASK_AVX512) {
695                 if (!(xcr0 & XFEATURE_MASK_YMM))
696                         return 1;
697                 if ((xcr0 & XFEATURE_MASK_AVX512) != XFEATURE_MASK_AVX512)
698                         return 1;
699         }
700         kvm_put_guest_xcr0(vcpu);
701         vcpu->arch.xcr0 = xcr0;
702
703         if ((xcr0 ^ old_xcr0) & XFEATURE_MASK_EXTEND)
704                 kvm_update_cpuid(vcpu);
705         return 0;
706 }
707
708 int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr)
709 {
710         if (kvm_x86_ops->get_cpl(vcpu) != 0 ||
711             __kvm_set_xcr(vcpu, index, xcr)) {
712                 kvm_inject_gp(vcpu, 0);
713                 return 1;
714         }
715         return 0;
716 }
717 EXPORT_SYMBOL_GPL(kvm_set_xcr);
718
719 int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
720 {
721         unsigned long old_cr4 = kvm_read_cr4(vcpu);
722         unsigned long pdptr_bits = X86_CR4_PGE | X86_CR4_PSE | X86_CR4_PAE |
723                                    X86_CR4_SMEP | X86_CR4_SMAP;
724
725         if (cr4 & CR4_RESERVED_BITS)
726                 return 1;
727
728         if (!guest_cpuid_has_xsave(vcpu) && (cr4 & X86_CR4_OSXSAVE))
729                 return 1;
730
731         if (!guest_cpuid_has_smep(vcpu) && (cr4 & X86_CR4_SMEP))
732                 return 1;
733
734         if (!guest_cpuid_has_smap(vcpu) && (cr4 & X86_CR4_SMAP))
735                 return 1;
736
737         if (!guest_cpuid_has_fsgsbase(vcpu) && (cr4 & X86_CR4_FSGSBASE))
738                 return 1;
739
740         if (is_long_mode(vcpu)) {
741                 if (!(cr4 & X86_CR4_PAE))
742                         return 1;
743         } else if (is_paging(vcpu) && (cr4 & X86_CR4_PAE)
744                    && ((cr4 ^ old_cr4) & pdptr_bits)
745                    && !load_pdptrs(vcpu, vcpu->arch.walk_mmu,
746                                    kvm_read_cr3(vcpu)))
747                 return 1;
748
749         if ((cr4 & X86_CR4_PCIDE) && !(old_cr4 & X86_CR4_PCIDE)) {
750                 if (!guest_cpuid_has_pcid(vcpu))
751                         return 1;
752
753                 /* PCID can not be enabled when cr3[11:0]!=000H or EFER.LMA=0 */
754                 if ((kvm_read_cr3(vcpu) & X86_CR3_PCID_MASK) || !is_long_mode(vcpu))
755                         return 1;
756         }
757
758         if (kvm_x86_ops->set_cr4(vcpu, cr4))
759                 return 1;
760
761         if (((cr4 ^ old_cr4) & pdptr_bits) ||
762             (!(cr4 & X86_CR4_PCIDE) && (old_cr4 & X86_CR4_PCIDE)))
763                 kvm_mmu_reset_context(vcpu);
764
765         if ((cr4 ^ old_cr4) & X86_CR4_OSXSAVE)
766                 kvm_update_cpuid(vcpu);
767
768         return 0;
769 }
770 EXPORT_SYMBOL_GPL(kvm_set_cr4);
771
772 int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
773 {
774 #ifdef CONFIG_X86_64
775         cr3 &= ~CR3_PCID_INVD;
776 #endif
777
778         if (cr3 == kvm_read_cr3(vcpu) && !pdptrs_changed(vcpu)) {
779                 kvm_mmu_sync_roots(vcpu);
780                 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
781                 return 0;
782         }
783
784         if (is_long_mode(vcpu)) {
785                 if (cr3 & CR3_L_MODE_RESERVED_BITS)
786                         return 1;
787         } else if (is_pae(vcpu) && is_paging(vcpu) &&
788                    !load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3))
789                 return 1;
790
791         vcpu->arch.cr3 = cr3;
792         __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
793         kvm_mmu_new_cr3(vcpu);
794         return 0;
795 }
796 EXPORT_SYMBOL_GPL(kvm_set_cr3);
797
798 int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8)
799 {
800         if (cr8 & CR8_RESERVED_BITS)
801                 return 1;
802         if (lapic_in_kernel(vcpu))
803                 kvm_lapic_set_tpr(vcpu, cr8);
804         else
805                 vcpu->arch.cr8 = cr8;
806         return 0;
807 }
808 EXPORT_SYMBOL_GPL(kvm_set_cr8);
809
810 unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu)
811 {
812         if (lapic_in_kernel(vcpu))
813                 return kvm_lapic_get_cr8(vcpu);
814         else
815                 return vcpu->arch.cr8;
816 }
817 EXPORT_SYMBOL_GPL(kvm_get_cr8);
818
819 static void kvm_update_dr0123(struct kvm_vcpu *vcpu)
820 {
821         int i;
822
823         if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)) {
824                 for (i = 0; i < KVM_NR_DB_REGS; i++)
825                         vcpu->arch.eff_db[i] = vcpu->arch.db[i];
826                 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
827         }
828 }
829
830 static void kvm_update_dr6(struct kvm_vcpu *vcpu)
831 {
832         if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
833                 kvm_x86_ops->set_dr6(vcpu, vcpu->arch.dr6);
834 }
835
836 static void kvm_update_dr7(struct kvm_vcpu *vcpu)
837 {
838         unsigned long dr7;
839
840         if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
841                 dr7 = vcpu->arch.guest_debug_dr7;
842         else
843                 dr7 = vcpu->arch.dr7;
844         kvm_x86_ops->set_dr7(vcpu, dr7);
845         vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_BP_ENABLED;
846         if (dr7 & DR7_BP_EN_MASK)
847                 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_BP_ENABLED;
848 }
849
850 static u64 kvm_dr6_fixed(struct kvm_vcpu *vcpu)
851 {
852         u64 fixed = DR6_FIXED_1;
853
854         if (!guest_cpuid_has_rtm(vcpu))
855                 fixed |= DR6_RTM;
856         return fixed;
857 }
858
859 static int __kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
860 {
861         switch (dr) {
862         case 0 ... 3:
863                 vcpu->arch.db[dr] = val;
864                 if (!(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP))
865                         vcpu->arch.eff_db[dr] = val;
866                 break;
867         case 4:
868                 /* fall through */
869         case 6:
870                 if (val & 0xffffffff00000000ULL)
871                         return -1; /* #GP */
872                 vcpu->arch.dr6 = (val & DR6_VOLATILE) | kvm_dr6_fixed(vcpu);
873                 kvm_update_dr6(vcpu);
874                 break;
875         case 5:
876                 /* fall through */
877         default: /* 7 */
878                 if (val & 0xffffffff00000000ULL)
879                         return -1; /* #GP */
880                 vcpu->arch.dr7 = (val & DR7_VOLATILE) | DR7_FIXED_1;
881                 kvm_update_dr7(vcpu);
882                 break;
883         }
884
885         return 0;
886 }
887
888 int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val)
889 {
890         if (__kvm_set_dr(vcpu, dr, val)) {
891                 kvm_inject_gp(vcpu, 0);
892                 return 1;
893         }
894         return 0;
895 }
896 EXPORT_SYMBOL_GPL(kvm_set_dr);
897
898 int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val)
899 {
900         switch (dr) {
901         case 0 ... 3:
902                 *val = vcpu->arch.db[dr];
903                 break;
904         case 4:
905                 /* fall through */
906         case 6:
907                 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
908                         *val = vcpu->arch.dr6;
909                 else
910                         *val = kvm_x86_ops->get_dr6(vcpu);
911                 break;
912         case 5:
913                 /* fall through */
914         default: /* 7 */
915                 *val = vcpu->arch.dr7;
916                 break;
917         }
918         return 0;
919 }
920 EXPORT_SYMBOL_GPL(kvm_get_dr);
921
922 bool kvm_rdpmc(struct kvm_vcpu *vcpu)
923 {
924         u32 ecx = kvm_register_read(vcpu, VCPU_REGS_RCX);
925         u64 data;
926         int err;
927
928         err = kvm_pmu_rdpmc(vcpu, ecx, &data);
929         if (err)
930                 return err;
931         kvm_register_write(vcpu, VCPU_REGS_RAX, (u32)data);
932         kvm_register_write(vcpu, VCPU_REGS_RDX, data >> 32);
933         return err;
934 }
935 EXPORT_SYMBOL_GPL(kvm_rdpmc);
936
937 /*
938  * List of msr numbers which we expose to userspace through KVM_GET_MSRS
939  * and KVM_SET_MSRS, and KVM_GET_MSR_INDEX_LIST.
940  *
941  * This list is modified at module load time to reflect the
942  * capabilities of the host cpu. This capabilities test skips MSRs that are
943  * kvm-specific. Those are put in emulated_msrs; filtering of emulated_msrs
944  * may depend on host virtualization features rather than host cpu features.
945  */
946
947 static u32 msrs_to_save[] = {
948         MSR_IA32_SYSENTER_CS, MSR_IA32_SYSENTER_ESP, MSR_IA32_SYSENTER_EIP,
949         MSR_STAR,
950 #ifdef CONFIG_X86_64
951         MSR_CSTAR, MSR_KERNEL_GS_BASE, MSR_SYSCALL_MASK, MSR_LSTAR,
952 #endif
953         MSR_IA32_TSC, MSR_IA32_CR_PAT, MSR_VM_HSAVE_PA,
954         MSR_IA32_FEATURE_CONTROL, MSR_IA32_BNDCFGS, MSR_TSC_AUX,
955 };
956
957 static unsigned num_msrs_to_save;
958
959 static u32 emulated_msrs[] = {
960         MSR_KVM_SYSTEM_TIME, MSR_KVM_WALL_CLOCK,
961         MSR_KVM_SYSTEM_TIME_NEW, MSR_KVM_WALL_CLOCK_NEW,
962         HV_X64_MSR_GUEST_OS_ID, HV_X64_MSR_HYPERCALL,
963         HV_X64_MSR_TIME_REF_COUNT, HV_X64_MSR_REFERENCE_TSC,
964         HV_X64_MSR_CRASH_P0, HV_X64_MSR_CRASH_P1, HV_X64_MSR_CRASH_P2,
965         HV_X64_MSR_CRASH_P3, HV_X64_MSR_CRASH_P4, HV_X64_MSR_CRASH_CTL,
966         HV_X64_MSR_RESET,
967         HV_X64_MSR_VP_INDEX,
968         HV_X64_MSR_VP_RUNTIME,
969         HV_X64_MSR_APIC_ASSIST_PAGE, MSR_KVM_ASYNC_PF_EN, MSR_KVM_STEAL_TIME,
970         MSR_KVM_PV_EOI_EN,
971
972         MSR_IA32_TSC_ADJUST,
973         MSR_IA32_TSCDEADLINE,
974         MSR_IA32_MISC_ENABLE,
975         MSR_IA32_MCG_STATUS,
976         MSR_IA32_MCG_CTL,
977         MSR_IA32_SMBASE,
978 };
979
980 static unsigned num_emulated_msrs;
981
982 bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer)
983 {
984         if (efer & efer_reserved_bits)
985                 return false;
986
987         if (efer & EFER_FFXSR) {
988                 struct kvm_cpuid_entry2 *feat;
989
990                 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
991                 if (!feat || !(feat->edx & bit(X86_FEATURE_FXSR_OPT)))
992                         return false;
993         }
994
995         if (efer & EFER_SVME) {
996                 struct kvm_cpuid_entry2 *feat;
997
998                 feat = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
999                 if (!feat || !(feat->ecx & bit(X86_FEATURE_SVM)))
1000                         return false;
1001         }
1002
1003         return true;
1004 }
1005 EXPORT_SYMBOL_GPL(kvm_valid_efer);
1006
1007 static int set_efer(struct kvm_vcpu *vcpu, u64 efer)
1008 {
1009         u64 old_efer = vcpu->arch.efer;
1010
1011         if (!kvm_valid_efer(vcpu, efer))
1012                 return 1;
1013
1014         if (is_paging(vcpu)
1015             && (vcpu->arch.efer & EFER_LME) != (efer & EFER_LME))
1016                 return 1;
1017
1018         efer &= ~EFER_LMA;
1019         efer |= vcpu->arch.efer & EFER_LMA;
1020
1021         kvm_x86_ops->set_efer(vcpu, efer);
1022
1023         /* Update reserved bits */
1024         if ((efer ^ old_efer) & EFER_NX)
1025                 kvm_mmu_reset_context(vcpu);
1026
1027         return 0;
1028 }
1029
1030 void kvm_enable_efer_bits(u64 mask)
1031 {
1032        efer_reserved_bits &= ~mask;
1033 }
1034 EXPORT_SYMBOL_GPL(kvm_enable_efer_bits);
1035
1036 /*
1037  * Writes msr value into into the appropriate "register".
1038  * Returns 0 on success, non-0 otherwise.
1039  * Assumes vcpu_load() was already called.
1040  */
1041 int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
1042 {
1043         switch (msr->index) {
1044         case MSR_FS_BASE:
1045         case MSR_GS_BASE:
1046         case MSR_KERNEL_GS_BASE:
1047         case MSR_CSTAR:
1048         case MSR_LSTAR:
1049                 if (is_noncanonical_address(msr->data))
1050                         return 1;
1051                 break;
1052         case MSR_IA32_SYSENTER_EIP:
1053         case MSR_IA32_SYSENTER_ESP:
1054                 /*
1055                  * IA32_SYSENTER_ESP and IA32_SYSENTER_EIP cause #GP if
1056                  * non-canonical address is written on Intel but not on
1057                  * AMD (which ignores the top 32-bits, because it does
1058                  * not implement 64-bit SYSENTER).
1059                  *
1060                  * 64-bit code should hence be able to write a non-canonical
1061                  * value on AMD.  Making the address canonical ensures that
1062                  * vmentry does not fail on Intel after writing a non-canonical
1063                  * value, and that something deterministic happens if the guest
1064                  * invokes 64-bit SYSENTER.
1065                  */
1066                 msr->data = get_canonical(msr->data);
1067         }
1068         return kvm_x86_ops->set_msr(vcpu, msr);
1069 }
1070 EXPORT_SYMBOL_GPL(kvm_set_msr);
1071
1072 /*
1073  * Adapt set_msr() to msr_io()'s calling convention
1074  */
1075 static int do_get_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1076 {
1077         struct msr_data msr;
1078         int r;
1079
1080         msr.index = index;
1081         msr.host_initiated = true;
1082         r = kvm_get_msr(vcpu, &msr);
1083         if (r)
1084                 return r;
1085
1086         *data = msr.data;
1087         return 0;
1088 }
1089
1090 static int do_set_msr(struct kvm_vcpu *vcpu, unsigned index, u64 *data)
1091 {
1092         struct msr_data msr;
1093
1094         msr.data = *data;
1095         msr.index = index;
1096         msr.host_initiated = true;
1097         return kvm_set_msr(vcpu, &msr);
1098 }
1099
1100 #ifdef CONFIG_X86_64
1101 struct pvclock_gtod_data {
1102         seqcount_t      seq;
1103
1104         struct { /* extract of a clocksource struct */
1105                 int vclock_mode;
1106                 cycle_t cycle_last;
1107                 cycle_t mask;
1108                 u32     mult;
1109                 u32     shift;
1110         } clock;
1111
1112         u64             boot_ns;
1113         u64             nsec_base;
1114 };
1115
1116 static struct pvclock_gtod_data pvclock_gtod_data;
1117
1118 static void update_pvclock_gtod(struct timekeeper *tk)
1119 {
1120         struct pvclock_gtod_data *vdata = &pvclock_gtod_data;
1121         u64 boot_ns;
1122
1123         boot_ns = ktime_to_ns(ktime_add(tk->tkr_mono.base, tk->offs_boot));
1124
1125         write_seqcount_begin(&vdata->seq);
1126
1127         /* copy pvclock gtod data */
1128         vdata->clock.vclock_mode        = tk->tkr_mono.clock->archdata.vclock_mode;
1129         vdata->clock.cycle_last         = tk->tkr_mono.cycle_last;
1130         vdata->clock.mask               = tk->tkr_mono.mask;
1131         vdata->clock.mult               = tk->tkr_mono.mult;
1132         vdata->clock.shift              = tk->tkr_mono.shift;
1133
1134         vdata->boot_ns                  = boot_ns;
1135         vdata->nsec_base                = tk->tkr_mono.xtime_nsec;
1136
1137         write_seqcount_end(&vdata->seq);
1138 }
1139 #endif
1140
1141 void kvm_set_pending_timer(struct kvm_vcpu *vcpu)
1142 {
1143         /*
1144          * Note: KVM_REQ_PENDING_TIMER is implicitly checked in
1145          * vcpu_enter_guest.  This function is only called from
1146          * the physical CPU that is running vcpu.
1147          */
1148         kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1149 }
1150
1151 static void kvm_write_wall_clock(struct kvm *kvm, gpa_t wall_clock)
1152 {
1153         int version;
1154         int r;
1155         struct pvclock_wall_clock wc;
1156         struct timespec boot;
1157
1158         if (!wall_clock)
1159                 return;
1160
1161         r = kvm_read_guest(kvm, wall_clock, &version, sizeof(version));
1162         if (r)
1163                 return;
1164
1165         if (version & 1)
1166                 ++version;  /* first time write, random junk */
1167
1168         ++version;
1169
1170         kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
1171
1172         /*
1173          * The guest calculates current wall clock time by adding
1174          * system time (updated by kvm_guest_time_update below) to the
1175          * wall clock specified here.  guest system time equals host
1176          * system time for us, thus we must fill in host boot time here.
1177          */
1178         getboottime(&boot);
1179
1180         if (kvm->arch.kvmclock_offset) {
1181                 struct timespec ts = ns_to_timespec(kvm->arch.kvmclock_offset);
1182                 boot = timespec_sub(boot, ts);
1183         }
1184         wc.sec = boot.tv_sec;
1185         wc.nsec = boot.tv_nsec;
1186         wc.version = version;
1187
1188         kvm_write_guest(kvm, wall_clock, &wc, sizeof(wc));
1189
1190         version++;
1191         kvm_write_guest(kvm, wall_clock, &version, sizeof(version));
1192 }
1193
1194 static uint32_t div_frac(uint32_t dividend, uint32_t divisor)
1195 {
1196         uint32_t quotient, remainder;
1197
1198         /* Don't try to replace with do_div(), this one calculates
1199          * "(dividend << 32) / divisor" */
1200         __asm__ ( "divl %4"
1201                   : "=a" (quotient), "=d" (remainder)
1202                   : "0" (0), "1" (dividend), "r" (divisor) );
1203         return quotient;
1204 }
1205
1206 static void kvm_get_time_scale(uint32_t scaled_khz, uint32_t base_khz,
1207                                s8 *pshift, u32 *pmultiplier)
1208 {
1209         uint64_t scaled64;
1210         int32_t  shift = 0;
1211         uint64_t tps64;
1212         uint32_t tps32;
1213
1214         tps64 = base_khz * 1000LL;
1215         scaled64 = scaled_khz * 1000LL;
1216         while (tps64 > scaled64*2 || tps64 & 0xffffffff00000000ULL) {
1217                 tps64 >>= 1;
1218                 shift--;
1219         }
1220
1221         tps32 = (uint32_t)tps64;
1222         while (tps32 <= scaled64 || scaled64 & 0xffffffff00000000ULL) {
1223                 if (scaled64 & 0xffffffff00000000ULL || tps32 & 0x80000000)
1224                         scaled64 >>= 1;
1225                 else
1226                         tps32 <<= 1;
1227                 shift++;
1228         }
1229
1230         *pshift = shift;
1231         *pmultiplier = div_frac(scaled64, tps32);
1232
1233         pr_debug("%s: base_khz %u => %u, shift %d, mul %u\n",
1234                  __func__, base_khz, scaled_khz, shift, *pmultiplier);
1235 }
1236
1237 #ifdef CONFIG_X86_64
1238 static atomic_t kvm_guest_has_master_clock = ATOMIC_INIT(0);
1239 #endif
1240
1241 static DEFINE_PER_CPU(unsigned long, cpu_tsc_khz);
1242 static unsigned long max_tsc_khz;
1243
1244 static inline u64 nsec_to_cycles(struct kvm_vcpu *vcpu, u64 nsec)
1245 {
1246         return pvclock_scale_delta(nsec, vcpu->arch.virtual_tsc_mult,
1247                                    vcpu->arch.virtual_tsc_shift);
1248 }
1249
1250 static u32 adjust_tsc_khz(u32 khz, s32 ppm)
1251 {
1252         u64 v = (u64)khz * (1000000 + ppm);
1253         do_div(v, 1000000);
1254         return v;
1255 }
1256
1257 static int set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
1258 {
1259         u64 ratio;
1260
1261         /* Guest TSC same frequency as host TSC? */
1262         if (!scale) {
1263                 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1264                 return 0;
1265         }
1266
1267         /* TSC scaling supported? */
1268         if (!kvm_has_tsc_control) {
1269                 if (user_tsc_khz > tsc_khz) {
1270                         vcpu->arch.tsc_catchup = 1;
1271                         vcpu->arch.tsc_always_catchup = 1;
1272                         return 0;
1273                 } else {
1274                         WARN(1, "user requested TSC rate below hardware speed\n");
1275                         return -1;
1276                 }
1277         }
1278
1279         /* TSC scaling required  - calculate ratio */
1280         ratio = mul_u64_u32_div(1ULL << kvm_tsc_scaling_ratio_frac_bits,
1281                                 user_tsc_khz, tsc_khz);
1282
1283         if (ratio == 0 || ratio >= kvm_max_tsc_scaling_ratio) {
1284                 WARN_ONCE(1, "Invalid TSC scaling ratio - virtual-tsc-khz=%u\n",
1285                           user_tsc_khz);
1286                 return -1;
1287         }
1288
1289         vcpu->arch.tsc_scaling_ratio = ratio;
1290         return 0;
1291 }
1292
1293 static int kvm_set_tsc_khz(struct kvm_vcpu *vcpu, u32 this_tsc_khz)
1294 {
1295         u32 thresh_lo, thresh_hi;
1296         int use_scaling = 0;
1297
1298         /* tsc_khz can be zero if TSC calibration fails */
1299         if (this_tsc_khz == 0) {
1300                 /* set tsc_scaling_ratio to a safe value */
1301                 vcpu->arch.tsc_scaling_ratio = kvm_default_tsc_scaling_ratio;
1302                 return -1;
1303         }
1304
1305         /* Compute a scale to convert nanoseconds in TSC cycles */
1306         kvm_get_time_scale(this_tsc_khz, NSEC_PER_SEC / 1000,
1307                            &vcpu->arch.virtual_tsc_shift,
1308                            &vcpu->arch.virtual_tsc_mult);
1309         vcpu->arch.virtual_tsc_khz = this_tsc_khz;
1310
1311         /*
1312          * Compute the variation in TSC rate which is acceptable
1313          * within the range of tolerance and decide if the
1314          * rate being applied is within that bounds of the hardware
1315          * rate.  If so, no scaling or compensation need be done.
1316          */
1317         thresh_lo = adjust_tsc_khz(tsc_khz, -tsc_tolerance_ppm);
1318         thresh_hi = adjust_tsc_khz(tsc_khz, tsc_tolerance_ppm);
1319         if (this_tsc_khz < thresh_lo || this_tsc_khz > thresh_hi) {
1320                 pr_debug("kvm: requested TSC rate %u falls outside tolerance [%u,%u]\n", this_tsc_khz, thresh_lo, thresh_hi);
1321                 use_scaling = 1;
1322         }
1323         return set_tsc_khz(vcpu, this_tsc_khz, use_scaling);
1324 }
1325
1326 static u64 compute_guest_tsc(struct kvm_vcpu *vcpu, s64 kernel_ns)
1327 {
1328         u64 tsc = pvclock_scale_delta(kernel_ns-vcpu->arch.this_tsc_nsec,
1329                                       vcpu->arch.virtual_tsc_mult,
1330                                       vcpu->arch.virtual_tsc_shift);
1331         tsc += vcpu->arch.this_tsc_write;
1332         return tsc;
1333 }
1334
1335 static void kvm_track_tsc_matching(struct kvm_vcpu *vcpu)
1336 {
1337 #ifdef CONFIG_X86_64
1338         bool vcpus_matched;
1339         struct kvm_arch *ka = &vcpu->kvm->arch;
1340         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1341
1342         vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1343                          atomic_read(&vcpu->kvm->online_vcpus));
1344
1345         /*
1346          * Once the masterclock is enabled, always perform request in
1347          * order to update it.
1348          *
1349          * In order to enable masterclock, the host clocksource must be TSC
1350          * and the vcpus need to have matched TSCs.  When that happens,
1351          * perform request to enable masterclock.
1352          */
1353         if (ka->use_master_clock ||
1354             (gtod->clock.vclock_mode == VCLOCK_TSC && vcpus_matched))
1355                 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
1356
1357         trace_kvm_track_tsc(vcpu->vcpu_id, ka->nr_vcpus_matched_tsc,
1358                             atomic_read(&vcpu->kvm->online_vcpus),
1359                             ka->use_master_clock, gtod->clock.vclock_mode);
1360 #endif
1361 }
1362
1363 static void update_ia32_tsc_adjust_msr(struct kvm_vcpu *vcpu, s64 offset)
1364 {
1365         u64 curr_offset = kvm_x86_ops->read_tsc_offset(vcpu);
1366         vcpu->arch.ia32_tsc_adjust_msr += offset - curr_offset;
1367 }
1368
1369 /*
1370  * Multiply tsc by a fixed point number represented by ratio.
1371  *
1372  * The most significant 64-N bits (mult) of ratio represent the
1373  * integral part of the fixed point number; the remaining N bits
1374  * (frac) represent the fractional part, ie. ratio represents a fixed
1375  * point number (mult + frac * 2^(-N)).
1376  *
1377  * N equals to kvm_tsc_scaling_ratio_frac_bits.
1378  */
1379 static inline u64 __scale_tsc(u64 ratio, u64 tsc)
1380 {
1381         return mul_u64_u64_shr(tsc, ratio, kvm_tsc_scaling_ratio_frac_bits);
1382 }
1383
1384 u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc)
1385 {
1386         u64 _tsc = tsc;
1387         u64 ratio = vcpu->arch.tsc_scaling_ratio;
1388
1389         if (ratio != kvm_default_tsc_scaling_ratio)
1390                 _tsc = __scale_tsc(ratio, tsc);
1391
1392         return _tsc;
1393 }
1394 EXPORT_SYMBOL_GPL(kvm_scale_tsc);
1395
1396 static u64 kvm_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
1397 {
1398         u64 tsc;
1399
1400         tsc = kvm_scale_tsc(vcpu, rdtsc());
1401
1402         return target_tsc - tsc;
1403 }
1404
1405 u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
1406 {
1407         return kvm_x86_ops->read_l1_tsc(vcpu, kvm_scale_tsc(vcpu, host_tsc));
1408 }
1409 EXPORT_SYMBOL_GPL(kvm_read_l1_tsc);
1410
1411 void kvm_write_tsc(struct kvm_vcpu *vcpu, struct msr_data *msr)
1412 {
1413         struct kvm *kvm = vcpu->kvm;
1414         u64 offset, ns, elapsed;
1415         unsigned long flags;
1416         s64 usdiff;
1417         bool matched;
1418         bool already_matched;
1419         u64 data = msr->data;
1420
1421         raw_spin_lock_irqsave(&kvm->arch.tsc_write_lock, flags);
1422         offset = kvm_compute_tsc_offset(vcpu, data);
1423         ns = get_kernel_ns();
1424         elapsed = ns - kvm->arch.last_tsc_nsec;
1425
1426         if (vcpu->arch.virtual_tsc_khz) {
1427                 int faulted = 0;
1428
1429                 /* n.b - signed multiplication and division required */
1430                 usdiff = data - kvm->arch.last_tsc_write;
1431 #ifdef CONFIG_X86_64
1432                 usdiff = (usdiff * 1000) / vcpu->arch.virtual_tsc_khz;
1433 #else
1434                 /* do_div() only does unsigned */
1435                 asm("1: idivl %[divisor]\n"
1436                     "2: xor %%edx, %%edx\n"
1437                     "   movl $0, %[faulted]\n"
1438                     "3:\n"
1439                     ".section .fixup,\"ax\"\n"
1440                     "4: movl $1, %[faulted]\n"
1441                     "   jmp  3b\n"
1442                     ".previous\n"
1443
1444                 _ASM_EXTABLE(1b, 4b)
1445
1446                 : "=A"(usdiff), [faulted] "=r" (faulted)
1447                 : "A"(usdiff * 1000), [divisor] "rm"(vcpu->arch.virtual_tsc_khz));
1448
1449 #endif
1450                 do_div(elapsed, 1000);
1451                 usdiff -= elapsed;
1452                 if (usdiff < 0)
1453                         usdiff = -usdiff;
1454
1455                 /* idivl overflow => difference is larger than USEC_PER_SEC */
1456                 if (faulted)
1457                         usdiff = USEC_PER_SEC;
1458         } else
1459                 usdiff = USEC_PER_SEC; /* disable TSC match window below */
1460
1461         /*
1462          * Special case: TSC write with a small delta (1 second) of virtual
1463          * cycle time against real time is interpreted as an attempt to
1464          * synchronize the CPU.
1465          *
1466          * For a reliable TSC, we can match TSC offsets, and for an unstable
1467          * TSC, we add elapsed time in this computation.  We could let the
1468          * compensation code attempt to catch up if we fall behind, but
1469          * it's better to try to match offsets from the beginning.
1470          */
1471         if (usdiff < USEC_PER_SEC &&
1472             vcpu->arch.virtual_tsc_khz == kvm->arch.last_tsc_khz) {
1473                 if (!check_tsc_unstable()) {
1474                         offset = kvm->arch.cur_tsc_offset;
1475                         pr_debug("kvm: matched tsc offset for %llu\n", data);
1476                 } else {
1477                         u64 delta = nsec_to_cycles(vcpu, elapsed);
1478                         data += delta;
1479                         offset = kvm_compute_tsc_offset(vcpu, data);
1480                         pr_debug("kvm: adjusted tsc offset by %llu\n", delta);
1481                 }
1482                 matched = true;
1483                 already_matched = (vcpu->arch.this_tsc_generation == kvm->arch.cur_tsc_generation);
1484         } else {
1485                 /*
1486                  * We split periods of matched TSC writes into generations.
1487                  * For each generation, we track the original measured
1488                  * nanosecond time, offset, and write, so if TSCs are in
1489                  * sync, we can match exact offset, and if not, we can match
1490                  * exact software computation in compute_guest_tsc()
1491                  *
1492                  * These values are tracked in kvm->arch.cur_xxx variables.
1493                  */
1494                 kvm->arch.cur_tsc_generation++;
1495                 kvm->arch.cur_tsc_nsec = ns;
1496                 kvm->arch.cur_tsc_write = data;
1497                 kvm->arch.cur_tsc_offset = offset;
1498                 matched = false;
1499                 pr_debug("kvm: new tsc generation %llu, clock %llu\n",
1500                          kvm->arch.cur_tsc_generation, data);
1501         }
1502
1503         /*
1504          * We also track th most recent recorded KHZ, write and time to
1505          * allow the matching interval to be extended at each write.
1506          */
1507         kvm->arch.last_tsc_nsec = ns;
1508         kvm->arch.last_tsc_write = data;
1509         kvm->arch.last_tsc_khz = vcpu->arch.virtual_tsc_khz;
1510
1511         vcpu->arch.last_guest_tsc = data;
1512
1513         /* Keep track of which generation this VCPU has synchronized to */
1514         vcpu->arch.this_tsc_generation = kvm->arch.cur_tsc_generation;
1515         vcpu->arch.this_tsc_nsec = kvm->arch.cur_tsc_nsec;
1516         vcpu->arch.this_tsc_write = kvm->arch.cur_tsc_write;
1517
1518         if (guest_cpuid_has_tsc_adjust(vcpu) && !msr->host_initiated)
1519                 update_ia32_tsc_adjust_msr(vcpu, offset);
1520         kvm_x86_ops->write_tsc_offset(vcpu, offset);
1521         raw_spin_unlock_irqrestore(&kvm->arch.tsc_write_lock, flags);
1522
1523         spin_lock(&kvm->arch.pvclock_gtod_sync_lock);
1524         if (!matched) {
1525                 kvm->arch.nr_vcpus_matched_tsc = 0;
1526         } else if (!already_matched) {
1527                 kvm->arch.nr_vcpus_matched_tsc++;
1528         }
1529
1530         kvm_track_tsc_matching(vcpu);
1531         spin_unlock(&kvm->arch.pvclock_gtod_sync_lock);
1532 }
1533
1534 EXPORT_SYMBOL_GPL(kvm_write_tsc);
1535
1536 static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
1537                                            s64 adjustment)
1538 {
1539         kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1540 }
1541
1542 static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
1543 {
1544         if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio)
1545                 WARN_ON(adjustment < 0);
1546         adjustment = kvm_scale_tsc(vcpu, (u64) adjustment);
1547         kvm_x86_ops->adjust_tsc_offset_guest(vcpu, adjustment);
1548 }
1549
1550 #ifdef CONFIG_X86_64
1551
1552 static cycle_t read_tsc(void)
1553 {
1554         cycle_t ret = (cycle_t)rdtsc_ordered();
1555         u64 last = pvclock_gtod_data.clock.cycle_last;
1556
1557         if (likely(ret >= last))
1558                 return ret;
1559
1560         /*
1561          * GCC likes to generate cmov here, but this branch is extremely
1562          * predictable (it's just a funciton of time and the likely is
1563          * very likely) and there's a data dependence, so force GCC
1564          * to generate a branch instead.  I don't barrier() because
1565          * we don't actually need a barrier, and if this function
1566          * ever gets inlined it will generate worse code.
1567          */
1568         asm volatile ("");
1569         return last;
1570 }
1571
1572 static inline u64 vgettsc(cycle_t *cycle_now)
1573 {
1574         long v;
1575         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1576
1577         *cycle_now = read_tsc();
1578
1579         v = (*cycle_now - gtod->clock.cycle_last) & gtod->clock.mask;
1580         return v * gtod->clock.mult;
1581 }
1582
1583 static int do_monotonic_boot(s64 *t, cycle_t *cycle_now)
1584 {
1585         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
1586         unsigned long seq;
1587         int mode;
1588         u64 ns;
1589
1590         do {
1591                 seq = read_seqcount_begin(&gtod->seq);
1592                 mode = gtod->clock.vclock_mode;
1593                 ns = gtod->nsec_base;
1594                 ns += vgettsc(cycle_now);
1595                 ns >>= gtod->clock.shift;
1596                 ns += gtod->boot_ns;
1597         } while (unlikely(read_seqcount_retry(&gtod->seq, seq)));
1598         *t = ns;
1599
1600         return mode;
1601 }
1602
1603 /* returns true if host is using tsc clocksource */
1604 static bool kvm_get_time_and_clockread(s64 *kernel_ns, cycle_t *cycle_now)
1605 {
1606         /* checked again under seqlock below */
1607         if (pvclock_gtod_data.clock.vclock_mode != VCLOCK_TSC)
1608                 return false;
1609
1610         return do_monotonic_boot(kernel_ns, cycle_now) == VCLOCK_TSC;
1611 }
1612 #endif
1613
1614 /*
1615  *
1616  * Assuming a stable TSC across physical CPUS, and a stable TSC
1617  * across virtual CPUs, the following condition is possible.
1618  * Each numbered line represents an event visible to both
1619  * CPUs at the next numbered event.
1620  *
1621  * "timespecX" represents host monotonic time. "tscX" represents
1622  * RDTSC value.
1623  *
1624  *              VCPU0 on CPU0           |       VCPU1 on CPU1
1625  *
1626  * 1.  read timespec0,tsc0
1627  * 2.                                   | timespec1 = timespec0 + N
1628  *                                      | tsc1 = tsc0 + M
1629  * 3. transition to guest               | transition to guest
1630  * 4. ret0 = timespec0 + (rdtsc - tsc0) |
1631  * 5.                                   | ret1 = timespec1 + (rdtsc - tsc1)
1632  *                                      | ret1 = timespec0 + N + (rdtsc - (tsc0 + M))
1633  *
1634  * Since ret0 update is visible to VCPU1 at time 5, to obey monotonicity:
1635  *
1636  *      - ret0 < ret1
1637  *      - timespec0 + (rdtsc - tsc0) < timespec0 + N + (rdtsc - (tsc0 + M))
1638  *              ...
1639  *      - 0 < N - M => M < N
1640  *
1641  * That is, when timespec0 != timespec1, M < N. Unfortunately that is not
1642  * always the case (the difference between two distinct xtime instances
1643  * might be smaller then the difference between corresponding TSC reads,
1644  * when updating guest vcpus pvclock areas).
1645  *
1646  * To avoid that problem, do not allow visibility of distinct
1647  * system_timestamp/tsc_timestamp values simultaneously: use a master
1648  * copy of host monotonic time values. Update that master copy
1649  * in lockstep.
1650  *
1651  * Rely on synchronization of host TSCs and guest TSCs for monotonicity.
1652  *
1653  */
1654
1655 static void pvclock_update_vm_gtod_copy(struct kvm *kvm)
1656 {
1657 #ifdef CONFIG_X86_64
1658         struct kvm_arch *ka = &kvm->arch;
1659         int vclock_mode;
1660         bool host_tsc_clocksource, vcpus_matched;
1661
1662         vcpus_matched = (ka->nr_vcpus_matched_tsc + 1 ==
1663                         atomic_read(&kvm->online_vcpus));
1664
1665         /*
1666          * If the host uses TSC clock, then passthrough TSC as stable
1667          * to the guest.
1668          */
1669         host_tsc_clocksource = kvm_get_time_and_clockread(
1670                                         &ka->master_kernel_ns,
1671                                         &ka->master_cycle_now);
1672
1673         ka->use_master_clock = host_tsc_clocksource && vcpus_matched
1674                                 && !backwards_tsc_observed
1675                                 && !ka->boot_vcpu_runs_old_kvmclock;
1676
1677         if (ka->use_master_clock)
1678                 atomic_set(&kvm_guest_has_master_clock, 1);
1679
1680         vclock_mode = pvclock_gtod_data.clock.vclock_mode;
1681         trace_kvm_update_master_clock(ka->use_master_clock, vclock_mode,
1682                                         vcpus_matched);
1683 #endif
1684 }
1685
1686 static void kvm_gen_update_masterclock(struct kvm *kvm)
1687 {
1688 #ifdef CONFIG_X86_64
1689         int i;
1690         struct kvm_vcpu *vcpu;
1691         struct kvm_arch *ka = &kvm->arch;
1692
1693         spin_lock(&ka->pvclock_gtod_sync_lock);
1694         kvm_make_mclock_inprogress_request(kvm);
1695         /* no guest entries from this point */
1696         pvclock_update_vm_gtod_copy(kvm);
1697
1698         kvm_for_each_vcpu(i, vcpu, kvm)
1699                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1700
1701         /* guest entries allowed */
1702         kvm_for_each_vcpu(i, vcpu, kvm)
1703                 clear_bit(KVM_REQ_MCLOCK_INPROGRESS, &vcpu->requests);
1704
1705         spin_unlock(&ka->pvclock_gtod_sync_lock);
1706 #endif
1707 }
1708
1709 static int kvm_guest_time_update(struct kvm_vcpu *v)
1710 {
1711         unsigned long flags, this_tsc_khz, tgt_tsc_khz;
1712         struct kvm_vcpu_arch *vcpu = &v->arch;
1713         struct kvm_arch *ka = &v->kvm->arch;
1714         s64 kernel_ns;
1715         u64 tsc_timestamp, host_tsc;
1716         struct pvclock_vcpu_time_info guest_hv_clock;
1717         u8 pvclock_flags;
1718         bool use_master_clock;
1719
1720         kernel_ns = 0;
1721         host_tsc = 0;
1722
1723         /*
1724          * If the host uses TSC clock, then passthrough TSC as stable
1725          * to the guest.
1726          */
1727         spin_lock(&ka->pvclock_gtod_sync_lock);
1728         use_master_clock = ka->use_master_clock;
1729         if (use_master_clock) {
1730                 host_tsc = ka->master_cycle_now;
1731                 kernel_ns = ka->master_kernel_ns;
1732         }
1733         spin_unlock(&ka->pvclock_gtod_sync_lock);
1734
1735         /* Keep irq disabled to prevent changes to the clock */
1736         local_irq_save(flags);
1737         this_tsc_khz = __this_cpu_read(cpu_tsc_khz);
1738         if (unlikely(this_tsc_khz == 0)) {
1739                 local_irq_restore(flags);
1740                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1741                 return 1;
1742         }
1743         if (!use_master_clock) {
1744                 host_tsc = rdtsc();
1745                 kernel_ns = get_kernel_ns();
1746         }
1747
1748         tsc_timestamp = kvm_read_l1_tsc(v, host_tsc);
1749
1750         /*
1751          * We may have to catch up the TSC to match elapsed wall clock
1752          * time for two reasons, even if kvmclock is used.
1753          *   1) CPU could have been running below the maximum TSC rate
1754          *   2) Broken TSC compensation resets the base at each VCPU
1755          *      entry to avoid unknown leaps of TSC even when running
1756          *      again on the same CPU.  This may cause apparent elapsed
1757          *      time to disappear, and the guest to stand still or run
1758          *      very slowly.
1759          */
1760         if (vcpu->tsc_catchup) {
1761                 u64 tsc = compute_guest_tsc(v, kernel_ns);
1762                 if (tsc > tsc_timestamp) {
1763                         adjust_tsc_offset_guest(v, tsc - tsc_timestamp);
1764                         tsc_timestamp = tsc;
1765                 }
1766         }
1767
1768         local_irq_restore(flags);
1769
1770         if (!vcpu->pv_time_enabled)
1771                 return 0;
1772
1773         if (unlikely(vcpu->hw_tsc_khz != this_tsc_khz)) {
1774                 tgt_tsc_khz = kvm_has_tsc_control ?
1775                         vcpu->virtual_tsc_khz : this_tsc_khz;
1776                 kvm_get_time_scale(NSEC_PER_SEC / 1000, tgt_tsc_khz,
1777                                    &vcpu->hv_clock.tsc_shift,
1778                                    &vcpu->hv_clock.tsc_to_system_mul);
1779                 vcpu->hw_tsc_khz = this_tsc_khz;
1780         }
1781
1782         /* With all the info we got, fill in the values */
1783         vcpu->hv_clock.tsc_timestamp = tsc_timestamp;
1784         vcpu->hv_clock.system_time = kernel_ns + v->kvm->arch.kvmclock_offset;
1785         vcpu->last_guest_tsc = tsc_timestamp;
1786
1787         if (unlikely(kvm_read_guest_cached(v->kvm, &vcpu->pv_time,
1788                 &guest_hv_clock, sizeof(guest_hv_clock))))
1789                 return 0;
1790
1791         /* This VCPU is paused, but it's legal for a guest to read another
1792          * VCPU's kvmclock, so we really have to follow the specification where
1793          * it says that version is odd if data is being modified, and even after
1794          * it is consistent.
1795          *
1796          * Version field updates must be kept separate.  This is because
1797          * kvm_write_guest_cached might use a "rep movs" instruction, and
1798          * writes within a string instruction are weakly ordered.  So there
1799          * are three writes overall.
1800          *
1801          * As a small optimization, only write the version field in the first
1802          * and third write.  The vcpu->pv_time cache is still valid, because the
1803          * version field is the first in the struct.
1804          */
1805         BUILD_BUG_ON(offsetof(struct pvclock_vcpu_time_info, version) != 0);
1806
1807         vcpu->hv_clock.version = guest_hv_clock.version + 1;
1808         kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1809                                 &vcpu->hv_clock,
1810                                 sizeof(vcpu->hv_clock.version));
1811
1812         smp_wmb();
1813
1814         /* retain PVCLOCK_GUEST_STOPPED if set in guest copy */
1815         pvclock_flags = (guest_hv_clock.flags & PVCLOCK_GUEST_STOPPED);
1816
1817         if (vcpu->pvclock_set_guest_stopped_request) {
1818                 pvclock_flags |= PVCLOCK_GUEST_STOPPED;
1819                 vcpu->pvclock_set_guest_stopped_request = false;
1820         }
1821
1822         /* If the host uses TSC clocksource, then it is stable */
1823         if (use_master_clock)
1824                 pvclock_flags |= PVCLOCK_TSC_STABLE_BIT;
1825
1826         vcpu->hv_clock.flags = pvclock_flags;
1827
1828         trace_kvm_pvclock_update(v->vcpu_id, &vcpu->hv_clock);
1829
1830         kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1831                                 &vcpu->hv_clock,
1832                                 sizeof(vcpu->hv_clock));
1833
1834         smp_wmb();
1835
1836         vcpu->hv_clock.version++;
1837         kvm_write_guest_cached(v->kvm, &vcpu->pv_time,
1838                                 &vcpu->hv_clock,
1839                                 sizeof(vcpu->hv_clock.version));
1840         return 0;
1841 }
1842
1843 /*
1844  * kvmclock updates which are isolated to a given vcpu, such as
1845  * vcpu->cpu migration, should not allow system_timestamp from
1846  * the rest of the vcpus to remain static. Otherwise ntp frequency
1847  * correction applies to one vcpu's system_timestamp but not
1848  * the others.
1849  *
1850  * So in those cases, request a kvmclock update for all vcpus.
1851  * We need to rate-limit these requests though, as they can
1852  * considerably slow guests that have a large number of vcpus.
1853  * The time for a remote vcpu to update its kvmclock is bound
1854  * by the delay we use to rate-limit the updates.
1855  */
1856
1857 #define KVMCLOCK_UPDATE_DELAY msecs_to_jiffies(100)
1858
1859 static void kvmclock_update_fn(struct work_struct *work)
1860 {
1861         int i;
1862         struct delayed_work *dwork = to_delayed_work(work);
1863         struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1864                                            kvmclock_update_work);
1865         struct kvm *kvm = container_of(ka, struct kvm, arch);
1866         struct kvm_vcpu *vcpu;
1867
1868         kvm_for_each_vcpu(i, vcpu, kvm) {
1869                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
1870                 kvm_vcpu_kick(vcpu);
1871         }
1872 }
1873
1874 static void kvm_gen_kvmclock_update(struct kvm_vcpu *v)
1875 {
1876         struct kvm *kvm = v->kvm;
1877
1878         kvm_make_request(KVM_REQ_CLOCK_UPDATE, v);
1879         schedule_delayed_work(&kvm->arch.kvmclock_update_work,
1880                                         KVMCLOCK_UPDATE_DELAY);
1881 }
1882
1883 #define KVMCLOCK_SYNC_PERIOD (300 * HZ)
1884
1885 static void kvmclock_sync_fn(struct work_struct *work)
1886 {
1887         struct delayed_work *dwork = to_delayed_work(work);
1888         struct kvm_arch *ka = container_of(dwork, struct kvm_arch,
1889                                            kvmclock_sync_work);
1890         struct kvm *kvm = container_of(ka, struct kvm, arch);
1891
1892         if (!kvmclock_periodic_sync)
1893                 return;
1894
1895         schedule_delayed_work(&kvm->arch.kvmclock_update_work, 0);
1896         schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
1897                                         KVMCLOCK_SYNC_PERIOD);
1898 }
1899
1900 static int set_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1901 {
1902         u64 mcg_cap = vcpu->arch.mcg_cap;
1903         unsigned bank_num = mcg_cap & 0xff;
1904
1905         switch (msr) {
1906         case MSR_IA32_MCG_STATUS:
1907                 vcpu->arch.mcg_status = data;
1908                 break;
1909         case MSR_IA32_MCG_CTL:
1910                 if (!(mcg_cap & MCG_CTL_P))
1911                         return 1;
1912                 if (data != 0 && data != ~(u64)0)
1913                         return -1;
1914                 vcpu->arch.mcg_ctl = data;
1915                 break;
1916         default:
1917                 if (msr >= MSR_IA32_MC0_CTL &&
1918                     msr < MSR_IA32_MCx_CTL(bank_num)) {
1919                         u32 offset = msr - MSR_IA32_MC0_CTL;
1920                         /* only 0 or all 1s can be written to IA32_MCi_CTL
1921                          * some Linux kernels though clear bit 10 in bank 4 to
1922                          * workaround a BIOS/GART TBL issue on AMD K8s, ignore
1923                          * this to avoid an uncatched #GP in the guest
1924                          */
1925                         if ((offset & 0x3) == 0 &&
1926                             data != 0 && (data | (1 << 10)) != ~(u64)0)
1927                                 return -1;
1928                         vcpu->arch.mce_banks[offset] = data;
1929                         break;
1930                 }
1931                 return 1;
1932         }
1933         return 0;
1934 }
1935
1936 static int xen_hvm_config(struct kvm_vcpu *vcpu, u64 data)
1937 {
1938         struct kvm *kvm = vcpu->kvm;
1939         int lm = is_long_mode(vcpu);
1940         u8 *blob_addr = lm ? (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_64
1941                 : (u8 *)(long)kvm->arch.xen_hvm_config.blob_addr_32;
1942         u8 blob_size = lm ? kvm->arch.xen_hvm_config.blob_size_64
1943                 : kvm->arch.xen_hvm_config.blob_size_32;
1944         u32 page_num = data & ~PAGE_MASK;
1945         u64 page_addr = data & PAGE_MASK;
1946         u8 *page;
1947         int r;
1948
1949         r = -E2BIG;
1950         if (page_num >= blob_size)
1951                 goto out;
1952         r = -ENOMEM;
1953         page = memdup_user(blob_addr + (page_num * PAGE_SIZE), PAGE_SIZE);
1954         if (IS_ERR(page)) {
1955                 r = PTR_ERR(page);
1956                 goto out;
1957         }
1958         if (kvm_vcpu_write_guest(vcpu, page_addr, page, PAGE_SIZE))
1959                 goto out_free;
1960         r = 0;
1961 out_free:
1962         kfree(page);
1963 out:
1964         return r;
1965 }
1966
1967 static int kvm_pv_enable_async_pf(struct kvm_vcpu *vcpu, u64 data)
1968 {
1969         gpa_t gpa = data & ~0x3f;
1970
1971         /* Bits 2:5 are reserved, Should be zero */
1972         if (data & 0x3c)
1973                 return 1;
1974
1975         vcpu->arch.apf.msr_val = data;
1976
1977         if (!(data & KVM_ASYNC_PF_ENABLED)) {
1978                 kvm_clear_async_pf_completion_queue(vcpu);
1979                 kvm_async_pf_hash_reset(vcpu);
1980                 return 0;
1981         }
1982
1983         if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.apf.data, gpa,
1984                                         sizeof(u32)))
1985                 return 1;
1986
1987         vcpu->arch.apf.send_user_only = !(data & KVM_ASYNC_PF_SEND_ALWAYS);
1988         kvm_async_pf_wakeup_all(vcpu);
1989         return 0;
1990 }
1991
1992 static void kvmclock_reset(struct kvm_vcpu *vcpu)
1993 {
1994         vcpu->arch.pv_time_enabled = false;
1995 }
1996
1997 static void accumulate_steal_time(struct kvm_vcpu *vcpu)
1998 {
1999         u64 delta;
2000
2001         if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2002                 return;
2003
2004         delta = current->sched_info.run_delay - vcpu->arch.st.last_steal;
2005         vcpu->arch.st.last_steal = current->sched_info.run_delay;
2006         vcpu->arch.st.accum_steal = delta;
2007 }
2008
2009 static void record_steal_time(struct kvm_vcpu *vcpu)
2010 {
2011         accumulate_steal_time(vcpu);
2012
2013         if (!(vcpu->arch.st.msr_val & KVM_MSR_ENABLED))
2014                 return;
2015
2016         if (unlikely(kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2017                 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time))))
2018                 return;
2019
2020         vcpu->arch.st.steal.steal += vcpu->arch.st.accum_steal;
2021         vcpu->arch.st.steal.version += 2;
2022         vcpu->arch.st.accum_steal = 0;
2023
2024         kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.st.stime,
2025                 &vcpu->arch.st.steal, sizeof(struct kvm_steal_time));
2026 }
2027
2028 int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2029 {
2030         bool pr = false;
2031         u32 msr = msr_info->index;
2032         u64 data = msr_info->data;
2033
2034         switch (msr) {
2035         case MSR_AMD64_NB_CFG:
2036         case MSR_IA32_UCODE_REV:
2037         case MSR_IA32_UCODE_WRITE:
2038         case MSR_VM_HSAVE_PA:
2039         case MSR_AMD64_PATCH_LOADER:
2040         case MSR_AMD64_BU_CFG2:
2041                 break;
2042
2043         case MSR_EFER:
2044                 return set_efer(vcpu, data);
2045         case MSR_K7_HWCR:
2046                 data &= ~(u64)0x40;     /* ignore flush filter disable */
2047                 data &= ~(u64)0x100;    /* ignore ignne emulation enable */
2048                 data &= ~(u64)0x8;      /* ignore TLB cache disable */
2049                 data &= ~(u64)0x40000;  /* ignore Mc status write enable */
2050                 if (data != 0) {
2051                         vcpu_unimpl(vcpu, "unimplemented HWCR wrmsr: 0x%llx\n",
2052                                     data);
2053                         return 1;
2054                 }
2055                 break;
2056         case MSR_FAM10H_MMIO_CONF_BASE:
2057                 if (data != 0) {
2058                         vcpu_unimpl(vcpu, "unimplemented MMIO_CONF_BASE wrmsr: "
2059                                     "0x%llx\n", data);
2060                         return 1;
2061                 }
2062                 break;
2063         case MSR_IA32_DEBUGCTLMSR:
2064                 if (!data) {
2065                         /* We support the non-activated case already */
2066                         break;
2067                 } else if (data & ~(DEBUGCTLMSR_LBR | DEBUGCTLMSR_BTF)) {
2068                         /* Values other than LBR and BTF are vendor-specific,
2069                            thus reserved and should throw a #GP */
2070                         return 1;
2071                 }
2072                 vcpu_unimpl(vcpu, "%s: MSR_IA32_DEBUGCTLMSR 0x%llx, nop\n",
2073                             __func__, data);
2074                 break;
2075         case 0x200 ... 0x2ff:
2076                 return kvm_mtrr_set_msr(vcpu, msr, data);
2077         case MSR_IA32_APICBASE:
2078                 return kvm_set_apic_base(vcpu, msr_info);
2079         case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2080                 return kvm_x2apic_msr_write(vcpu, msr, data);
2081         case MSR_IA32_TSCDEADLINE:
2082                 kvm_set_lapic_tscdeadline_msr(vcpu, data);
2083                 break;
2084         case MSR_IA32_TSC_ADJUST:
2085                 if (guest_cpuid_has_tsc_adjust(vcpu)) {
2086                         if (!msr_info->host_initiated) {
2087                                 s64 adj = data - vcpu->arch.ia32_tsc_adjust_msr;
2088                                 adjust_tsc_offset_guest(vcpu, adj);
2089                         }
2090                         vcpu->arch.ia32_tsc_adjust_msr = data;
2091                 }
2092                 break;
2093         case MSR_IA32_MISC_ENABLE:
2094                 vcpu->arch.ia32_misc_enable_msr = data;
2095                 break;
2096         case MSR_IA32_SMBASE:
2097                 if (!msr_info->host_initiated)
2098                         return 1;
2099                 vcpu->arch.smbase = data;
2100                 break;
2101         case MSR_KVM_WALL_CLOCK_NEW:
2102         case MSR_KVM_WALL_CLOCK:
2103                 vcpu->kvm->arch.wall_clock = data;
2104                 kvm_write_wall_clock(vcpu->kvm, data);
2105                 break;
2106         case MSR_KVM_SYSTEM_TIME_NEW:
2107         case MSR_KVM_SYSTEM_TIME: {
2108                 u64 gpa_offset;
2109                 struct kvm_arch *ka = &vcpu->kvm->arch;
2110
2111                 kvmclock_reset(vcpu);
2112
2113                 if (vcpu->vcpu_id == 0 && !msr_info->host_initiated) {
2114                         bool tmp = (msr == MSR_KVM_SYSTEM_TIME);
2115
2116                         if (ka->boot_vcpu_runs_old_kvmclock != tmp)
2117                                 set_bit(KVM_REQ_MASTERCLOCK_UPDATE,
2118                                         &vcpu->requests);
2119
2120                         ka->boot_vcpu_runs_old_kvmclock = tmp;
2121                 }
2122
2123                 vcpu->arch.time = data;
2124                 kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2125
2126                 /* we verify if the enable bit is set... */
2127                 if (!(data & 1))
2128                         break;
2129
2130                 gpa_offset = data & ~(PAGE_MASK | 1);
2131
2132                 if (kvm_gfn_to_hva_cache_init(vcpu->kvm,
2133                      &vcpu->arch.pv_time, data & ~1ULL,
2134                      sizeof(struct pvclock_vcpu_time_info)))
2135                         vcpu->arch.pv_time_enabled = false;
2136                 else
2137                         vcpu->arch.pv_time_enabled = true;
2138
2139                 break;
2140         }
2141         case MSR_KVM_ASYNC_PF_EN:
2142                 if (kvm_pv_enable_async_pf(vcpu, data))
2143                         return 1;
2144                 break;
2145         case MSR_KVM_STEAL_TIME:
2146
2147                 if (unlikely(!sched_info_on()))
2148                         return 1;
2149
2150                 if (data & KVM_STEAL_RESERVED_MASK)
2151                         return 1;
2152
2153                 if (kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.st.stime,
2154                                                 data & KVM_STEAL_VALID_BITS,
2155                                                 sizeof(struct kvm_steal_time)))
2156                         return 1;
2157
2158                 vcpu->arch.st.msr_val = data;
2159
2160                 if (!(data & KVM_MSR_ENABLED))
2161                         break;
2162
2163                 kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2164
2165                 break;
2166         case MSR_KVM_PV_EOI_EN:
2167                 if (kvm_lapic_enable_pv_eoi(vcpu, data))
2168                         return 1;
2169                 break;
2170
2171         case MSR_IA32_MCG_CTL:
2172         case MSR_IA32_MCG_STATUS:
2173         case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
2174                 return set_msr_mce(vcpu, msr, data);
2175
2176         case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2177         case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2178                 pr = true; /* fall through */
2179         case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2180         case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
2181                 if (kvm_pmu_is_valid_msr(vcpu, msr))
2182                         return kvm_pmu_set_msr(vcpu, msr_info);
2183
2184                 if (pr || data != 0)
2185                         vcpu_unimpl(vcpu, "disabled perfctr wrmsr: "
2186                                     "0x%x data 0x%llx\n", msr, data);
2187                 break;
2188         case MSR_K7_CLK_CTL:
2189                 /*
2190                  * Ignore all writes to this no longer documented MSR.
2191                  * Writes are only relevant for old K7 processors,
2192                  * all pre-dating SVM, but a recommended workaround from
2193                  * AMD for these chips. It is possible to specify the
2194                  * affected processor models on the command line, hence
2195                  * the need to ignore the workaround.
2196                  */
2197                 break;
2198         case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
2199         case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2200         case HV_X64_MSR_CRASH_CTL:
2201                 return kvm_hv_set_msr_common(vcpu, msr, data,
2202                                              msr_info->host_initiated);
2203         case MSR_IA32_BBL_CR_CTL3:
2204                 /* Drop writes to this legacy MSR -- see rdmsr
2205                  * counterpart for further detail.
2206                  */
2207                 vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n", msr, data);
2208                 break;
2209         case MSR_AMD64_OSVW_ID_LENGTH:
2210                 if (!guest_cpuid_has_osvw(vcpu))
2211                         return 1;
2212                 vcpu->arch.osvw.length = data;
2213                 break;
2214         case MSR_AMD64_OSVW_STATUS:
2215                 if (!guest_cpuid_has_osvw(vcpu))
2216                         return 1;
2217                 vcpu->arch.osvw.status = data;
2218                 break;
2219         default:
2220                 if (msr && (msr == vcpu->kvm->arch.xen_hvm_config.msr))
2221                         return xen_hvm_config(vcpu, data);
2222                 if (kvm_pmu_is_valid_msr(vcpu, msr))
2223                         return kvm_pmu_set_msr(vcpu, msr_info);
2224                 if (!ignore_msrs) {
2225                         vcpu_unimpl(vcpu, "unhandled wrmsr: 0x%x data %llx\n",
2226                                     msr, data);
2227                         return 1;
2228                 } else {
2229                         vcpu_unimpl(vcpu, "ignored wrmsr: 0x%x data %llx\n",
2230                                     msr, data);
2231                         break;
2232                 }
2233         }
2234         return 0;
2235 }
2236 EXPORT_SYMBOL_GPL(kvm_set_msr_common);
2237
2238
2239 /*
2240  * Reads an msr value (of 'msr_index') into 'pdata'.
2241  * Returns 0 on success, non-0 otherwise.
2242  * Assumes vcpu_load() was already called.
2243  */
2244 int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr)
2245 {
2246         return kvm_x86_ops->get_msr(vcpu, msr);
2247 }
2248 EXPORT_SYMBOL_GPL(kvm_get_msr);
2249
2250 static int get_msr_mce(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata)
2251 {
2252         u64 data;
2253         u64 mcg_cap = vcpu->arch.mcg_cap;
2254         unsigned bank_num = mcg_cap & 0xff;
2255
2256         switch (msr) {
2257         case MSR_IA32_P5_MC_ADDR:
2258         case MSR_IA32_P5_MC_TYPE:
2259                 data = 0;
2260                 break;
2261         case MSR_IA32_MCG_CAP:
2262                 data = vcpu->arch.mcg_cap;
2263                 break;
2264         case MSR_IA32_MCG_CTL:
2265                 if (!(mcg_cap & MCG_CTL_P))
2266                         return 1;
2267                 data = vcpu->arch.mcg_ctl;
2268                 break;
2269         case MSR_IA32_MCG_STATUS:
2270                 data = vcpu->arch.mcg_status;
2271                 break;
2272         default:
2273                 if (msr >= MSR_IA32_MC0_CTL &&
2274                     msr < MSR_IA32_MCx_CTL(bank_num)) {
2275                         u32 offset = msr - MSR_IA32_MC0_CTL;
2276                         data = vcpu->arch.mce_banks[offset];
2277                         break;
2278                 }
2279                 return 1;
2280         }
2281         *pdata = data;
2282         return 0;
2283 }
2284
2285 int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
2286 {
2287         switch (msr_info->index) {
2288         case MSR_IA32_PLATFORM_ID:
2289         case MSR_IA32_EBL_CR_POWERON:
2290         case MSR_IA32_DEBUGCTLMSR:
2291         case MSR_IA32_LASTBRANCHFROMIP:
2292         case MSR_IA32_LASTBRANCHTOIP:
2293         case MSR_IA32_LASTINTFROMIP:
2294         case MSR_IA32_LASTINTTOIP:
2295         case MSR_K8_SYSCFG:
2296         case MSR_K8_TSEG_ADDR:
2297         case MSR_K8_TSEG_MASK:
2298         case MSR_K7_HWCR:
2299         case MSR_VM_HSAVE_PA:
2300         case MSR_K8_INT_PENDING_MSG:
2301         case MSR_AMD64_NB_CFG:
2302         case MSR_FAM10H_MMIO_CONF_BASE:
2303         case MSR_AMD64_BU_CFG2:
2304                 msr_info->data = 0;
2305                 break;
2306         case MSR_K7_EVNTSEL0 ... MSR_K7_EVNTSEL3:
2307         case MSR_K7_PERFCTR0 ... MSR_K7_PERFCTR3:
2308         case MSR_P6_PERFCTR0 ... MSR_P6_PERFCTR1:
2309         case MSR_P6_EVNTSEL0 ... MSR_P6_EVNTSEL1:
2310                 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
2311                         return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2312                 msr_info->data = 0;
2313                 break;
2314         case MSR_IA32_UCODE_REV:
2315                 msr_info->data = 0x100000000ULL;
2316                 break;
2317         case MSR_MTRRcap:
2318         case 0x200 ... 0x2ff:
2319                 return kvm_mtrr_get_msr(vcpu, msr_info->index, &msr_info->data);
2320         case 0xcd: /* fsb frequency */
2321                 msr_info->data = 3;
2322                 break;
2323                 /*
2324                  * MSR_EBC_FREQUENCY_ID
2325                  * Conservative value valid for even the basic CPU models.
2326                  * Models 0,1: 000 in bits 23:21 indicating a bus speed of
2327                  * 100MHz, model 2 000 in bits 18:16 indicating 100MHz,
2328                  * and 266MHz for model 3, or 4. Set Core Clock
2329                  * Frequency to System Bus Frequency Ratio to 1 (bits
2330                  * 31:24) even though these are only valid for CPU
2331                  * models > 2, however guests may end up dividing or
2332                  * multiplying by zero otherwise.
2333                  */
2334         case MSR_EBC_FREQUENCY_ID:
2335                 msr_info->data = 1 << 24;
2336                 break;
2337         case MSR_IA32_APICBASE:
2338                 msr_info->data = kvm_get_apic_base(vcpu);
2339                 break;
2340         case APIC_BASE_MSR ... APIC_BASE_MSR + 0x3ff:
2341                 return kvm_x2apic_msr_read(vcpu, msr_info->index, &msr_info->data);
2342                 break;
2343         case MSR_IA32_TSCDEADLINE:
2344                 msr_info->data = kvm_get_lapic_tscdeadline_msr(vcpu);
2345                 break;
2346         case MSR_IA32_TSC_ADJUST:
2347                 msr_info->data = (u64)vcpu->arch.ia32_tsc_adjust_msr;
2348                 break;
2349         case MSR_IA32_MISC_ENABLE:
2350                 msr_info->data = vcpu->arch.ia32_misc_enable_msr;
2351                 break;
2352         case MSR_IA32_SMBASE:
2353                 if (!msr_info->host_initiated)
2354                         return 1;
2355                 msr_info->data = vcpu->arch.smbase;
2356                 break;
2357         case MSR_IA32_PERF_STATUS:
2358                 /* TSC increment by tick */
2359                 msr_info->data = 1000ULL;
2360                 /* CPU multiplier */
2361                 msr_info->data |= (((uint64_t)4ULL) << 40);
2362                 break;
2363         case MSR_EFER:
2364                 msr_info->data = vcpu->arch.efer;
2365                 break;
2366         case MSR_KVM_WALL_CLOCK:
2367         case MSR_KVM_WALL_CLOCK_NEW:
2368                 msr_info->data = vcpu->kvm->arch.wall_clock;
2369                 break;
2370         case MSR_KVM_SYSTEM_TIME:
2371         case MSR_KVM_SYSTEM_TIME_NEW:
2372                 msr_info->data = vcpu->arch.time;
2373                 break;
2374         case MSR_KVM_ASYNC_PF_EN:
2375                 msr_info->data = vcpu->arch.apf.msr_val;
2376                 break;
2377         case MSR_KVM_STEAL_TIME:
2378                 msr_info->data = vcpu->arch.st.msr_val;
2379                 break;
2380         case MSR_KVM_PV_EOI_EN:
2381                 msr_info->data = vcpu->arch.pv_eoi.msr_val;
2382                 break;
2383         case MSR_IA32_P5_MC_ADDR:
2384         case MSR_IA32_P5_MC_TYPE:
2385         case MSR_IA32_MCG_CAP:
2386         case MSR_IA32_MCG_CTL:
2387         case MSR_IA32_MCG_STATUS:
2388         case MSR_IA32_MC0_CTL ... MSR_IA32_MCx_CTL(KVM_MAX_MCE_BANKS) - 1:
2389                 return get_msr_mce(vcpu, msr_info->index, &msr_info->data);
2390         case MSR_K7_CLK_CTL:
2391                 /*
2392                  * Provide expected ramp-up count for K7. All other
2393                  * are set to zero, indicating minimum divisors for
2394                  * every field.
2395                  *
2396                  * This prevents guest kernels on AMD host with CPU
2397                  * type 6, model 8 and higher from exploding due to
2398                  * the rdmsr failing.
2399                  */
2400                 msr_info->data = 0x20000000;
2401                 break;
2402         case HV_X64_MSR_GUEST_OS_ID ... HV_X64_MSR_SINT15:
2403         case HV_X64_MSR_CRASH_P0 ... HV_X64_MSR_CRASH_P4:
2404         case HV_X64_MSR_CRASH_CTL:
2405                 return kvm_hv_get_msr_common(vcpu,
2406                                              msr_info->index, &msr_info->data);
2407                 break;
2408         case MSR_IA32_BBL_CR_CTL3:
2409                 /* This legacy MSR exists but isn't fully documented in current
2410                  * silicon.  It is however accessed by winxp in very narrow
2411                  * scenarios where it sets bit #19, itself documented as
2412                  * a "reserved" bit.  Best effort attempt to source coherent
2413                  * read data here should the balance of the register be
2414                  * interpreted by the guest:
2415                  *
2416                  * L2 cache control register 3: 64GB range, 256KB size,
2417                  * enabled, latency 0x1, configured
2418                  */
2419                 msr_info->data = 0xbe702111;
2420                 break;
2421         case MSR_AMD64_OSVW_ID_LENGTH:
2422                 if (!guest_cpuid_has_osvw(vcpu))
2423                         return 1;
2424                 msr_info->data = vcpu->arch.osvw.length;
2425                 break;
2426         case MSR_AMD64_OSVW_STATUS:
2427                 if (!guest_cpuid_has_osvw(vcpu))
2428                         return 1;
2429                 msr_info->data = vcpu->arch.osvw.status;
2430                 break;
2431         default:
2432                 if (kvm_pmu_is_valid_msr(vcpu, msr_info->index))
2433                         return kvm_pmu_get_msr(vcpu, msr_info->index, &msr_info->data);
2434                 if (!ignore_msrs) {
2435                         vcpu_unimpl(vcpu, "unhandled rdmsr: 0x%x\n", msr_info->index);
2436                         return 1;
2437                 } else {
2438                         vcpu_unimpl(vcpu, "ignored rdmsr: 0x%x\n", msr_info->index);
2439                         msr_info->data = 0;
2440                 }
2441                 break;
2442         }
2443         return 0;
2444 }
2445 EXPORT_SYMBOL_GPL(kvm_get_msr_common);
2446
2447 /*
2448  * Read or write a bunch of msrs. All parameters are kernel addresses.
2449  *
2450  * @return number of msrs set successfully.
2451  */
2452 static int __msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs *msrs,
2453                     struct kvm_msr_entry *entries,
2454                     int (*do_msr)(struct kvm_vcpu *vcpu,
2455                                   unsigned index, u64 *data))
2456 {
2457         int i, idx;
2458
2459         idx = srcu_read_lock(&vcpu->kvm->srcu);
2460         for (i = 0; i < msrs->nmsrs; ++i)
2461                 if (do_msr(vcpu, entries[i].index, &entries[i].data))
2462                         break;
2463         srcu_read_unlock(&vcpu->kvm->srcu, idx);
2464
2465         return i;
2466 }
2467
2468 /*
2469  * Read or write a bunch of msrs. Parameters are user addresses.
2470  *
2471  * @return number of msrs set successfully.
2472  */
2473 static int msr_io(struct kvm_vcpu *vcpu, struct kvm_msrs __user *user_msrs,
2474                   int (*do_msr)(struct kvm_vcpu *vcpu,
2475                                 unsigned index, u64 *data),
2476                   int writeback)
2477 {
2478         struct kvm_msrs msrs;
2479         struct kvm_msr_entry *entries;
2480         int r, n;
2481         unsigned size;
2482
2483         r = -EFAULT;
2484         if (copy_from_user(&msrs, user_msrs, sizeof msrs))
2485                 goto out;
2486
2487         r = -E2BIG;
2488         if (msrs.nmsrs >= MAX_IO_MSRS)
2489                 goto out;
2490
2491         size = sizeof(struct kvm_msr_entry) * msrs.nmsrs;
2492         entries = memdup_user(user_msrs->entries, size);
2493         if (IS_ERR(entries)) {
2494                 r = PTR_ERR(entries);
2495                 goto out;
2496         }
2497
2498         r = n = __msr_io(vcpu, &msrs, entries, do_msr);
2499         if (r < 0)
2500                 goto out_free;
2501
2502         r = -EFAULT;
2503         if (writeback && copy_to_user(user_msrs->entries, entries, size))
2504                 goto out_free;
2505
2506         r = n;
2507
2508 out_free:
2509         kfree(entries);
2510 out:
2511         return r;
2512 }
2513
2514 int kvm_vm_ioctl_check_extension(struct kvm *kvm, long ext)
2515 {
2516         int r;
2517
2518         switch (ext) {
2519         case KVM_CAP_IRQCHIP:
2520         case KVM_CAP_HLT:
2521         case KVM_CAP_MMU_SHADOW_CACHE_CONTROL:
2522         case KVM_CAP_SET_TSS_ADDR:
2523         case KVM_CAP_EXT_CPUID:
2524         case KVM_CAP_EXT_EMUL_CPUID:
2525         case KVM_CAP_CLOCKSOURCE:
2526         case KVM_CAP_PIT:
2527         case KVM_CAP_NOP_IO_DELAY:
2528         case KVM_CAP_MP_STATE:
2529         case KVM_CAP_SYNC_MMU:
2530         case KVM_CAP_USER_NMI:
2531         case KVM_CAP_REINJECT_CONTROL:
2532         case KVM_CAP_IRQ_INJECT_STATUS:
2533         case KVM_CAP_IOEVENTFD:
2534         case KVM_CAP_IOEVENTFD_NO_LENGTH:
2535         case KVM_CAP_PIT2:
2536         case KVM_CAP_PIT_STATE2:
2537         case KVM_CAP_SET_IDENTITY_MAP_ADDR:
2538         case KVM_CAP_XEN_HVM:
2539         case KVM_CAP_ADJUST_CLOCK:
2540         case KVM_CAP_VCPU_EVENTS:
2541         case KVM_CAP_HYPERV:
2542         case KVM_CAP_HYPERV_VAPIC:
2543         case KVM_CAP_HYPERV_SPIN:
2544         case KVM_CAP_PCI_SEGMENT:
2545         case KVM_CAP_DEBUGREGS:
2546         case KVM_CAP_X86_ROBUST_SINGLESTEP:
2547         case KVM_CAP_XSAVE:
2548         case KVM_CAP_ASYNC_PF:
2549         case KVM_CAP_GET_TSC_KHZ:
2550         case KVM_CAP_KVMCLOCK_CTRL:
2551         case KVM_CAP_READONLY_MEM:
2552         case KVM_CAP_HYPERV_TIME:
2553         case KVM_CAP_IOAPIC_POLARITY_IGNORED:
2554         case KVM_CAP_TSC_DEADLINE_TIMER:
2555         case KVM_CAP_ENABLE_CAP_VM:
2556         case KVM_CAP_DISABLE_QUIRKS:
2557         case KVM_CAP_SET_BOOT_CPU_ID:
2558         case KVM_CAP_SPLIT_IRQCHIP:
2559 #ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2560         case KVM_CAP_ASSIGN_DEV_IRQ:
2561         case KVM_CAP_PCI_2_3:
2562 #endif
2563                 r = 1;
2564                 break;
2565         case KVM_CAP_X86_SMM:
2566                 /* SMBASE is usually relocated above 1M on modern chipsets,
2567                  * and SMM handlers might indeed rely on 4G segment limits,
2568                  * so do not report SMM to be available if real mode is
2569                  * emulated via vm86 mode.  Still, do not go to great lengths
2570                  * to avoid userspace's usage of the feature, because it is a
2571                  * fringe case that is not enabled except via specific settings
2572                  * of the module parameters.
2573                  */
2574                 r = kvm_x86_ops->cpu_has_high_real_mode_segbase();
2575                 break;
2576         case KVM_CAP_COALESCED_MMIO:
2577                 r = KVM_COALESCED_MMIO_PAGE_OFFSET;
2578                 break;
2579         case KVM_CAP_VAPIC:
2580                 r = !kvm_x86_ops->cpu_has_accelerated_tpr();
2581                 break;
2582         case KVM_CAP_NR_VCPUS:
2583                 r = KVM_SOFT_MAX_VCPUS;
2584                 break;
2585         case KVM_CAP_MAX_VCPUS:
2586                 r = KVM_MAX_VCPUS;
2587                 break;
2588         case KVM_CAP_NR_MEMSLOTS:
2589                 r = KVM_USER_MEM_SLOTS;
2590                 break;
2591         case KVM_CAP_PV_MMU:    /* obsolete */
2592                 r = 0;
2593                 break;
2594 #ifdef CONFIG_KVM_DEVICE_ASSIGNMENT
2595         case KVM_CAP_IOMMU:
2596                 r = iommu_present(&pci_bus_type);
2597                 break;
2598 #endif
2599         case KVM_CAP_MCE:
2600                 r = KVM_MAX_MCE_BANKS;
2601                 break;
2602         case KVM_CAP_XCRS:
2603                 r = cpu_has_xsave;
2604                 break;
2605         case KVM_CAP_TSC_CONTROL:
2606                 r = kvm_has_tsc_control;
2607                 break;
2608         default:
2609                 r = 0;
2610                 break;
2611         }
2612         return r;
2613
2614 }
2615
2616 long kvm_arch_dev_ioctl(struct file *filp,
2617                         unsigned int ioctl, unsigned long arg)
2618 {
2619         void __user *argp = (void __user *)arg;
2620         long r;
2621
2622         switch (ioctl) {
2623         case KVM_GET_MSR_INDEX_LIST: {
2624                 struct kvm_msr_list __user *user_msr_list = argp;
2625                 struct kvm_msr_list msr_list;
2626                 unsigned n;
2627
2628                 r = -EFAULT;
2629                 if (copy_from_user(&msr_list, user_msr_list, sizeof msr_list))
2630                         goto out;
2631                 n = msr_list.nmsrs;
2632                 msr_list.nmsrs = num_msrs_to_save + num_emulated_msrs;
2633                 if (copy_to_user(user_msr_list, &msr_list, sizeof msr_list))
2634                         goto out;
2635                 r = -E2BIG;
2636                 if (n < msr_list.nmsrs)
2637                         goto out;
2638                 r = -EFAULT;
2639                 if (copy_to_user(user_msr_list->indices, &msrs_to_save,
2640                                  num_msrs_to_save * sizeof(u32)))
2641                         goto out;
2642                 if (copy_to_user(user_msr_list->indices + num_msrs_to_save,
2643                                  &emulated_msrs,
2644                                  num_emulated_msrs * sizeof(u32)))
2645                         goto out;
2646                 r = 0;
2647                 break;
2648         }
2649         case KVM_GET_SUPPORTED_CPUID:
2650         case KVM_GET_EMULATED_CPUID: {
2651                 struct kvm_cpuid2 __user *cpuid_arg = argp;
2652                 struct kvm_cpuid2 cpuid;
2653
2654                 r = -EFAULT;
2655                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
2656                         goto out;
2657
2658                 r = kvm_dev_ioctl_get_cpuid(&cpuid, cpuid_arg->entries,
2659                                             ioctl);
2660                 if (r)
2661                         goto out;
2662
2663                 r = -EFAULT;
2664                 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
2665                         goto out;
2666                 r = 0;
2667                 break;
2668         }
2669         case KVM_X86_GET_MCE_CAP_SUPPORTED: {
2670                 u64 mce_cap;
2671
2672                 mce_cap = KVM_MCE_CAP_SUPPORTED;
2673                 r = -EFAULT;
2674                 if (copy_to_user(argp, &mce_cap, sizeof mce_cap))
2675                         goto out;
2676                 r = 0;
2677                 break;
2678         }
2679         default:
2680                 r = -EINVAL;
2681         }
2682 out:
2683         return r;
2684 }
2685
2686 static void wbinvd_ipi(void *garbage)
2687 {
2688         wbinvd();
2689 }
2690
2691 static bool need_emulate_wbinvd(struct kvm_vcpu *vcpu)
2692 {
2693         return kvm_arch_has_noncoherent_dma(vcpu->kvm);
2694 }
2695
2696 void kvm_arch_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
2697 {
2698         /* Address WBINVD may be executed by guest */
2699         if (need_emulate_wbinvd(vcpu)) {
2700                 if (kvm_x86_ops->has_wbinvd_exit())
2701                         cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
2702                 else if (vcpu->cpu != -1 && vcpu->cpu != cpu)
2703                         smp_call_function_single(vcpu->cpu,
2704                                         wbinvd_ipi, NULL, 1);
2705         }
2706
2707         kvm_x86_ops->vcpu_load(vcpu, cpu);
2708
2709         /* Apply any externally detected TSC adjustments (due to suspend) */
2710         if (unlikely(vcpu->arch.tsc_offset_adjustment)) {
2711                 adjust_tsc_offset_host(vcpu, vcpu->arch.tsc_offset_adjustment);
2712                 vcpu->arch.tsc_offset_adjustment = 0;
2713                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
2714         }
2715
2716         if (unlikely(vcpu->cpu != cpu) || check_tsc_unstable()) {
2717                 s64 tsc_delta = !vcpu->arch.last_host_tsc ? 0 :
2718                                 rdtsc() - vcpu->arch.last_host_tsc;
2719                 if (tsc_delta < 0)
2720                         mark_tsc_unstable("KVM discovered backwards TSC");
2721                 if (check_tsc_unstable()) {
2722                         u64 offset = kvm_compute_tsc_offset(vcpu,
2723                                                 vcpu->arch.last_guest_tsc);
2724                         kvm_x86_ops->write_tsc_offset(vcpu, offset);
2725                         vcpu->arch.tsc_catchup = 1;
2726                 }
2727                 /*
2728                  * On a host with synchronized TSC, there is no need to update
2729                  * kvmclock on vcpu->cpu migration
2730                  */
2731                 if (!vcpu->kvm->arch.use_master_clock || vcpu->cpu == -1)
2732                         kvm_make_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu);
2733                 if (vcpu->cpu != cpu)
2734                         kvm_migrate_timers(vcpu);
2735                 vcpu->cpu = cpu;
2736         }
2737
2738         kvm_make_request(KVM_REQ_STEAL_UPDATE, vcpu);
2739         vcpu->arch.switch_db_regs |= KVM_DEBUGREG_RELOAD;
2740 }
2741
2742 void kvm_arch_vcpu_put(struct kvm_vcpu *vcpu)
2743 {
2744         kvm_x86_ops->vcpu_put(vcpu);
2745         kvm_put_guest_fpu(vcpu);
2746         vcpu->arch.last_host_tsc = rdtsc();
2747 }
2748
2749 static int kvm_vcpu_ioctl_get_lapic(struct kvm_vcpu *vcpu,
2750                                     struct kvm_lapic_state *s)
2751 {
2752         kvm_x86_ops->sync_pir_to_irr(vcpu);
2753         memcpy(s->regs, vcpu->arch.apic->regs, sizeof *s);
2754
2755         return 0;
2756 }
2757
2758 static int kvm_vcpu_ioctl_set_lapic(struct kvm_vcpu *vcpu,
2759                                     struct kvm_lapic_state *s)
2760 {
2761         kvm_apic_post_state_restore(vcpu, s);
2762         update_cr8_intercept(vcpu);
2763
2764         return 0;
2765 }
2766
2767 static int kvm_cpu_accept_dm_intr(struct kvm_vcpu *vcpu)
2768 {
2769         return (!lapic_in_kernel(vcpu) ||
2770                 kvm_apic_accept_pic_intr(vcpu));
2771 }
2772
2773 /*
2774  * if userspace requested an interrupt window, check that the
2775  * interrupt window is open.
2776  *
2777  * No need to exit to userspace if we already have an interrupt queued.
2778  */
2779 static int kvm_vcpu_ready_for_interrupt_injection(struct kvm_vcpu *vcpu)
2780 {
2781         return kvm_arch_interrupt_allowed(vcpu) &&
2782                 !kvm_cpu_has_interrupt(vcpu) &&
2783                 !kvm_event_needs_reinjection(vcpu) &&
2784                 kvm_cpu_accept_dm_intr(vcpu);
2785 }
2786
2787 static int kvm_vcpu_ioctl_interrupt(struct kvm_vcpu *vcpu,
2788                                     struct kvm_interrupt *irq)
2789 {
2790         if (irq->irq >= KVM_NR_INTERRUPTS)
2791                 return -EINVAL;
2792
2793         if (!irqchip_in_kernel(vcpu->kvm)) {
2794                 kvm_queue_interrupt(vcpu, irq->irq, false);
2795                 kvm_make_request(KVM_REQ_EVENT, vcpu);
2796                 return 0;
2797         }
2798
2799         /*
2800          * With in-kernel LAPIC, we only use this to inject EXTINT, so
2801          * fail for in-kernel 8259.
2802          */
2803         if (pic_in_kernel(vcpu->kvm))
2804                 return -ENXIO;
2805
2806         if (vcpu->arch.pending_external_vector != -1)
2807                 return -EEXIST;
2808
2809         vcpu->arch.pending_external_vector = irq->irq;
2810         kvm_make_request(KVM_REQ_EVENT, vcpu);
2811         return 0;
2812 }
2813
2814 static int kvm_vcpu_ioctl_nmi(struct kvm_vcpu *vcpu)
2815 {
2816         kvm_inject_nmi(vcpu);
2817
2818         return 0;
2819 }
2820
2821 static int kvm_vcpu_ioctl_smi(struct kvm_vcpu *vcpu)
2822 {
2823         kvm_make_request(KVM_REQ_SMI, vcpu);
2824
2825         return 0;
2826 }
2827
2828 static int vcpu_ioctl_tpr_access_reporting(struct kvm_vcpu *vcpu,
2829                                            struct kvm_tpr_access_ctl *tac)
2830 {
2831         if (tac->flags)
2832                 return -EINVAL;
2833         vcpu->arch.tpr_access_reporting = !!tac->enabled;
2834         return 0;
2835 }
2836
2837 static int kvm_vcpu_ioctl_x86_setup_mce(struct kvm_vcpu *vcpu,
2838                                         u64 mcg_cap)
2839 {
2840         int r;
2841         unsigned bank_num = mcg_cap & 0xff, bank;
2842
2843         r = -EINVAL;
2844         if (!bank_num || bank_num >= KVM_MAX_MCE_BANKS)
2845                 goto out;
2846         if (mcg_cap & ~(KVM_MCE_CAP_SUPPORTED | 0xff | 0xff0000))
2847                 goto out;
2848         r = 0;
2849         vcpu->arch.mcg_cap = mcg_cap;
2850         /* Init IA32_MCG_CTL to all 1s */
2851         if (mcg_cap & MCG_CTL_P)
2852                 vcpu->arch.mcg_ctl = ~(u64)0;
2853         /* Init IA32_MCi_CTL to all 1s */
2854         for (bank = 0; bank < bank_num; bank++)
2855                 vcpu->arch.mce_banks[bank*4] = ~(u64)0;
2856 out:
2857         return r;
2858 }
2859
2860 static int kvm_vcpu_ioctl_x86_set_mce(struct kvm_vcpu *vcpu,
2861                                       struct kvm_x86_mce *mce)
2862 {
2863         u64 mcg_cap = vcpu->arch.mcg_cap;
2864         unsigned bank_num = mcg_cap & 0xff;
2865         u64 *banks = vcpu->arch.mce_banks;
2866
2867         if (mce->bank >= bank_num || !(mce->status & MCI_STATUS_VAL))
2868                 return -EINVAL;
2869         /*
2870          * if IA32_MCG_CTL is not all 1s, the uncorrected error
2871          * reporting is disabled
2872          */
2873         if ((mce->status & MCI_STATUS_UC) && (mcg_cap & MCG_CTL_P) &&
2874             vcpu->arch.mcg_ctl != ~(u64)0)
2875                 return 0;
2876         banks += 4 * mce->bank;
2877         /*
2878          * if IA32_MCi_CTL is not all 1s, the uncorrected error
2879          * reporting is disabled for the bank
2880          */
2881         if ((mce->status & MCI_STATUS_UC) && banks[0] != ~(u64)0)
2882                 return 0;
2883         if (mce->status & MCI_STATUS_UC) {
2884                 if ((vcpu->arch.mcg_status & MCG_STATUS_MCIP) ||
2885                     !kvm_read_cr4_bits(vcpu, X86_CR4_MCE)) {
2886                         kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2887                         return 0;
2888                 }
2889                 if (banks[1] & MCI_STATUS_VAL)
2890                         mce->status |= MCI_STATUS_OVER;
2891                 banks[2] = mce->addr;
2892                 banks[3] = mce->misc;
2893                 vcpu->arch.mcg_status = mce->mcg_status;
2894                 banks[1] = mce->status;
2895                 kvm_queue_exception(vcpu, MC_VECTOR);
2896         } else if (!(banks[1] & MCI_STATUS_VAL)
2897                    || !(banks[1] & MCI_STATUS_UC)) {
2898                 if (banks[1] & MCI_STATUS_VAL)
2899                         mce->status |= MCI_STATUS_OVER;
2900                 banks[2] = mce->addr;
2901                 banks[3] = mce->misc;
2902                 banks[1] = mce->status;
2903         } else
2904                 banks[1] |= MCI_STATUS_OVER;
2905         return 0;
2906 }
2907
2908 static void kvm_vcpu_ioctl_x86_get_vcpu_events(struct kvm_vcpu *vcpu,
2909                                                struct kvm_vcpu_events *events)
2910 {
2911         process_nmi(vcpu);
2912         events->exception.injected =
2913                 vcpu->arch.exception.pending &&
2914                 !kvm_exception_is_soft(vcpu->arch.exception.nr);
2915         events->exception.nr = vcpu->arch.exception.nr;
2916         events->exception.has_error_code = vcpu->arch.exception.has_error_code;
2917         events->exception.pad = 0;
2918         events->exception.error_code = vcpu->arch.exception.error_code;
2919
2920         events->interrupt.injected =
2921                 vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft;
2922         events->interrupt.nr = vcpu->arch.interrupt.nr;
2923         events->interrupt.soft = 0;
2924         events->interrupt.shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
2925
2926         events->nmi.injected = vcpu->arch.nmi_injected;
2927         events->nmi.pending = vcpu->arch.nmi_pending != 0;
2928         events->nmi.masked = kvm_x86_ops->get_nmi_mask(vcpu);
2929         events->nmi.pad = 0;
2930
2931         events->sipi_vector = 0; /* never valid when reporting to user space */
2932
2933         events->smi.smm = is_smm(vcpu);
2934         events->smi.pending = vcpu->arch.smi_pending;
2935         events->smi.smm_inside_nmi =
2936                 !!(vcpu->arch.hflags & HF_SMM_INSIDE_NMI_MASK);
2937         events->smi.latched_init = kvm_lapic_latched_init(vcpu);
2938
2939         events->flags = (KVM_VCPUEVENT_VALID_NMI_PENDING
2940                          | KVM_VCPUEVENT_VALID_SHADOW
2941                          | KVM_VCPUEVENT_VALID_SMM);
2942         memset(&events->reserved, 0, sizeof(events->reserved));
2943 }
2944
2945 static int kvm_vcpu_ioctl_x86_set_vcpu_events(struct kvm_vcpu *vcpu,
2946                                               struct kvm_vcpu_events *events)
2947 {
2948         if (events->flags & ~(KVM_VCPUEVENT_VALID_NMI_PENDING
2949                               | KVM_VCPUEVENT_VALID_SIPI_VECTOR
2950                               | KVM_VCPUEVENT_VALID_SHADOW
2951                               | KVM_VCPUEVENT_VALID_SMM))
2952                 return -EINVAL;
2953
2954         process_nmi(vcpu);
2955         vcpu->arch.exception.pending = events->exception.injected;
2956         vcpu->arch.exception.nr = events->exception.nr;
2957         vcpu->arch.exception.has_error_code = events->exception.has_error_code;
2958         vcpu->arch.exception.error_code = events->exception.error_code;
2959
2960         vcpu->arch.interrupt.pending = events->interrupt.injected;
2961         vcpu->arch.interrupt.nr = events->interrupt.nr;
2962         vcpu->arch.interrupt.soft = events->interrupt.soft;
2963         if (events->flags & KVM_VCPUEVENT_VALID_SHADOW)
2964                 kvm_x86_ops->set_interrupt_shadow(vcpu,
2965                                                   events->interrupt.shadow);
2966
2967         vcpu->arch.nmi_injected = events->nmi.injected;
2968         if (events->flags & KVM_VCPUEVENT_VALID_NMI_PENDING)
2969                 vcpu->arch.nmi_pending = events->nmi.pending;
2970         kvm_x86_ops->set_nmi_mask(vcpu, events->nmi.masked);
2971
2972         if (events->flags & KVM_VCPUEVENT_VALID_SIPI_VECTOR &&
2973             kvm_vcpu_has_lapic(vcpu))
2974                 vcpu->arch.apic->sipi_vector = events->sipi_vector;
2975
2976         if (events->flags & KVM_VCPUEVENT_VALID_SMM) {
2977                 if (events->smi.smm)
2978                         vcpu->arch.hflags |= HF_SMM_MASK;
2979                 else
2980                         vcpu->arch.hflags &= ~HF_SMM_MASK;
2981                 vcpu->arch.smi_pending = events->smi.pending;
2982                 if (events->smi.smm_inside_nmi)
2983                         vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
2984                 else
2985                         vcpu->arch.hflags &= ~HF_SMM_INSIDE_NMI_MASK;
2986                 if (kvm_vcpu_has_lapic(vcpu)) {
2987                         if (events->smi.latched_init)
2988                                 set_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
2989                         else
2990                                 clear_bit(KVM_APIC_INIT, &vcpu->arch.apic->pending_events);
2991                 }
2992         }
2993
2994         kvm_make_request(KVM_REQ_EVENT, vcpu);
2995
2996         return 0;
2997 }
2998
2999 static void kvm_vcpu_ioctl_x86_get_debugregs(struct kvm_vcpu *vcpu,
3000                                              struct kvm_debugregs *dbgregs)
3001 {
3002         unsigned long val;
3003
3004         memcpy(dbgregs->db, vcpu->arch.db, sizeof(vcpu->arch.db));
3005         kvm_get_dr(vcpu, 6, &val);
3006         dbgregs->dr6 = val;
3007         dbgregs->dr7 = vcpu->arch.dr7;
3008         dbgregs->flags = 0;
3009         memset(&dbgregs->reserved, 0, sizeof(dbgregs->reserved));
3010 }
3011
3012 static int kvm_vcpu_ioctl_x86_set_debugregs(struct kvm_vcpu *vcpu,
3013                                             struct kvm_debugregs *dbgregs)
3014 {
3015         if (dbgregs->flags)
3016                 return -EINVAL;
3017
3018         memcpy(vcpu->arch.db, dbgregs->db, sizeof(vcpu->arch.db));
3019         kvm_update_dr0123(vcpu);
3020         vcpu->arch.dr6 = dbgregs->dr6;
3021         kvm_update_dr6(vcpu);
3022         vcpu->arch.dr7 = dbgregs->dr7;
3023         kvm_update_dr7(vcpu);
3024
3025         return 0;
3026 }
3027
3028 #define XSTATE_COMPACTION_ENABLED (1ULL << 63)
3029
3030 static void fill_xsave(u8 *dest, struct kvm_vcpu *vcpu)
3031 {
3032         struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
3033         u64 xstate_bv = xsave->header.xfeatures;
3034         u64 valid;
3035
3036         /*
3037          * Copy legacy XSAVE area, to avoid complications with CPUID
3038          * leaves 0 and 1 in the loop below.
3039          */
3040         memcpy(dest, xsave, XSAVE_HDR_OFFSET);
3041
3042         /* Set XSTATE_BV */
3043         *(u64 *)(dest + XSAVE_HDR_OFFSET) = xstate_bv;
3044
3045         /*
3046          * Copy each region from the possibly compacted offset to the
3047          * non-compacted offset.
3048          */
3049         valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
3050         while (valid) {
3051                 u64 feature = valid & -valid;
3052                 int index = fls64(feature) - 1;
3053                 void *src = get_xsave_addr(xsave, feature);
3054
3055                 if (src) {
3056                         u32 size, offset, ecx, edx;
3057                         cpuid_count(XSTATE_CPUID, index,
3058                                     &size, &offset, &ecx, &edx);
3059                         memcpy(dest + offset, src, size);
3060                 }
3061
3062                 valid -= feature;
3063         }
3064 }
3065
3066 static void load_xsave(struct kvm_vcpu *vcpu, u8 *src)
3067 {
3068         struct xregs_state *xsave = &vcpu->arch.guest_fpu.state.xsave;
3069         u64 xstate_bv = *(u64 *)(src + XSAVE_HDR_OFFSET);
3070         u64 valid;
3071
3072         /*
3073          * Copy legacy XSAVE area, to avoid complications with CPUID
3074          * leaves 0 and 1 in the loop below.
3075          */
3076         memcpy(xsave, src, XSAVE_HDR_OFFSET);
3077
3078         /* Set XSTATE_BV and possibly XCOMP_BV.  */
3079         xsave->header.xfeatures = xstate_bv;
3080         if (cpu_has_xsaves)
3081                 xsave->header.xcomp_bv = host_xcr0 | XSTATE_COMPACTION_ENABLED;
3082
3083         /*
3084          * Copy each region from the non-compacted offset to the
3085          * possibly compacted offset.
3086          */
3087         valid = xstate_bv & ~XFEATURE_MASK_FPSSE;
3088         while (valid) {
3089                 u64 feature = valid & -valid;
3090                 int index = fls64(feature) - 1;
3091                 void *dest = get_xsave_addr(xsave, feature);
3092
3093                 if (dest) {
3094                         u32 size, offset, ecx, edx;
3095                         cpuid_count(XSTATE_CPUID, index,
3096                                     &size, &offset, &ecx, &edx);
3097                         memcpy(dest, src + offset, size);
3098                 }
3099
3100                 valid -= feature;
3101         }
3102 }
3103
3104 static void kvm_vcpu_ioctl_x86_get_xsave(struct kvm_vcpu *vcpu,
3105                                          struct kvm_xsave *guest_xsave)
3106 {
3107         if (cpu_has_xsave) {
3108                 memset(guest_xsave, 0, sizeof(struct kvm_xsave));
3109                 fill_xsave((u8 *) guest_xsave->region, vcpu);
3110         } else {
3111                 memcpy(guest_xsave->region,
3112                         &vcpu->arch.guest_fpu.state.fxsave,
3113                         sizeof(struct fxregs_state));
3114                 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)] =
3115                         XFEATURE_MASK_FPSSE;
3116         }
3117 }
3118
3119 static int kvm_vcpu_ioctl_x86_set_xsave(struct kvm_vcpu *vcpu,
3120                                         struct kvm_xsave *guest_xsave)
3121 {
3122         u64 xstate_bv =
3123                 *(u64 *)&guest_xsave->region[XSAVE_HDR_OFFSET / sizeof(u32)];
3124
3125         if (cpu_has_xsave) {
3126                 /*
3127                  * Here we allow setting states that are not present in
3128                  * CPUID leaf 0xD, index 0, EDX:EAX.  This is for compatibility
3129                  * with old userspace.
3130                  */
3131                 if (xstate_bv & ~kvm_supported_xcr0())
3132                         return -EINVAL;
3133                 load_xsave(vcpu, (u8 *)guest_xsave->region);
3134         } else {
3135                 if (xstate_bv & ~XFEATURE_MASK_FPSSE)
3136                         return -EINVAL;
3137                 memcpy(&vcpu->arch.guest_fpu.state.fxsave,
3138                         guest_xsave->region, sizeof(struct fxregs_state));
3139         }
3140         return 0;
3141 }
3142
3143 static void kvm_vcpu_ioctl_x86_get_xcrs(struct kvm_vcpu *vcpu,
3144                                         struct kvm_xcrs *guest_xcrs)
3145 {
3146         if (!cpu_has_xsave) {
3147                 guest_xcrs->nr_xcrs = 0;
3148                 return;
3149         }
3150
3151         guest_xcrs->nr_xcrs = 1;
3152         guest_xcrs->flags = 0;
3153         guest_xcrs->xcrs[0].xcr = XCR_XFEATURE_ENABLED_MASK;
3154         guest_xcrs->xcrs[0].value = vcpu->arch.xcr0;
3155 }
3156
3157 static int kvm_vcpu_ioctl_x86_set_xcrs(struct kvm_vcpu *vcpu,
3158                                        struct kvm_xcrs *guest_xcrs)
3159 {
3160         int i, r = 0;
3161
3162         if (!cpu_has_xsave)
3163                 return -EINVAL;
3164
3165         if (guest_xcrs->nr_xcrs > KVM_MAX_XCRS || guest_xcrs->flags)
3166                 return -EINVAL;
3167
3168         for (i = 0; i < guest_xcrs->nr_xcrs; i++)
3169                 /* Only support XCR0 currently */
3170                 if (guest_xcrs->xcrs[i].xcr == XCR_XFEATURE_ENABLED_MASK) {
3171                         r = __kvm_set_xcr(vcpu, XCR_XFEATURE_ENABLED_MASK,
3172                                 guest_xcrs->xcrs[i].value);
3173                         break;
3174                 }
3175         if (r)
3176                 r = -EINVAL;
3177         return r;
3178 }
3179
3180 /*
3181  * kvm_set_guest_paused() indicates to the guest kernel that it has been
3182  * stopped by the hypervisor.  This function will be called from the host only.
3183  * EINVAL is returned when the host attempts to set the flag for a guest that
3184  * does not support pv clocks.
3185  */
3186 static int kvm_set_guest_paused(struct kvm_vcpu *vcpu)
3187 {
3188         if (!vcpu->arch.pv_time_enabled)
3189                 return -EINVAL;
3190         vcpu->arch.pvclock_set_guest_stopped_request = true;
3191         kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
3192         return 0;
3193 }
3194
3195 long kvm_arch_vcpu_ioctl(struct file *filp,
3196                          unsigned int ioctl, unsigned long arg)
3197 {
3198         struct kvm_vcpu *vcpu = filp->private_data;
3199         void __user *argp = (void __user *)arg;
3200         int r;
3201         union {
3202                 struct kvm_lapic_state *lapic;
3203                 struct kvm_xsave *xsave;
3204                 struct kvm_xcrs *xcrs;
3205                 void *buffer;
3206         } u;
3207
3208         u.buffer = NULL;
3209         switch (ioctl) {
3210         case KVM_GET_LAPIC: {
3211                 r = -EINVAL;
3212                 if (!vcpu->arch.apic)
3213                         goto out;
3214                 u.lapic = kzalloc(sizeof(struct kvm_lapic_state), GFP_KERNEL);
3215
3216                 r = -ENOMEM;
3217                 if (!u.lapic)
3218                         goto out;
3219                 r = kvm_vcpu_ioctl_get_lapic(vcpu, u.lapic);
3220                 if (r)
3221                         goto out;
3222                 r = -EFAULT;
3223                 if (copy_to_user(argp, u.lapic, sizeof(struct kvm_lapic_state)))
3224                         goto out;
3225                 r = 0;
3226                 break;
3227         }
3228         case KVM_SET_LAPIC: {
3229                 r = -EINVAL;
3230                 if (!vcpu->arch.apic)
3231                         goto out;
3232                 u.lapic = memdup_user(argp, sizeof(*u.lapic));
3233                 if (IS_ERR(u.lapic))
3234                         return PTR_ERR(u.lapic);
3235
3236                 r = kvm_vcpu_ioctl_set_lapic(vcpu, u.lapic);
3237                 break;
3238         }
3239         case KVM_INTERRUPT: {
3240                 struct kvm_interrupt irq;
3241
3242                 r = -EFAULT;
3243                 if (copy_from_user(&irq, argp, sizeof irq))
3244                         goto out;
3245                 r = kvm_vcpu_ioctl_interrupt(vcpu, &irq);
3246                 break;
3247         }
3248         case KVM_NMI: {
3249                 r = kvm_vcpu_ioctl_nmi(vcpu);
3250                 break;
3251         }
3252         case KVM_SMI: {
3253                 r = kvm_vcpu_ioctl_smi(vcpu);
3254                 break;
3255         }
3256         case KVM_SET_CPUID: {
3257                 struct kvm_cpuid __user *cpuid_arg = argp;
3258                 struct kvm_cpuid cpuid;
3259
3260                 r = -EFAULT;
3261                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3262                         goto out;
3263                 r = kvm_vcpu_ioctl_set_cpuid(vcpu, &cpuid, cpuid_arg->entries);
3264                 break;
3265         }
3266         case KVM_SET_CPUID2: {
3267                 struct kvm_cpuid2 __user *cpuid_arg = argp;
3268                 struct kvm_cpuid2 cpuid;
3269
3270                 r = -EFAULT;
3271                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3272                         goto out;
3273                 r = kvm_vcpu_ioctl_set_cpuid2(vcpu, &cpuid,
3274                                               cpuid_arg->entries);
3275                 break;
3276         }
3277         case KVM_GET_CPUID2: {
3278                 struct kvm_cpuid2 __user *cpuid_arg = argp;
3279                 struct kvm_cpuid2 cpuid;
3280
3281                 r = -EFAULT;
3282                 if (copy_from_user(&cpuid, cpuid_arg, sizeof cpuid))
3283                         goto out;
3284                 r = kvm_vcpu_ioctl_get_cpuid2(vcpu, &cpuid,
3285                                               cpuid_arg->entries);
3286                 if (r)
3287                         goto out;
3288                 r = -EFAULT;
3289                 if (copy_to_user(cpuid_arg, &cpuid, sizeof cpuid))
3290                         goto out;
3291                 r = 0;
3292                 break;
3293         }
3294         case KVM_GET_MSRS:
3295                 r = msr_io(vcpu, argp, do_get_msr, 1);
3296                 break;
3297         case KVM_SET_MSRS:
3298                 r = msr_io(vcpu, argp, do_set_msr, 0);
3299                 break;
3300         case KVM_TPR_ACCESS_REPORTING: {
3301                 struct kvm_tpr_access_ctl tac;
3302
3303                 r = -EFAULT;
3304                 if (copy_from_user(&tac, argp, sizeof tac))
3305                         goto out;
3306                 r = vcpu_ioctl_tpr_access_reporting(vcpu, &tac);
3307                 if (r)
3308                         goto out;
3309                 r = -EFAULT;
3310                 if (copy_to_user(argp, &tac, sizeof tac))
3311                         goto out;
3312                 r = 0;
3313                 break;
3314         };
3315         case KVM_SET_VAPIC_ADDR: {
3316                 struct kvm_vapic_addr va;
3317
3318                 r = -EINVAL;
3319                 if (!lapic_in_kernel(vcpu))
3320                         goto out;
3321                 r = -EFAULT;
3322                 if (copy_from_user(&va, argp, sizeof va))
3323                         goto out;
3324                 r = kvm_lapic_set_vapic_addr(vcpu, va.vapic_addr);
3325                 break;
3326         }
3327         case KVM_X86_SETUP_MCE: {
3328                 u64 mcg_cap;
3329
3330                 r = -EFAULT;
3331                 if (copy_from_user(&mcg_cap, argp, sizeof mcg_cap))
3332                         goto out;
3333                 r = kvm_vcpu_ioctl_x86_setup_mce(vcpu, mcg_cap);
3334                 break;
3335         }
3336         case KVM_X86_SET_MCE: {
3337                 struct kvm_x86_mce mce;
3338
3339                 r = -EFAULT;
3340                 if (copy_from_user(&mce, argp, sizeof mce))
3341                         goto out;
3342                 r = kvm_vcpu_ioctl_x86_set_mce(vcpu, &mce);
3343                 break;
3344         }
3345         case KVM_GET_VCPU_EVENTS: {
3346                 struct kvm_vcpu_events events;
3347
3348                 kvm_vcpu_ioctl_x86_get_vcpu_events(vcpu, &events);
3349
3350                 r = -EFAULT;
3351                 if (copy_to_user(argp, &events, sizeof(struct kvm_vcpu_events)))
3352                         break;
3353                 r = 0;
3354                 break;
3355         }
3356         case KVM_SET_VCPU_EVENTS: {
3357                 struct kvm_vcpu_events events;
3358
3359                 r = -EFAULT;
3360                 if (copy_from_user(&events, argp, sizeof(struct kvm_vcpu_events)))
3361                         break;
3362
3363                 r = kvm_vcpu_ioctl_x86_set_vcpu_events(vcpu, &events);
3364                 break;
3365         }
3366         case KVM_GET_DEBUGREGS: {
3367                 struct kvm_debugregs dbgregs;
3368
3369                 kvm_vcpu_ioctl_x86_get_debugregs(vcpu, &dbgregs);
3370
3371                 r = -EFAULT;
3372                 if (copy_to_user(argp, &dbgregs,
3373                                  sizeof(struct kvm_debugregs)))
3374                         break;
3375                 r = 0;
3376                 break;
3377         }
3378         case KVM_SET_DEBUGREGS: {
3379                 struct kvm_debugregs dbgregs;
3380
3381                 r = -EFAULT;
3382                 if (copy_from_user(&dbgregs, argp,
3383                                    sizeof(struct kvm_debugregs)))
3384                         break;
3385
3386                 r = kvm_vcpu_ioctl_x86_set_debugregs(vcpu, &dbgregs);
3387                 break;
3388         }
3389         case KVM_GET_XSAVE: {
3390                 u.xsave = kzalloc(sizeof(struct kvm_xsave), GFP_KERNEL);
3391                 r = -ENOMEM;
3392                 if (!u.xsave)
3393                         break;
3394
3395                 kvm_vcpu_ioctl_x86_get_xsave(vcpu, u.xsave);
3396
3397                 r = -EFAULT;
3398                 if (copy_to_user(argp, u.xsave, sizeof(struct kvm_xsave)))
3399                         break;
3400                 r = 0;
3401                 break;
3402         }
3403         case KVM_SET_XSAVE: {
3404                 u.xsave = memdup_user(argp, sizeof(*u.xsave));
3405                 if (IS_ERR(u.xsave))
3406                         return PTR_ERR(u.xsave);
3407
3408                 r = kvm_vcpu_ioctl_x86_set_xsave(vcpu, u.xsave);
3409                 break;
3410         }
3411         case KVM_GET_XCRS: {
3412                 u.xcrs = kzalloc(sizeof(struct kvm_xcrs), GFP_KERNEL);
3413                 r = -ENOMEM;
3414                 if (!u.xcrs)
3415                         break;
3416
3417                 kvm_vcpu_ioctl_x86_get_xcrs(vcpu, u.xcrs);
3418
3419                 r = -EFAULT;
3420                 if (copy_to_user(argp, u.xcrs,
3421                                  sizeof(struct kvm_xcrs)))
3422                         break;
3423                 r = 0;
3424                 break;
3425         }
3426         case KVM_SET_XCRS: {
3427                 u.xcrs = memdup_user(argp, sizeof(*u.xcrs));
3428                 if (IS_ERR(u.xcrs))
3429                         return PTR_ERR(u.xcrs);
3430
3431                 r = kvm_vcpu_ioctl_x86_set_xcrs(vcpu, u.xcrs);
3432                 break;
3433         }
3434         case KVM_SET_TSC_KHZ: {
3435                 u32 user_tsc_khz;
3436
3437                 r = -EINVAL;
3438                 user_tsc_khz = (u32)arg;
3439
3440                 if (user_tsc_khz >= kvm_max_guest_tsc_khz)
3441                         goto out;
3442
3443                 if (user_tsc_khz == 0)
3444                         user_tsc_khz = tsc_khz;
3445
3446                 if (!kvm_set_tsc_khz(vcpu, user_tsc_khz))
3447                         r = 0;
3448
3449                 goto out;
3450         }
3451         case KVM_GET_TSC_KHZ: {
3452                 r = vcpu->arch.virtual_tsc_khz;
3453                 goto out;
3454         }
3455         case KVM_KVMCLOCK_CTRL: {
3456                 r = kvm_set_guest_paused(vcpu);
3457                 goto out;
3458         }
3459         default:
3460                 r = -EINVAL;
3461         }
3462 out:
3463         kfree(u.buffer);
3464         return r;
3465 }
3466
3467 int kvm_arch_vcpu_fault(struct kvm_vcpu *vcpu, struct vm_fault *vmf)
3468 {
3469         return VM_FAULT_SIGBUS;
3470 }
3471
3472 static int kvm_vm_ioctl_set_tss_addr(struct kvm *kvm, unsigned long addr)
3473 {
3474         int ret;
3475
3476         if (addr > (unsigned int)(-3 * PAGE_SIZE))
3477                 return -EINVAL;
3478         ret = kvm_x86_ops->set_tss_addr(kvm, addr);
3479         return ret;
3480 }
3481
3482 static int kvm_vm_ioctl_set_identity_map_addr(struct kvm *kvm,
3483                                               u64 ident_addr)
3484 {
3485         kvm->arch.ept_identity_map_addr = ident_addr;
3486         return 0;
3487 }
3488
3489 static int kvm_vm_ioctl_set_nr_mmu_pages(struct kvm *kvm,
3490                                           u32 kvm_nr_mmu_pages)
3491 {
3492         if (kvm_nr_mmu_pages < KVM_MIN_ALLOC_MMU_PAGES)
3493                 return -EINVAL;
3494
3495         mutex_lock(&kvm->slots_lock);
3496
3497         kvm_mmu_change_mmu_pages(kvm, kvm_nr_mmu_pages);
3498         kvm->arch.n_requested_mmu_pages = kvm_nr_mmu_pages;
3499
3500         mutex_unlock(&kvm->slots_lock);
3501         return 0;
3502 }
3503
3504 static int kvm_vm_ioctl_get_nr_mmu_pages(struct kvm *kvm)
3505 {
3506         return kvm->arch.n_max_mmu_pages;
3507 }
3508
3509 static int kvm_vm_ioctl_get_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3510 {
3511         int r;
3512
3513         r = 0;
3514         switch (chip->chip_id) {
3515         case KVM_IRQCHIP_PIC_MASTER:
3516                 memcpy(&chip->chip.pic,
3517                         &pic_irqchip(kvm)->pics[0],
3518                         sizeof(struct kvm_pic_state));
3519                 break;
3520         case KVM_IRQCHIP_PIC_SLAVE:
3521                 memcpy(&chip->chip.pic,
3522                         &pic_irqchip(kvm)->pics[1],
3523                         sizeof(struct kvm_pic_state));
3524                 break;
3525         case KVM_IRQCHIP_IOAPIC:
3526                 r = kvm_get_ioapic(kvm, &chip->chip.ioapic);
3527                 break;
3528         default:
3529                 r = -EINVAL;
3530                 break;
3531         }
3532         return r;
3533 }
3534
3535 static int kvm_vm_ioctl_set_irqchip(struct kvm *kvm, struct kvm_irqchip *chip)
3536 {
3537         int r;
3538
3539         r = 0;
3540         switch (chip->chip_id) {
3541         case KVM_IRQCHIP_PIC_MASTER:
3542                 spin_lock(&pic_irqchip(kvm)->lock);
3543                 memcpy(&pic_irqchip(kvm)->pics[0],
3544                         &chip->chip.pic,
3545                         sizeof(struct kvm_pic_state));
3546                 spin_unlock(&pic_irqchip(kvm)->lock);
3547                 break;
3548         case KVM_IRQCHIP_PIC_SLAVE:
3549                 spin_lock(&pic_irqchip(kvm)->lock);
3550                 memcpy(&pic_irqchip(kvm)->pics[1],
3551                         &chip->chip.pic,
3552                         sizeof(struct kvm_pic_state));
3553                 spin_unlock(&pic_irqchip(kvm)->lock);
3554                 break;
3555         case KVM_IRQCHIP_IOAPIC:
3556                 r = kvm_set_ioapic(kvm, &chip->chip.ioapic);
3557                 break;
3558         default:
3559                 r = -EINVAL;
3560                 break;
3561         }
3562         kvm_pic_update_irq(pic_irqchip(kvm));
3563         return r;
3564 }
3565
3566 static int kvm_vm_ioctl_get_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3567 {
3568         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3569         memcpy(ps, &kvm->arch.vpit->pit_state, sizeof(struct kvm_pit_state));
3570         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3571         return 0;
3572 }
3573
3574 static int kvm_vm_ioctl_set_pit(struct kvm *kvm, struct kvm_pit_state *ps)
3575 {
3576         int i;
3577         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3578         memcpy(&kvm->arch.vpit->pit_state, ps, sizeof(struct kvm_pit_state));
3579         for (i = 0; i < 3; i++)
3580                 kvm_pit_load_count(kvm, i, ps->channels[i].count, 0);
3581         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3582         return 0;
3583 }
3584
3585 static int kvm_vm_ioctl_get_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3586 {
3587         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3588         memcpy(ps->channels, &kvm->arch.vpit->pit_state.channels,
3589                 sizeof(ps->channels));
3590         ps->flags = kvm->arch.vpit->pit_state.flags;
3591         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3592         memset(&ps->reserved, 0, sizeof(ps->reserved));
3593         return 0;
3594 }
3595
3596 static int kvm_vm_ioctl_set_pit2(struct kvm *kvm, struct kvm_pit_state2 *ps)
3597 {
3598         int start = 0;
3599         int i;
3600         u32 prev_legacy, cur_legacy;
3601         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3602         prev_legacy = kvm->arch.vpit->pit_state.flags & KVM_PIT_FLAGS_HPET_LEGACY;
3603         cur_legacy = ps->flags & KVM_PIT_FLAGS_HPET_LEGACY;
3604         if (!prev_legacy && cur_legacy)
3605                 start = 1;
3606         memcpy(&kvm->arch.vpit->pit_state.channels, &ps->channels,
3607                sizeof(kvm->arch.vpit->pit_state.channels));
3608         kvm->arch.vpit->pit_state.flags = ps->flags;
3609         for (i = 0; i < 3; i++)
3610                 kvm_pit_load_count(kvm, i, kvm->arch.vpit->pit_state.channels[i].count,
3611                                    start && i == 0);
3612         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3613         return 0;
3614 }
3615
3616 static int kvm_vm_ioctl_reinject(struct kvm *kvm,
3617                                  struct kvm_reinject_control *control)
3618 {
3619         if (!kvm->arch.vpit)
3620                 return -ENXIO;
3621         mutex_lock(&kvm->arch.vpit->pit_state.lock);
3622         kvm->arch.vpit->pit_state.reinject = control->pit_reinject;
3623         mutex_unlock(&kvm->arch.vpit->pit_state.lock);
3624         return 0;
3625 }
3626
3627 /**
3628  * kvm_vm_ioctl_get_dirty_log - get and clear the log of dirty pages in a slot
3629  * @kvm: kvm instance
3630  * @log: slot id and address to which we copy the log
3631  *
3632  * Steps 1-4 below provide general overview of dirty page logging. See
3633  * kvm_get_dirty_log_protect() function description for additional details.
3634  *
3635  * We call kvm_get_dirty_log_protect() to handle steps 1-3, upon return we
3636  * always flush the TLB (step 4) even if previous step failed  and the dirty
3637  * bitmap may be corrupt. Regardless of previous outcome the KVM logging API
3638  * does not preclude user space subsequent dirty log read. Flushing TLB ensures
3639  * writes will be marked dirty for next log read.
3640  *
3641  *   1. Take a snapshot of the bit and clear it if needed.
3642  *   2. Write protect the corresponding page.
3643  *   3. Copy the snapshot to the userspace.
3644  *   4. Flush TLB's if needed.
3645  */
3646 int kvm_vm_ioctl_get_dirty_log(struct kvm *kvm, struct kvm_dirty_log *log)
3647 {
3648         bool is_dirty = false;
3649         int r;
3650
3651         mutex_lock(&kvm->slots_lock);
3652
3653         /*
3654          * Flush potentially hardware-cached dirty pages to dirty_bitmap.
3655          */
3656         if (kvm_x86_ops->flush_log_dirty)
3657                 kvm_x86_ops->flush_log_dirty(kvm);
3658
3659         r = kvm_get_dirty_log_protect(kvm, log, &is_dirty);
3660
3661         /*
3662          * All the TLBs can be flushed out of mmu lock, see the comments in
3663          * kvm_mmu_slot_remove_write_access().
3664          */
3665         lockdep_assert_held(&kvm->slots_lock);
3666         if (is_dirty)
3667                 kvm_flush_remote_tlbs(kvm);
3668
3669         mutex_unlock(&kvm->slots_lock);
3670         return r;
3671 }
3672
3673 int kvm_vm_ioctl_irq_line(struct kvm *kvm, struct kvm_irq_level *irq_event,
3674                         bool line_status)
3675 {
3676         if (!irqchip_in_kernel(kvm))
3677                 return -ENXIO;
3678
3679         irq_event->status = kvm_set_irq(kvm, KVM_USERSPACE_IRQ_SOURCE_ID,
3680                                         irq_event->irq, irq_event->level,
3681                                         line_status);
3682         return 0;
3683 }
3684
3685 static int kvm_vm_ioctl_enable_cap(struct kvm *kvm,
3686                                    struct kvm_enable_cap *cap)
3687 {
3688         int r;
3689
3690         if (cap->flags)
3691                 return -EINVAL;
3692
3693         switch (cap->cap) {
3694         case KVM_CAP_DISABLE_QUIRKS:
3695                 kvm->arch.disabled_quirks = cap->args[0];
3696                 r = 0;
3697                 break;
3698         case KVM_CAP_SPLIT_IRQCHIP: {
3699                 mutex_lock(&kvm->lock);
3700                 r = -EINVAL;
3701                 if (cap->args[0] > MAX_NR_RESERVED_IOAPIC_PINS)
3702                         goto split_irqchip_unlock;
3703                 r = -EEXIST;
3704                 if (irqchip_in_kernel(kvm))
3705                         goto split_irqchip_unlock;
3706                 if (atomic_read(&kvm->online_vcpus))
3707                         goto split_irqchip_unlock;
3708                 r = kvm_setup_empty_irq_routing(kvm);
3709                 if (r)
3710                         goto split_irqchip_unlock;
3711                 /* Pairs with irqchip_in_kernel. */
3712                 smp_wmb();
3713                 kvm->arch.irqchip_split = true;
3714                 kvm->arch.nr_reserved_ioapic_pins = cap->args[0];
3715                 r = 0;
3716 split_irqchip_unlock:
3717                 mutex_unlock(&kvm->lock);
3718                 break;
3719         }
3720         default:
3721                 r = -EINVAL;
3722                 break;
3723         }
3724         return r;
3725 }
3726
3727 long kvm_arch_vm_ioctl(struct file *filp,
3728                        unsigned int ioctl, unsigned long arg)
3729 {
3730         struct kvm *kvm = filp->private_data;
3731         void __user *argp = (void __user *)arg;
3732         int r = -ENOTTY;
3733         /*
3734          * This union makes it completely explicit to gcc-3.x
3735          * that these two variables' stack usage should be
3736          * combined, not added together.
3737          */
3738         union {
3739                 struct kvm_pit_state ps;
3740                 struct kvm_pit_state2 ps2;
3741                 struct kvm_pit_config pit_config;
3742         } u;
3743
3744         switch (ioctl) {
3745         case KVM_SET_TSS_ADDR:
3746                 r = kvm_vm_ioctl_set_tss_addr(kvm, arg);
3747                 break;
3748         case KVM_SET_IDENTITY_MAP_ADDR: {
3749                 u64 ident_addr;
3750
3751                 r = -EFAULT;
3752                 if (copy_from_user(&ident_addr, argp, sizeof ident_addr))
3753                         goto out;
3754                 r = kvm_vm_ioctl_set_identity_map_addr(kvm, ident_addr);
3755                 break;
3756         }
3757         case KVM_SET_NR_MMU_PAGES:
3758                 r = kvm_vm_ioctl_set_nr_mmu_pages(kvm, arg);
3759                 break;
3760         case KVM_GET_NR_MMU_PAGES:
3761                 r = kvm_vm_ioctl_get_nr_mmu_pages(kvm);
3762                 break;
3763         case KVM_CREATE_IRQCHIP: {
3764                 struct kvm_pic *vpic;
3765
3766                 mutex_lock(&kvm->lock);
3767                 r = -EEXIST;
3768                 if (kvm->arch.vpic)
3769                         goto create_irqchip_unlock;
3770                 r = -EINVAL;
3771                 if (atomic_read(&kvm->online_vcpus))
3772                         goto create_irqchip_unlock;
3773                 r = -ENOMEM;
3774                 vpic = kvm_create_pic(kvm);
3775                 if (vpic) {
3776                         r = kvm_ioapic_init(kvm);
3777                         if (r) {
3778                                 mutex_lock(&kvm->slots_lock);
3779                                 kvm_destroy_pic(vpic);
3780                                 mutex_unlock(&kvm->slots_lock);
3781                                 goto create_irqchip_unlock;
3782                         }
3783                 } else
3784                         goto create_irqchip_unlock;
3785                 r = kvm_setup_default_irq_routing(kvm);
3786                 if (r) {
3787                         mutex_lock(&kvm->slots_lock);
3788                         mutex_lock(&kvm->irq_lock);
3789                         kvm_ioapic_destroy(kvm);
3790                         kvm_destroy_pic(vpic);
3791                         mutex_unlock(&kvm->irq_lock);
3792                         mutex_unlock(&kvm->slots_lock);
3793                         goto create_irqchip_unlock;
3794                 }
3795                 /* Write kvm->irq_routing before kvm->arch.vpic.  */
3796                 smp_wmb();
3797                 kvm->arch.vpic = vpic;
3798         create_irqchip_unlock:
3799                 mutex_unlock(&kvm->lock);
3800                 break;
3801         }
3802         case KVM_CREATE_PIT:
3803                 u.pit_config.flags = KVM_PIT_SPEAKER_DUMMY;
3804                 goto create_pit;
3805         case KVM_CREATE_PIT2:
3806                 r = -EFAULT;
3807                 if (copy_from_user(&u.pit_config, argp,
3808                                    sizeof(struct kvm_pit_config)))
3809                         goto out;
3810         create_pit:
3811                 mutex_lock(&kvm->slots_lock);
3812                 r = -EEXIST;
3813                 if (kvm->arch.vpit)
3814                         goto create_pit_unlock;
3815                 r = -ENOMEM;
3816                 kvm->arch.vpit = kvm_create_pit(kvm, u.pit_config.flags);
3817                 if (kvm->arch.vpit)
3818                         r = 0;
3819         create_pit_unlock:
3820                 mutex_unlock(&kvm->slots_lock);
3821                 break;
3822         case KVM_GET_IRQCHIP: {
3823                 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3824                 struct kvm_irqchip *chip;
3825
3826                 chip = memdup_user(argp, sizeof(*chip));
3827                 if (IS_ERR(chip)) {
3828                         r = PTR_ERR(chip);
3829                         goto out;
3830                 }
3831
3832                 r = -ENXIO;
3833                 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
3834                         goto get_irqchip_out;
3835                 r = kvm_vm_ioctl_get_irqchip(kvm, chip);
3836                 if (r)
3837                         goto get_irqchip_out;
3838                 r = -EFAULT;
3839                 if (copy_to_user(argp, chip, sizeof *chip))
3840                         goto get_irqchip_out;
3841                 r = 0;
3842         get_irqchip_out:
3843                 kfree(chip);
3844                 break;
3845         }
3846         case KVM_SET_IRQCHIP: {
3847                 /* 0: PIC master, 1: PIC slave, 2: IOAPIC */
3848                 struct kvm_irqchip *chip;
3849
3850                 chip = memdup_user(argp, sizeof(*chip));
3851                 if (IS_ERR(chip)) {
3852                         r = PTR_ERR(chip);
3853                         goto out;
3854                 }
3855
3856                 r = -ENXIO;
3857                 if (!irqchip_in_kernel(kvm) || irqchip_split(kvm))
3858                         goto set_irqchip_out;
3859                 r = kvm_vm_ioctl_set_irqchip(kvm, chip);
3860                 if (r)
3861                         goto set_irqchip_out;
3862                 r = 0;
3863         set_irqchip_out:
3864                 kfree(chip);
3865                 break;
3866         }
3867         case KVM_GET_PIT: {
3868                 r = -EFAULT;
3869                 if (copy_from_user(&u.ps, argp, sizeof(struct kvm_pit_state)))
3870                         goto out;
3871                 r = -ENXIO;
3872                 if (!kvm->arch.vpit)
3873                         goto out;
3874                 r = kvm_vm_ioctl_get_pit(kvm, &u.ps);
3875                 if (r)
3876                         goto out;
3877                 r = -EFAULT;
3878                 if (copy_to_user(argp, &u.ps, sizeof(struct kvm_pit_state)))
3879                         goto out;
3880                 r = 0;
3881                 break;
3882         }
3883         case KVM_SET_PIT: {
3884                 r = -EFAULT;
3885                 if (copy_from_user(&u.ps, argp, sizeof u.ps))
3886                         goto out;
3887                 r = -ENXIO;
3888                 if (!kvm->arch.vpit)
3889                         goto out;
3890                 r = kvm_vm_ioctl_set_pit(kvm, &u.ps);
3891                 break;
3892         }
3893         case KVM_GET_PIT2: {
3894                 r = -ENXIO;
3895                 if (!kvm->arch.vpit)
3896                         goto out;
3897                 r = kvm_vm_ioctl_get_pit2(kvm, &u.ps2);
3898                 if (r)
3899                         goto out;
3900                 r = -EFAULT;
3901                 if (copy_to_user(argp, &u.ps2, sizeof(u.ps2)))
3902                         goto out;
3903                 r = 0;
3904                 break;
3905         }
3906         case KVM_SET_PIT2: {
3907                 r = -EFAULT;
3908                 if (copy_from_user(&u.ps2, argp, sizeof(u.ps2)))
3909                         goto out;
3910                 r = -ENXIO;
3911                 if (!kvm->arch.vpit)
3912                         goto out;
3913                 r = kvm_vm_ioctl_set_pit2(kvm, &u.ps2);
3914                 break;
3915         }
3916         case KVM_REINJECT_CONTROL: {
3917                 struct kvm_reinject_control control;
3918                 r =  -EFAULT;
3919                 if (copy_from_user(&control, argp, sizeof(control)))
3920                         goto out;
3921                 r = kvm_vm_ioctl_reinject(kvm, &control);
3922                 break;
3923         }
3924         case KVM_SET_BOOT_CPU_ID:
3925                 r = 0;
3926                 mutex_lock(&kvm->lock);
3927                 if (atomic_read(&kvm->online_vcpus) != 0)
3928                         r = -EBUSY;
3929                 else
3930                         kvm->arch.bsp_vcpu_id = arg;
3931                 mutex_unlock(&kvm->lock);
3932                 break;
3933         case KVM_XEN_HVM_CONFIG: {
3934                 r = -EFAULT;
3935                 if (copy_from_user(&kvm->arch.xen_hvm_config, argp,
3936                                    sizeof(struct kvm_xen_hvm_config)))
3937                         goto out;
3938                 r = -EINVAL;
3939                 if (kvm->arch.xen_hvm_config.flags)
3940                         goto out;
3941                 r = 0;
3942                 break;
3943         }
3944         case KVM_SET_CLOCK: {
3945                 struct kvm_clock_data user_ns;
3946                 u64 now_ns;
3947                 s64 delta;
3948
3949                 r = -EFAULT;
3950                 if (copy_from_user(&user_ns, argp, sizeof(user_ns)))
3951                         goto out;
3952
3953                 r = -EINVAL;
3954                 if (user_ns.flags)
3955                         goto out;
3956
3957                 r = 0;
3958                 local_irq_disable();
3959                 now_ns = get_kernel_ns();
3960                 delta = user_ns.clock - now_ns;
3961                 local_irq_enable();
3962                 kvm->arch.kvmclock_offset = delta;
3963                 kvm_gen_update_masterclock(kvm);
3964                 break;
3965         }
3966         case KVM_GET_CLOCK: {
3967                 struct kvm_clock_data user_ns;
3968                 u64 now_ns;
3969
3970                 local_irq_disable();
3971                 now_ns = get_kernel_ns();
3972                 user_ns.clock = kvm->arch.kvmclock_offset + now_ns;
3973                 local_irq_enable();
3974                 user_ns.flags = 0;
3975                 memset(&user_ns.pad, 0, sizeof(user_ns.pad));
3976
3977                 r = -EFAULT;
3978                 if (copy_to_user(argp, &user_ns, sizeof(user_ns)))
3979                         goto out;
3980                 r = 0;
3981                 break;
3982         }
3983         case KVM_ENABLE_CAP: {
3984                 struct kvm_enable_cap cap;
3985
3986                 r = -EFAULT;
3987                 if (copy_from_user(&cap, argp, sizeof(cap)))
3988                         goto out;
3989                 r = kvm_vm_ioctl_enable_cap(kvm, &cap);
3990                 break;
3991         }
3992         default:
3993                 r = kvm_vm_ioctl_assigned_device(kvm, ioctl, arg);
3994         }
3995 out:
3996         return r;
3997 }
3998
3999 static void kvm_init_msr_list(void)
4000 {
4001         u32 dummy[2];
4002         unsigned i, j;
4003
4004         for (i = j = 0; i < ARRAY_SIZE(msrs_to_save); i++) {
4005                 if (rdmsr_safe(msrs_to_save[i], &dummy[0], &dummy[1]) < 0)
4006                         continue;
4007
4008                 /*
4009                  * Even MSRs that are valid in the host may not be exposed
4010                  * to the guests in some cases.
4011                  */
4012                 switch (msrs_to_save[i]) {
4013                 case MSR_IA32_BNDCFGS:
4014                         if (!kvm_x86_ops->mpx_supported())
4015                                 continue;
4016                         break;
4017                 case MSR_TSC_AUX:
4018                         if (!kvm_x86_ops->rdtscp_supported())
4019                                 continue;
4020                         break;
4021                 default:
4022                         break;
4023                 }
4024
4025                 if (j < i)
4026                         msrs_to_save[j] = msrs_to_save[i];
4027                 j++;
4028         }
4029         num_msrs_to_save = j;
4030
4031         for (i = j = 0; i < ARRAY_SIZE(emulated_msrs); i++) {
4032                 switch (emulated_msrs[i]) {
4033                 case MSR_IA32_SMBASE:
4034                         if (!kvm_x86_ops->cpu_has_high_real_mode_segbase())
4035                                 continue;
4036                         break;
4037                 default:
4038                         break;
4039                 }
4040
4041                 if (j < i)
4042                         emulated_msrs[j] = emulated_msrs[i];
4043                 j++;
4044         }
4045         num_emulated_msrs = j;
4046 }
4047
4048 static int vcpu_mmio_write(struct kvm_vcpu *vcpu, gpa_t addr, int len,
4049                            const void *v)
4050 {
4051         int handled = 0;
4052         int n;
4053
4054         do {
4055                 n = min(len, 8);
4056                 if (!(vcpu->arch.apic &&
4057                       !kvm_iodevice_write(vcpu, &vcpu->arch.apic->dev, addr, n, v))
4058                     && kvm_io_bus_write(vcpu, KVM_MMIO_BUS, addr, n, v))
4059                         break;
4060                 handled += n;
4061                 addr += n;
4062                 len -= n;
4063                 v += n;
4064         } while (len);
4065
4066         return handled;
4067 }
4068
4069 static int vcpu_mmio_read(struct kvm_vcpu *vcpu, gpa_t addr, int len, void *v)
4070 {
4071         int handled = 0;
4072         int n;
4073
4074         do {
4075                 n = min(len, 8);
4076                 if (!(vcpu->arch.apic &&
4077                       !kvm_iodevice_read(vcpu, &vcpu->arch.apic->dev,
4078                                          addr, n, v))
4079                     && kvm_io_bus_read(vcpu, KVM_MMIO_BUS, addr, n, v))
4080                         break;
4081                 trace_kvm_mmio(KVM_TRACE_MMIO_READ, n, addr, *(u64 *)v);
4082                 handled += n;
4083                 addr += n;
4084                 len -= n;
4085                 v += n;
4086         } while (len);
4087
4088         return handled;
4089 }
4090
4091 static void kvm_set_segment(struct kvm_vcpu *vcpu,
4092                         struct kvm_segment *var, int seg)
4093 {
4094         kvm_x86_ops->set_segment(vcpu, var, seg);
4095 }
4096
4097 void kvm_get_segment(struct kvm_vcpu *vcpu,
4098                      struct kvm_segment *var, int seg)
4099 {
4100         kvm_x86_ops->get_segment(vcpu, var, seg);
4101 }
4102
4103 gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
4104                            struct x86_exception *exception)
4105 {
4106         gpa_t t_gpa;
4107
4108         BUG_ON(!mmu_is_nested(vcpu));
4109
4110         /* NPT walks are always user-walks */
4111         access |= PFERR_USER_MASK;
4112         t_gpa  = vcpu->arch.mmu.gva_to_gpa(vcpu, gpa, access, exception);
4113
4114         return t_gpa;
4115 }
4116
4117 gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
4118                               struct x86_exception *exception)
4119 {
4120         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4121         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4122 }
4123
4124  gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
4125                                 struct x86_exception *exception)
4126 {
4127         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4128         access |= PFERR_FETCH_MASK;
4129         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4130 }
4131
4132 gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
4133                                struct x86_exception *exception)
4134 {
4135         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4136         access |= PFERR_WRITE_MASK;
4137         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4138 }
4139
4140 /* uses this to access any guest's mapped memory without checking CPL */
4141 gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
4142                                 struct x86_exception *exception)
4143 {
4144         return vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, 0, exception);
4145 }
4146
4147 static int kvm_read_guest_virt_helper(gva_t addr, void *val, unsigned int bytes,
4148                                       struct kvm_vcpu *vcpu, u32 access,
4149                                       struct x86_exception *exception)
4150 {
4151         void *data = val;
4152         int r = X86EMUL_CONTINUE;
4153
4154         while (bytes) {
4155                 gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access,
4156                                                             exception);
4157                 unsigned offset = addr & (PAGE_SIZE-1);
4158                 unsigned toread = min(bytes, (unsigned)PAGE_SIZE - offset);
4159                 int ret;
4160
4161                 if (gpa == UNMAPPED_GVA)
4162                         return X86EMUL_PROPAGATE_FAULT;
4163                 ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, data,
4164                                                offset, toread);
4165                 if (ret < 0) {
4166                         r = X86EMUL_IO_NEEDED;
4167                         goto out;
4168                 }
4169
4170                 bytes -= toread;
4171                 data += toread;
4172                 addr += toread;
4173         }
4174 out:
4175         return r;
4176 }
4177
4178 /* used for instruction fetching */
4179 static int kvm_fetch_guest_virt(struct x86_emulate_ctxt *ctxt,
4180                                 gva_t addr, void *val, unsigned int bytes,
4181                                 struct x86_exception *exception)
4182 {
4183         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4184         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4185         unsigned offset;
4186         int ret;
4187
4188         /* Inline kvm_read_guest_virt_helper for speed.  */
4189         gpa_t gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr, access|PFERR_FETCH_MASK,
4190                                                     exception);
4191         if (unlikely(gpa == UNMAPPED_GVA))
4192                 return X86EMUL_PROPAGATE_FAULT;
4193
4194         offset = addr & (PAGE_SIZE-1);
4195         if (WARN_ON(offset + bytes > PAGE_SIZE))
4196                 bytes = (unsigned)PAGE_SIZE - offset;
4197         ret = kvm_vcpu_read_guest_page(vcpu, gpa >> PAGE_SHIFT, val,
4198                                        offset, bytes);
4199         if (unlikely(ret < 0))
4200                 return X86EMUL_IO_NEEDED;
4201
4202         return X86EMUL_CONTINUE;
4203 }
4204
4205 int kvm_read_guest_virt(struct x86_emulate_ctxt *ctxt,
4206                                gva_t addr, void *val, unsigned int bytes,
4207                                struct x86_exception *exception)
4208 {
4209         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4210         u32 access = (kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0;
4211
4212         return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, access,
4213                                           exception);
4214 }
4215 EXPORT_SYMBOL_GPL(kvm_read_guest_virt);
4216
4217 static int kvm_read_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4218                                       gva_t addr, void *val, unsigned int bytes,
4219                                       struct x86_exception *exception)
4220 {
4221         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4222         return kvm_read_guest_virt_helper(addr, val, bytes, vcpu, 0, exception);
4223 }
4224
4225 static int kvm_read_guest_phys_system(struct x86_emulate_ctxt *ctxt,
4226                 unsigned long addr, void *val, unsigned int bytes)
4227 {
4228         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4229         int r = kvm_vcpu_read_guest(vcpu, addr, val, bytes);
4230
4231         return r < 0 ? X86EMUL_IO_NEEDED : X86EMUL_CONTINUE;
4232 }
4233
4234 int kvm_write_guest_virt_system(struct x86_emulate_ctxt *ctxt,
4235                                        gva_t addr, void *val,
4236                                        unsigned int bytes,
4237                                        struct x86_exception *exception)
4238 {
4239         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4240         void *data = val;
4241         int r = X86EMUL_CONTINUE;
4242
4243         while (bytes) {
4244                 gpa_t gpa =  vcpu->arch.walk_mmu->gva_to_gpa(vcpu, addr,
4245                                                              PFERR_WRITE_MASK,
4246                                                              exception);
4247                 unsigned offset = addr & (PAGE_SIZE-1);
4248                 unsigned towrite = min(bytes, (unsigned)PAGE_SIZE - offset);
4249                 int ret;
4250
4251                 if (gpa == UNMAPPED_GVA)
4252                         return X86EMUL_PROPAGATE_FAULT;
4253                 ret = kvm_vcpu_write_guest(vcpu, gpa, data, towrite);
4254                 if (ret < 0) {
4255                         r = X86EMUL_IO_NEEDED;
4256                         goto out;
4257                 }
4258
4259                 bytes -= towrite;
4260                 data += towrite;
4261                 addr += towrite;
4262         }
4263 out:
4264         return r;
4265 }
4266 EXPORT_SYMBOL_GPL(kvm_write_guest_virt_system);
4267
4268 static int vcpu_mmio_gva_to_gpa(struct kvm_vcpu *vcpu, unsigned long gva,
4269                                 gpa_t *gpa, struct x86_exception *exception,
4270                                 bool write)
4271 {
4272         u32 access = ((kvm_x86_ops->get_cpl(vcpu) == 3) ? PFERR_USER_MASK : 0)
4273                 | (write ? PFERR_WRITE_MASK : 0);
4274
4275         if (vcpu_match_mmio_gva(vcpu, gva)
4276             && !permission_fault(vcpu, vcpu->arch.walk_mmu,
4277                                  vcpu->arch.access, access)) {
4278                 *gpa = vcpu->arch.mmio_gfn << PAGE_SHIFT |
4279                                         (gva & (PAGE_SIZE - 1));
4280                 trace_vcpu_match_mmio(gva, *gpa, write, false);
4281                 return 1;
4282         }
4283
4284         *gpa = vcpu->arch.walk_mmu->gva_to_gpa(vcpu, gva, access, exception);
4285
4286         if (*gpa == UNMAPPED_GVA)
4287                 return -1;
4288
4289         /* For APIC access vmexit */
4290         if ((*gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4291                 return 1;
4292
4293         if (vcpu_match_mmio_gpa(vcpu, *gpa)) {
4294                 trace_vcpu_match_mmio(gva, *gpa, write, true);
4295                 return 1;
4296         }
4297
4298         return 0;
4299 }
4300
4301 int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
4302                         const void *val, int bytes)
4303 {
4304         int ret;
4305
4306         ret = kvm_vcpu_write_guest(vcpu, gpa, val, bytes);
4307         if (ret < 0)
4308                 return 0;
4309         kvm_mmu_pte_write(vcpu, gpa, val, bytes);
4310         return 1;
4311 }
4312
4313 struct read_write_emulator_ops {
4314         int (*read_write_prepare)(struct kvm_vcpu *vcpu, void *val,
4315                                   int bytes);
4316         int (*read_write_emulate)(struct kvm_vcpu *vcpu, gpa_t gpa,
4317                                   void *val, int bytes);
4318         int (*read_write_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4319                                int bytes, void *val);
4320         int (*read_write_exit_mmio)(struct kvm_vcpu *vcpu, gpa_t gpa,
4321                                     void *val, int bytes);
4322         bool write;
4323 };
4324
4325 static int read_prepare(struct kvm_vcpu *vcpu, void *val, int bytes)
4326 {
4327         if (vcpu->mmio_read_completed) {
4328                 trace_kvm_mmio(KVM_TRACE_MMIO_READ, bytes,
4329                                vcpu->mmio_fragments[0].gpa, *(u64 *)val);
4330                 vcpu->mmio_read_completed = 0;
4331                 return 1;
4332         }
4333
4334         return 0;
4335 }
4336
4337 static int read_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4338                         void *val, int bytes)
4339 {
4340         return !kvm_vcpu_read_guest(vcpu, gpa, val, bytes);
4341 }
4342
4343 static int write_emulate(struct kvm_vcpu *vcpu, gpa_t gpa,
4344                          void *val, int bytes)
4345 {
4346         return emulator_write_phys(vcpu, gpa, val, bytes);
4347 }
4348
4349 static int write_mmio(struct kvm_vcpu *vcpu, gpa_t gpa, int bytes, void *val)
4350 {
4351         trace_kvm_mmio(KVM_TRACE_MMIO_WRITE, bytes, gpa, *(u64 *)val);
4352         return vcpu_mmio_write(vcpu, gpa, bytes, val);
4353 }
4354
4355 static int read_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4356                           void *val, int bytes)
4357 {
4358         trace_kvm_mmio(KVM_TRACE_MMIO_READ_UNSATISFIED, bytes, gpa, 0);
4359         return X86EMUL_IO_NEEDED;
4360 }
4361
4362 static int write_exit_mmio(struct kvm_vcpu *vcpu, gpa_t gpa,
4363                            void *val, int bytes)
4364 {
4365         struct kvm_mmio_fragment *frag = &vcpu->mmio_fragments[0];
4366
4367         memcpy(vcpu->run->mmio.data, frag->data, min(8u, frag->len));
4368         return X86EMUL_CONTINUE;
4369 }
4370
4371 static const struct read_write_emulator_ops read_emultor = {
4372         .read_write_prepare = read_prepare,
4373         .read_write_emulate = read_emulate,
4374         .read_write_mmio = vcpu_mmio_read,
4375         .read_write_exit_mmio = read_exit_mmio,
4376 };
4377
4378 static const struct read_write_emulator_ops write_emultor = {
4379         .read_write_emulate = write_emulate,
4380         .read_write_mmio = write_mmio,
4381         .read_write_exit_mmio = write_exit_mmio,
4382         .write = true,
4383 };
4384
4385 static int emulator_read_write_onepage(unsigned long addr, void *val,
4386                                        unsigned int bytes,
4387                                        struct x86_exception *exception,
4388                                        struct kvm_vcpu *vcpu,
4389                                        const struct read_write_emulator_ops *ops)
4390 {
4391         gpa_t gpa;
4392         int handled, ret;
4393         bool write = ops->write;
4394         struct kvm_mmio_fragment *frag;
4395
4396         ret = vcpu_mmio_gva_to_gpa(vcpu, addr, &gpa, exception, write);
4397
4398         if (ret < 0)
4399                 return X86EMUL_PROPAGATE_FAULT;
4400
4401         /* For APIC access vmexit */
4402         if (ret)
4403                 goto mmio;
4404
4405         if (ops->read_write_emulate(vcpu, gpa, val, bytes))
4406                 return X86EMUL_CONTINUE;
4407
4408 mmio:
4409         /*
4410          * Is this MMIO handled locally?
4411          */
4412         handled = ops->read_write_mmio(vcpu, gpa, bytes, val);
4413         if (handled == bytes)
4414                 return X86EMUL_CONTINUE;
4415
4416         gpa += handled;
4417         bytes -= handled;
4418         val += handled;
4419
4420         WARN_ON(vcpu->mmio_nr_fragments >= KVM_MAX_MMIO_FRAGMENTS);
4421         frag = &vcpu->mmio_fragments[vcpu->mmio_nr_fragments++];
4422         frag->gpa = gpa;
4423         frag->data = val;
4424         frag->len = bytes;
4425         return X86EMUL_CONTINUE;
4426 }
4427
4428 static int emulator_read_write(struct x86_emulate_ctxt *ctxt,
4429                         unsigned long addr,
4430                         void *val, unsigned int bytes,
4431                         struct x86_exception *exception,
4432                         const struct read_write_emulator_ops *ops)
4433 {
4434         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4435         gpa_t gpa;
4436         int rc;
4437
4438         if (ops->read_write_prepare &&
4439                   ops->read_write_prepare(vcpu, val, bytes))
4440                 return X86EMUL_CONTINUE;
4441
4442         vcpu->mmio_nr_fragments = 0;
4443
4444         /* Crossing a page boundary? */
4445         if (((addr + bytes - 1) ^ addr) & PAGE_MASK) {
4446                 int now;
4447
4448                 now = -addr & ~PAGE_MASK;
4449                 rc = emulator_read_write_onepage(addr, val, now, exception,
4450                                                  vcpu, ops);
4451
4452                 if (rc != X86EMUL_CONTINUE)
4453                         return rc;
4454                 addr += now;
4455                 if (ctxt->mode != X86EMUL_MODE_PROT64)
4456                         addr = (u32)addr;
4457                 val += now;
4458                 bytes -= now;
4459         }
4460
4461         rc = emulator_read_write_onepage(addr, val, bytes, exception,
4462                                          vcpu, ops);
4463         if (rc != X86EMUL_CONTINUE)
4464                 return rc;
4465
4466         if (!vcpu->mmio_nr_fragments)
4467                 return rc;
4468
4469         gpa = vcpu->mmio_fragments[0].gpa;
4470
4471         vcpu->mmio_needed = 1;
4472         vcpu->mmio_cur_fragment = 0;
4473
4474         vcpu->run->mmio.len = min(8u, vcpu->mmio_fragments[0].len);
4475         vcpu->run->mmio.is_write = vcpu->mmio_is_write = ops->write;
4476         vcpu->run->exit_reason = KVM_EXIT_MMIO;
4477         vcpu->run->mmio.phys_addr = gpa;
4478
4479         return ops->read_write_exit_mmio(vcpu, gpa, val, bytes);
4480 }
4481
4482 static int emulator_read_emulated(struct x86_emulate_ctxt *ctxt,
4483                                   unsigned long addr,
4484                                   void *val,
4485                                   unsigned int bytes,
4486                                   struct x86_exception *exception)
4487 {
4488         return emulator_read_write(ctxt, addr, val, bytes,
4489                                    exception, &read_emultor);
4490 }
4491
4492 static int emulator_write_emulated(struct x86_emulate_ctxt *ctxt,
4493                             unsigned long addr,
4494                             const void *val,
4495                             unsigned int bytes,
4496                             struct x86_exception *exception)
4497 {
4498         return emulator_read_write(ctxt, addr, (void *)val, bytes,
4499                                    exception, &write_emultor);
4500 }
4501
4502 #define CMPXCHG_TYPE(t, ptr, old, new) \
4503         (cmpxchg((t *)(ptr), *(t *)(old), *(t *)(new)) == *(t *)(old))
4504
4505 #ifdef CONFIG_X86_64
4506 #  define CMPXCHG64(ptr, old, new) CMPXCHG_TYPE(u64, ptr, old, new)
4507 #else
4508 #  define CMPXCHG64(ptr, old, new) \
4509         (cmpxchg64((u64 *)(ptr), *(u64 *)(old), *(u64 *)(new)) == *(u64 *)(old))
4510 #endif
4511
4512 static int emulator_cmpxchg_emulated(struct x86_emulate_ctxt *ctxt,
4513                                      unsigned long addr,
4514                                      const void *old,
4515                                      const void *new,
4516                                      unsigned int bytes,
4517                                      struct x86_exception *exception)
4518 {
4519         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4520         gpa_t gpa;
4521         struct page *page;
4522         char *kaddr;
4523         bool exchanged;
4524
4525         /* guests cmpxchg8b have to be emulated atomically */
4526         if (bytes > 8 || (bytes & (bytes - 1)))
4527                 goto emul_write;
4528
4529         gpa = kvm_mmu_gva_to_gpa_write(vcpu, addr, NULL);
4530
4531         if (gpa == UNMAPPED_GVA ||
4532             (gpa & PAGE_MASK) == APIC_DEFAULT_PHYS_BASE)
4533                 goto emul_write;
4534
4535         if (((gpa + bytes - 1) & PAGE_MASK) != (gpa & PAGE_MASK))
4536                 goto emul_write;
4537
4538         page = kvm_vcpu_gfn_to_page(vcpu, gpa >> PAGE_SHIFT);
4539         if (is_error_page(page))
4540                 goto emul_write;
4541
4542         kaddr = kmap_atomic(page);
4543         kaddr += offset_in_page(gpa);
4544         switch (bytes) {
4545         case 1:
4546                 exchanged = CMPXCHG_TYPE(u8, kaddr, old, new);
4547                 break;
4548         case 2:
4549                 exchanged = CMPXCHG_TYPE(u16, kaddr, old, new);
4550                 break;
4551         case 4:
4552                 exchanged = CMPXCHG_TYPE(u32, kaddr, old, new);
4553                 break;
4554         case 8:
4555                 exchanged = CMPXCHG64(kaddr, old, new);
4556                 break;
4557         default:
4558                 BUG();
4559         }
4560         kunmap_atomic(kaddr);
4561         kvm_release_page_dirty(page);
4562
4563         if (!exchanged)
4564                 return X86EMUL_CMPXCHG_FAILED;
4565
4566         kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
4567         kvm_mmu_pte_write(vcpu, gpa, new, bytes);
4568
4569         return X86EMUL_CONTINUE;
4570
4571 emul_write:
4572         printk_once(KERN_WARNING "kvm: emulating exchange as write\n");
4573
4574         return emulator_write_emulated(ctxt, addr, new, bytes, exception);
4575 }
4576
4577 static int kernel_pio(struct kvm_vcpu *vcpu, void *pd)
4578 {
4579         /* TODO: String I/O for in kernel device */
4580         int r;
4581
4582         if (vcpu->arch.pio.in)
4583                 r = kvm_io_bus_read(vcpu, KVM_PIO_BUS, vcpu->arch.pio.port,
4584                                     vcpu->arch.pio.size, pd);
4585         else
4586                 r = kvm_io_bus_write(vcpu, KVM_PIO_BUS,
4587                                      vcpu->arch.pio.port, vcpu->arch.pio.size,
4588                                      pd);
4589         return r;
4590 }
4591
4592 static int emulator_pio_in_out(struct kvm_vcpu *vcpu, int size,
4593                                unsigned short port, void *val,
4594                                unsigned int count, bool in)
4595 {
4596         vcpu->arch.pio.port = port;
4597         vcpu->arch.pio.in = in;
4598         vcpu->arch.pio.count  = count;
4599         vcpu->arch.pio.size = size;
4600
4601         if (!kernel_pio(vcpu, vcpu->arch.pio_data)) {
4602                 vcpu->arch.pio.count = 0;
4603                 return 1;
4604         }
4605
4606         vcpu->run->exit_reason = KVM_EXIT_IO;
4607         vcpu->run->io.direction = in ? KVM_EXIT_IO_IN : KVM_EXIT_IO_OUT;
4608         vcpu->run->io.size = size;
4609         vcpu->run->io.data_offset = KVM_PIO_PAGE_OFFSET * PAGE_SIZE;
4610         vcpu->run->io.count = count;
4611         vcpu->run->io.port = port;
4612
4613         return 0;
4614 }
4615
4616 static int emulator_pio_in_emulated(struct x86_emulate_ctxt *ctxt,
4617                                     int size, unsigned short port, void *val,
4618                                     unsigned int count)
4619 {
4620         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4621         int ret;
4622
4623         if (vcpu->arch.pio.count)
4624                 goto data_avail;
4625
4626         ret = emulator_pio_in_out(vcpu, size, port, val, count, true);
4627         if (ret) {
4628 data_avail:
4629                 memcpy(val, vcpu->arch.pio_data, size * count);
4630                 trace_kvm_pio(KVM_PIO_IN, port, size, count, vcpu->arch.pio_data);
4631                 vcpu->arch.pio.count = 0;
4632                 return 1;
4633         }
4634
4635         return 0;
4636 }
4637
4638 static int emulator_pio_out_emulated(struct x86_emulate_ctxt *ctxt,
4639                                      int size, unsigned short port,
4640                                      const void *val, unsigned int count)
4641 {
4642         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4643
4644         memcpy(vcpu->arch.pio_data, val, size * count);
4645         trace_kvm_pio(KVM_PIO_OUT, port, size, count, vcpu->arch.pio_data);
4646         return emulator_pio_in_out(vcpu, size, port, (void *)val, count, false);
4647 }
4648
4649 static unsigned long get_segment_base(struct kvm_vcpu *vcpu, int seg)
4650 {
4651         return kvm_x86_ops->get_segment_base(vcpu, seg);
4652 }
4653
4654 static void emulator_invlpg(struct x86_emulate_ctxt *ctxt, ulong address)
4655 {
4656         kvm_mmu_invlpg(emul_to_vcpu(ctxt), address);
4657 }
4658
4659 int kvm_emulate_wbinvd_noskip(struct kvm_vcpu *vcpu)
4660 {
4661         if (!need_emulate_wbinvd(vcpu))
4662                 return X86EMUL_CONTINUE;
4663
4664         if (kvm_x86_ops->has_wbinvd_exit()) {
4665                 int cpu = get_cpu();
4666
4667                 cpumask_set_cpu(cpu, vcpu->arch.wbinvd_dirty_mask);
4668                 smp_call_function_many(vcpu->arch.wbinvd_dirty_mask,
4669                                 wbinvd_ipi, NULL, 1);
4670                 put_cpu();
4671                 cpumask_clear(vcpu->arch.wbinvd_dirty_mask);
4672         } else
4673                 wbinvd();
4674         return X86EMUL_CONTINUE;
4675 }
4676
4677 int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu)
4678 {
4679         kvm_x86_ops->skip_emulated_instruction(vcpu);
4680         return kvm_emulate_wbinvd_noskip(vcpu);
4681 }
4682 EXPORT_SYMBOL_GPL(kvm_emulate_wbinvd);
4683
4684
4685
4686 static void emulator_wbinvd(struct x86_emulate_ctxt *ctxt)
4687 {
4688         kvm_emulate_wbinvd_noskip(emul_to_vcpu(ctxt));
4689 }
4690
4691 static int emulator_get_dr(struct x86_emulate_ctxt *ctxt, int dr,
4692                            unsigned long *dest)
4693 {
4694         return kvm_get_dr(emul_to_vcpu(ctxt), dr, dest);
4695 }
4696
4697 static int emulator_set_dr(struct x86_emulate_ctxt *ctxt, int dr,
4698                            unsigned long value)
4699 {
4700
4701         return __kvm_set_dr(emul_to_vcpu(ctxt), dr, value);
4702 }
4703
4704 static u64 mk_cr_64(u64 curr_cr, u32 new_val)
4705 {
4706         return (curr_cr & ~((1ULL << 32) - 1)) | new_val;
4707 }
4708
4709 static unsigned long emulator_get_cr(struct x86_emulate_ctxt *ctxt, int cr)
4710 {
4711         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4712         unsigned long value;
4713
4714         switch (cr) {
4715         case 0:
4716                 value = kvm_read_cr0(vcpu);
4717                 break;
4718         case 2:
4719                 value = vcpu->arch.cr2;
4720                 break;
4721         case 3:
4722                 value = kvm_read_cr3(vcpu);
4723                 break;
4724         case 4:
4725                 value = kvm_read_cr4(vcpu);
4726                 break;
4727         case 8:
4728                 value = kvm_get_cr8(vcpu);
4729                 break;
4730         default:
4731                 kvm_err("%s: unexpected cr %u\n", __func__, cr);
4732                 return 0;
4733         }
4734
4735         return value;
4736 }
4737
4738 static int emulator_set_cr(struct x86_emulate_ctxt *ctxt, int cr, ulong val)
4739 {
4740         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4741         int res = 0;
4742
4743         switch (cr) {
4744         case 0:
4745                 res = kvm_set_cr0(vcpu, mk_cr_64(kvm_read_cr0(vcpu), val));
4746                 break;
4747         case 2:
4748                 vcpu->arch.cr2 = val;
4749                 break;
4750         case 3:
4751                 res = kvm_set_cr3(vcpu, val);
4752                 break;
4753         case 4:
4754                 res = kvm_set_cr4(vcpu, mk_cr_64(kvm_read_cr4(vcpu), val));
4755                 break;
4756         case 8:
4757                 res = kvm_set_cr8(vcpu, val);
4758                 break;
4759         default:
4760                 kvm_err("%s: unexpected cr %u\n", __func__, cr);
4761                 res = -1;
4762         }
4763
4764         return res;
4765 }
4766
4767 static int emulator_get_cpl(struct x86_emulate_ctxt *ctxt)
4768 {
4769         return kvm_x86_ops->get_cpl(emul_to_vcpu(ctxt));
4770 }
4771
4772 static void emulator_get_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4773 {
4774         kvm_x86_ops->get_gdt(emul_to_vcpu(ctxt), dt);
4775 }
4776
4777 static void emulator_get_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4778 {
4779         kvm_x86_ops->get_idt(emul_to_vcpu(ctxt), dt);
4780 }
4781
4782 static void emulator_set_gdt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4783 {
4784         kvm_x86_ops->set_gdt(emul_to_vcpu(ctxt), dt);
4785 }
4786
4787 static void emulator_set_idt(struct x86_emulate_ctxt *ctxt, struct desc_ptr *dt)
4788 {
4789         kvm_x86_ops->set_idt(emul_to_vcpu(ctxt), dt);
4790 }
4791
4792 static unsigned long emulator_get_cached_segment_base(
4793         struct x86_emulate_ctxt *ctxt, int seg)
4794 {
4795         return get_segment_base(emul_to_vcpu(ctxt), seg);
4796 }
4797
4798 static bool emulator_get_segment(struct x86_emulate_ctxt *ctxt, u16 *selector,
4799                                  struct desc_struct *desc, u32 *base3,
4800                                  int seg)
4801 {
4802         struct kvm_segment var;
4803
4804         kvm_get_segment(emul_to_vcpu(ctxt), &var, seg);
4805         *selector = var.selector;
4806
4807         if (var.unusable) {
4808                 memset(desc, 0, sizeof(*desc));
4809                 return false;
4810         }
4811
4812         if (var.g)
4813                 var.limit >>= 12;
4814         set_desc_limit(desc, var.limit);
4815         set_desc_base(desc, (unsigned long)var.base);
4816 #ifdef CONFIG_X86_64
4817         if (base3)
4818                 *base3 = var.base >> 32;
4819 #endif
4820         desc->type = var.type;
4821         desc->s = var.s;
4822         desc->dpl = var.dpl;
4823         desc->p = var.present;
4824         desc->avl = var.avl;
4825         desc->l = var.l;
4826         desc->d = var.db;
4827         desc->g = var.g;
4828
4829         return true;
4830 }
4831
4832 static void emulator_set_segment(struct x86_emulate_ctxt *ctxt, u16 selector,
4833                                  struct desc_struct *desc, u32 base3,
4834                                  int seg)
4835 {
4836         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4837         struct kvm_segment var;
4838
4839         var.selector = selector;
4840         var.base = get_desc_base(desc);
4841 #ifdef CONFIG_X86_64
4842         var.base |= ((u64)base3) << 32;
4843 #endif
4844         var.limit = get_desc_limit(desc);
4845         if (desc->g)
4846                 var.limit = (var.limit << 12) | 0xfff;
4847         var.type = desc->type;
4848         var.dpl = desc->dpl;
4849         var.db = desc->d;
4850         var.s = desc->s;
4851         var.l = desc->l;
4852         var.g = desc->g;
4853         var.avl = desc->avl;
4854         var.present = desc->p;
4855         var.unusable = !var.present;
4856         var.padding = 0;
4857
4858         kvm_set_segment(vcpu, &var, seg);
4859         return;
4860 }
4861
4862 static int emulator_get_msr(struct x86_emulate_ctxt *ctxt,
4863                             u32 msr_index, u64 *pdata)
4864 {
4865         struct msr_data msr;
4866         int r;
4867
4868         msr.index = msr_index;
4869         msr.host_initiated = false;
4870         r = kvm_get_msr(emul_to_vcpu(ctxt), &msr);
4871         if (r)
4872                 return r;
4873
4874         *pdata = msr.data;
4875         return 0;
4876 }
4877
4878 static int emulator_set_msr(struct x86_emulate_ctxt *ctxt,
4879                             u32 msr_index, u64 data)
4880 {
4881         struct msr_data msr;
4882
4883         msr.data = data;
4884         msr.index = msr_index;
4885         msr.host_initiated = false;
4886         return kvm_set_msr(emul_to_vcpu(ctxt), &msr);
4887 }
4888
4889 static u64 emulator_get_smbase(struct x86_emulate_ctxt *ctxt)
4890 {
4891         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4892
4893         return vcpu->arch.smbase;
4894 }
4895
4896 static void emulator_set_smbase(struct x86_emulate_ctxt *ctxt, u64 smbase)
4897 {
4898         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
4899
4900         vcpu->arch.smbase = smbase;
4901 }
4902
4903 static int emulator_check_pmc(struct x86_emulate_ctxt *ctxt,
4904                               u32 pmc)
4905 {
4906         return kvm_pmu_is_valid_msr_idx(emul_to_vcpu(ctxt), pmc);
4907 }
4908
4909 static int emulator_read_pmc(struct x86_emulate_ctxt *ctxt,
4910                              u32 pmc, u64 *pdata)
4911 {
4912         return kvm_pmu_rdpmc(emul_to_vcpu(ctxt), pmc, pdata);
4913 }
4914
4915 static void emulator_halt(struct x86_emulate_ctxt *ctxt)
4916 {
4917         emul_to_vcpu(ctxt)->arch.halt_request = 1;
4918 }
4919
4920 static void emulator_get_fpu(struct x86_emulate_ctxt *ctxt)
4921 {
4922         preempt_disable();
4923         kvm_load_guest_fpu(emul_to_vcpu(ctxt));
4924         /*
4925          * CR0.TS may reference the host fpu state, not the guest fpu state,
4926          * so it may be clear at this point.
4927          */
4928         clts();
4929 }
4930
4931 static void emulator_put_fpu(struct x86_emulate_ctxt *ctxt)
4932 {
4933         preempt_enable();
4934 }
4935
4936 static int emulator_intercept(struct x86_emulate_ctxt *ctxt,
4937                               struct x86_instruction_info *info,
4938                               enum x86_intercept_stage stage)
4939 {
4940         return kvm_x86_ops->check_intercept(emul_to_vcpu(ctxt), info, stage);
4941 }
4942
4943 static void emulator_get_cpuid(struct x86_emulate_ctxt *ctxt,
4944                                u32 *eax, u32 *ebx, u32 *ecx, u32 *edx)
4945 {
4946         kvm_cpuid(emul_to_vcpu(ctxt), eax, ebx, ecx, edx);
4947 }
4948
4949 static ulong emulator_read_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg)
4950 {
4951         return kvm_register_read(emul_to_vcpu(ctxt), reg);
4952 }
4953
4954 static void emulator_write_gpr(struct x86_emulate_ctxt *ctxt, unsigned reg, ulong val)
4955 {
4956         kvm_register_write(emul_to_vcpu(ctxt), reg, val);
4957 }
4958
4959 static void emulator_set_nmi_mask(struct x86_emulate_ctxt *ctxt, bool masked)
4960 {
4961         kvm_x86_ops->set_nmi_mask(emul_to_vcpu(ctxt), masked);
4962 }
4963
4964 static const struct x86_emulate_ops emulate_ops = {
4965         .read_gpr            = emulator_read_gpr,
4966         .write_gpr           = emulator_write_gpr,
4967         .read_std            = kvm_read_guest_virt_system,
4968         .write_std           = kvm_write_guest_virt_system,
4969         .read_phys           = kvm_read_guest_phys_system,
4970         .fetch               = kvm_fetch_guest_virt,
4971         .read_emulated       = emulator_read_emulated,
4972         .write_emulated      = emulator_write_emulated,
4973         .cmpxchg_emulated    = emulator_cmpxchg_emulated,
4974         .invlpg              = emulator_invlpg,
4975         .pio_in_emulated     = emulator_pio_in_emulated,
4976         .pio_out_emulated    = emulator_pio_out_emulated,
4977         .get_segment         = emulator_get_segment,
4978         .set_segment         = emulator_set_segment,
4979         .get_cached_segment_base = emulator_get_cached_segment_base,
4980         .get_gdt             = emulator_get_gdt,
4981         .get_idt             = emulator_get_idt,
4982         .set_gdt             = emulator_set_gdt,
4983         .set_idt             = emulator_set_idt,
4984         .get_cr              = emulator_get_cr,
4985         .set_cr              = emulator_set_cr,
4986         .cpl                 = emulator_get_cpl,
4987         .get_dr              = emulator_get_dr,
4988         .set_dr              = emulator_set_dr,
4989         .get_smbase          = emulator_get_smbase,
4990         .set_smbase          = emulator_set_smbase,
4991         .set_msr             = emulator_set_msr,
4992         .get_msr             = emulator_get_msr,
4993         .check_pmc           = emulator_check_pmc,
4994         .read_pmc            = emulator_read_pmc,
4995         .halt                = emulator_halt,
4996         .wbinvd              = emulator_wbinvd,
4997         .fix_hypercall       = emulator_fix_hypercall,
4998         .get_fpu             = emulator_get_fpu,
4999         .put_fpu             = emulator_put_fpu,
5000         .intercept           = emulator_intercept,
5001         .get_cpuid           = emulator_get_cpuid,
5002         .set_nmi_mask        = emulator_set_nmi_mask,
5003 };
5004
5005 static void toggle_interruptibility(struct kvm_vcpu *vcpu, u32 mask)
5006 {
5007         u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(vcpu);
5008         /*
5009          * an sti; sti; sequence only disable interrupts for the first
5010          * instruction. So, if the last instruction, be it emulated or
5011          * not, left the system with the INT_STI flag enabled, it
5012          * means that the last instruction is an sti. We should not
5013          * leave the flag on in this case. The same goes for mov ss
5014          */
5015         if (int_shadow & mask)
5016                 mask = 0;
5017         if (unlikely(int_shadow || mask)) {
5018                 kvm_x86_ops->set_interrupt_shadow(vcpu, mask);
5019                 if (!mask)
5020                         kvm_make_request(KVM_REQ_EVENT, vcpu);
5021         }
5022 }
5023
5024 static bool inject_emulated_exception(struct kvm_vcpu *vcpu)
5025 {
5026         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5027         if (ctxt->exception.vector == PF_VECTOR)
5028                 return kvm_propagate_fault(vcpu, &ctxt->exception);
5029
5030         if (ctxt->exception.error_code_valid)
5031                 kvm_queue_exception_e(vcpu, ctxt->exception.vector,
5032                                       ctxt->exception.error_code);
5033         else
5034                 kvm_queue_exception(vcpu, ctxt->exception.vector);
5035         return false;
5036 }
5037
5038 static void init_emulate_ctxt(struct kvm_vcpu *vcpu)
5039 {
5040         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5041         int cs_db, cs_l;
5042
5043         kvm_x86_ops->get_cs_db_l_bits(vcpu, &cs_db, &cs_l);
5044
5045         ctxt->eflags = kvm_get_rflags(vcpu);
5046         ctxt->eip = kvm_rip_read(vcpu);
5047         ctxt->mode = (!is_protmode(vcpu))               ? X86EMUL_MODE_REAL :
5048                      (ctxt->eflags & X86_EFLAGS_VM)     ? X86EMUL_MODE_VM86 :
5049                      (cs_l && is_long_mode(vcpu))       ? X86EMUL_MODE_PROT64 :
5050                      cs_db                              ? X86EMUL_MODE_PROT32 :
5051                                                           X86EMUL_MODE_PROT16;
5052         BUILD_BUG_ON(HF_GUEST_MASK != X86EMUL_GUEST_MASK);
5053         BUILD_BUG_ON(HF_SMM_MASK != X86EMUL_SMM_MASK);
5054         BUILD_BUG_ON(HF_SMM_INSIDE_NMI_MASK != X86EMUL_SMM_INSIDE_NMI_MASK);
5055         ctxt->emul_flags = vcpu->arch.hflags;
5056
5057         init_decode_cache(ctxt);
5058         vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
5059 }
5060
5061 int kvm_inject_realmode_interrupt(struct kvm_vcpu *vcpu, int irq, int inc_eip)
5062 {
5063         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5064         int ret;
5065
5066         init_emulate_ctxt(vcpu);
5067
5068         ctxt->op_bytes = 2;
5069         ctxt->ad_bytes = 2;
5070         ctxt->_eip = ctxt->eip + inc_eip;
5071         ret = emulate_int_real(ctxt, irq);
5072
5073         if (ret != X86EMUL_CONTINUE)
5074                 return EMULATE_FAIL;
5075
5076         ctxt->eip = ctxt->_eip;
5077         kvm_rip_write(vcpu, ctxt->eip);
5078         kvm_set_rflags(vcpu, ctxt->eflags);
5079
5080         if (irq == NMI_VECTOR)
5081                 vcpu->arch.nmi_pending = 0;
5082         else
5083                 vcpu->arch.interrupt.pending = false;
5084
5085         return EMULATE_DONE;
5086 }
5087 EXPORT_SYMBOL_GPL(kvm_inject_realmode_interrupt);
5088
5089 static int handle_emulation_failure(struct kvm_vcpu *vcpu)
5090 {
5091         int r = EMULATE_DONE;
5092
5093         ++vcpu->stat.insn_emulation_fail;
5094         trace_kvm_emulate_insn_failed(vcpu);
5095         if (!is_guest_mode(vcpu) && kvm_x86_ops->get_cpl(vcpu) == 0) {
5096                 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5097                 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5098                 vcpu->run->internal.ndata = 0;
5099                 r = EMULATE_FAIL;
5100         }
5101         kvm_queue_exception(vcpu, UD_VECTOR);
5102
5103         return r;
5104 }
5105
5106 static bool reexecute_instruction(struct kvm_vcpu *vcpu, gva_t cr2,
5107                                   bool write_fault_to_shadow_pgtable,
5108                                   int emulation_type)
5109 {
5110         gpa_t gpa = cr2;
5111         pfn_t pfn;
5112
5113         if (emulation_type & EMULTYPE_NO_REEXECUTE)
5114                 return false;
5115
5116         if (!vcpu->arch.mmu.direct_map) {
5117                 /*
5118                  * Write permission should be allowed since only
5119                  * write access need to be emulated.
5120                  */
5121                 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5122
5123                 /*
5124                  * If the mapping is invalid in guest, let cpu retry
5125                  * it to generate fault.
5126                  */
5127                 if (gpa == UNMAPPED_GVA)
5128                         return true;
5129         }
5130
5131         /*
5132          * Do not retry the unhandleable instruction if it faults on the
5133          * readonly host memory, otherwise it will goto a infinite loop:
5134          * retry instruction -> write #PF -> emulation fail -> retry
5135          * instruction -> ...
5136          */
5137         pfn = gfn_to_pfn(vcpu->kvm, gpa_to_gfn(gpa));
5138
5139         /*
5140          * If the instruction failed on the error pfn, it can not be fixed,
5141          * report the error to userspace.
5142          */
5143         if (is_error_noslot_pfn(pfn))
5144                 return false;
5145
5146         kvm_release_pfn_clean(pfn);
5147
5148         /* The instructions are well-emulated on direct mmu. */
5149         if (vcpu->arch.mmu.direct_map) {
5150                 unsigned int indirect_shadow_pages;
5151
5152                 spin_lock(&vcpu->kvm->mmu_lock);
5153                 indirect_shadow_pages = vcpu->kvm->arch.indirect_shadow_pages;
5154                 spin_unlock(&vcpu->kvm->mmu_lock);
5155
5156                 if (indirect_shadow_pages)
5157                         kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5158
5159                 return true;
5160         }
5161
5162         /*
5163          * if emulation was due to access to shadowed page table
5164          * and it failed try to unshadow page and re-enter the
5165          * guest to let CPU execute the instruction.
5166          */
5167         kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5168
5169         /*
5170          * If the access faults on its page table, it can not
5171          * be fixed by unprotecting shadow page and it should
5172          * be reported to userspace.
5173          */
5174         return !write_fault_to_shadow_pgtable;
5175 }
5176
5177 static bool retry_instruction(struct x86_emulate_ctxt *ctxt,
5178                               unsigned long cr2,  int emulation_type)
5179 {
5180         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5181         unsigned long last_retry_eip, last_retry_addr, gpa = cr2;
5182
5183         last_retry_eip = vcpu->arch.last_retry_eip;
5184         last_retry_addr = vcpu->arch.last_retry_addr;
5185
5186         /*
5187          * If the emulation is caused by #PF and it is non-page_table
5188          * writing instruction, it means the VM-EXIT is caused by shadow
5189          * page protected, we can zap the shadow page and retry this
5190          * instruction directly.
5191          *
5192          * Note: if the guest uses a non-page-table modifying instruction
5193          * on the PDE that points to the instruction, then we will unmap
5194          * the instruction and go to an infinite loop. So, we cache the
5195          * last retried eip and the last fault address, if we meet the eip
5196          * and the address again, we can break out of the potential infinite
5197          * loop.
5198          */
5199         vcpu->arch.last_retry_eip = vcpu->arch.last_retry_addr = 0;
5200
5201         if (!(emulation_type & EMULTYPE_RETRY))
5202                 return false;
5203
5204         if (x86_page_table_writing_insn(ctxt))
5205                 return false;
5206
5207         if (ctxt->eip == last_retry_eip && last_retry_addr == cr2)
5208                 return false;
5209
5210         vcpu->arch.last_retry_eip = ctxt->eip;
5211         vcpu->arch.last_retry_addr = cr2;
5212
5213         if (!vcpu->arch.mmu.direct_map)
5214                 gpa = kvm_mmu_gva_to_gpa_write(vcpu, cr2, NULL);
5215
5216         kvm_mmu_unprotect_page(vcpu->kvm, gpa_to_gfn(gpa));
5217
5218         return true;
5219 }
5220
5221 static int complete_emulated_mmio(struct kvm_vcpu *vcpu);
5222 static int complete_emulated_pio(struct kvm_vcpu *vcpu);
5223
5224 static void kvm_smm_changed(struct kvm_vcpu *vcpu)
5225 {
5226         if (!(vcpu->arch.hflags & HF_SMM_MASK)) {
5227                 /* This is a good place to trace that we are exiting SMM.  */
5228                 trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, false);
5229
5230                 if (unlikely(vcpu->arch.smi_pending)) {
5231                         kvm_make_request(KVM_REQ_SMI, vcpu);
5232                         vcpu->arch.smi_pending = 0;
5233                 } else {
5234                         /* Process a latched INIT, if any.  */
5235                         kvm_make_request(KVM_REQ_EVENT, vcpu);
5236                 }
5237         }
5238
5239         kvm_mmu_reset_context(vcpu);
5240 }
5241
5242 static void kvm_set_hflags(struct kvm_vcpu *vcpu, unsigned emul_flags)
5243 {
5244         unsigned changed = vcpu->arch.hflags ^ emul_flags;
5245
5246         vcpu->arch.hflags = emul_flags;
5247
5248         if (changed & HF_SMM_MASK)
5249                 kvm_smm_changed(vcpu);
5250 }
5251
5252 static int kvm_vcpu_check_hw_bp(unsigned long addr, u32 type, u32 dr7,
5253                                 unsigned long *db)
5254 {
5255         u32 dr6 = 0;
5256         int i;
5257         u32 enable, rwlen;
5258
5259         enable = dr7;
5260         rwlen = dr7 >> 16;
5261         for (i = 0; i < 4; i++, enable >>= 2, rwlen >>= 4)
5262                 if ((enable & 3) && (rwlen & 15) == type && db[i] == addr)
5263                         dr6 |= (1 << i);
5264         return dr6;
5265 }
5266
5267 static void kvm_vcpu_check_singlestep(struct kvm_vcpu *vcpu, unsigned long rflags, int *r)
5268 {
5269         struct kvm_run *kvm_run = vcpu->run;
5270
5271         /*
5272          * rflags is the old, "raw" value of the flags.  The new value has
5273          * not been saved yet.
5274          *
5275          * This is correct even for TF set by the guest, because "the
5276          * processor will not generate this exception after the instruction
5277          * that sets the TF flag".
5278          */
5279         if (unlikely(rflags & X86_EFLAGS_TF)) {
5280                 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
5281                         kvm_run->debug.arch.dr6 = DR6_BS | DR6_FIXED_1 |
5282                                                   DR6_RTM;
5283                         kvm_run->debug.arch.pc = vcpu->arch.singlestep_rip;
5284                         kvm_run->debug.arch.exception = DB_VECTOR;
5285                         kvm_run->exit_reason = KVM_EXIT_DEBUG;
5286                         *r = EMULATE_USER_EXIT;
5287                 } else {
5288                         vcpu->arch.emulate_ctxt.eflags &= ~X86_EFLAGS_TF;
5289                         /*
5290                          * "Certain debug exceptions may clear bit 0-3.  The
5291                          * remaining contents of the DR6 register are never
5292                          * cleared by the processor".
5293                          */
5294                         vcpu->arch.dr6 &= ~15;
5295                         vcpu->arch.dr6 |= DR6_BS | DR6_RTM;
5296                         kvm_queue_exception(vcpu, DB_VECTOR);
5297                 }
5298         }
5299 }
5300
5301 static bool kvm_vcpu_check_breakpoint(struct kvm_vcpu *vcpu, int *r)
5302 {
5303         if (unlikely(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) &&
5304             (vcpu->arch.guest_debug_dr7 & DR7_BP_EN_MASK)) {
5305                 struct kvm_run *kvm_run = vcpu->run;
5306                 unsigned long eip = kvm_get_linear_rip(vcpu);
5307                 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
5308                                            vcpu->arch.guest_debug_dr7,
5309                                            vcpu->arch.eff_db);
5310
5311                 if (dr6 != 0) {
5312                         kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1 | DR6_RTM;
5313                         kvm_run->debug.arch.pc = eip;
5314                         kvm_run->debug.arch.exception = DB_VECTOR;
5315                         kvm_run->exit_reason = KVM_EXIT_DEBUG;
5316                         *r = EMULATE_USER_EXIT;
5317                         return true;
5318                 }
5319         }
5320
5321         if (unlikely(vcpu->arch.dr7 & DR7_BP_EN_MASK) &&
5322             !(kvm_get_rflags(vcpu) & X86_EFLAGS_RF)) {
5323                 unsigned long eip = kvm_get_linear_rip(vcpu);
5324                 u32 dr6 = kvm_vcpu_check_hw_bp(eip, 0,
5325                                            vcpu->arch.dr7,
5326                                            vcpu->arch.db);
5327
5328                 if (dr6 != 0) {
5329                         vcpu->arch.dr6 &= ~15;
5330                         vcpu->arch.dr6 |= dr6 | DR6_RTM;
5331                         kvm_queue_exception(vcpu, DB_VECTOR);
5332                         *r = EMULATE_DONE;
5333                         return true;
5334                 }
5335         }
5336
5337         return false;
5338 }
5339
5340 int x86_emulate_instruction(struct kvm_vcpu *vcpu,
5341                             unsigned long cr2,
5342                             int emulation_type,
5343                             void *insn,
5344                             int insn_len)
5345 {
5346         int r;
5347         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
5348         bool writeback = true;
5349         bool write_fault_to_spt = vcpu->arch.write_fault_to_shadow_pgtable;
5350
5351         /*
5352          * Clear write_fault_to_shadow_pgtable here to ensure it is
5353          * never reused.
5354          */
5355         vcpu->arch.write_fault_to_shadow_pgtable = false;
5356         kvm_clear_exception_queue(vcpu);
5357
5358         if (!(emulation_type & EMULTYPE_NO_DECODE)) {
5359                 init_emulate_ctxt(vcpu);
5360
5361                 /*
5362                  * We will reenter on the same instruction since
5363                  * we do not set complete_userspace_io.  This does not
5364                  * handle watchpoints yet, those would be handled in
5365                  * the emulate_ops.
5366                  */
5367                 if (kvm_vcpu_check_breakpoint(vcpu, &r))
5368                         return r;
5369
5370                 ctxt->interruptibility = 0;
5371                 ctxt->have_exception = false;
5372                 ctxt->exception.vector = -1;
5373                 ctxt->perm_ok = false;
5374
5375                 ctxt->ud = emulation_type & EMULTYPE_TRAP_UD;
5376
5377                 r = x86_decode_insn(ctxt, insn, insn_len);
5378
5379                 trace_kvm_emulate_insn_start(vcpu);
5380                 ++vcpu->stat.insn_emulation;
5381                 if (r != EMULATION_OK)  {
5382                         if (emulation_type & EMULTYPE_TRAP_UD)
5383                                 return EMULATE_FAIL;
5384                         if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5385                                                 emulation_type))
5386                                 return EMULATE_DONE;
5387                         if (emulation_type & EMULTYPE_SKIP)
5388                                 return EMULATE_FAIL;
5389                         return handle_emulation_failure(vcpu);
5390                 }
5391         }
5392
5393         if (emulation_type & EMULTYPE_SKIP) {
5394                 kvm_rip_write(vcpu, ctxt->_eip);
5395                 if (ctxt->eflags & X86_EFLAGS_RF)
5396                         kvm_set_rflags(vcpu, ctxt->eflags & ~X86_EFLAGS_RF);
5397                 return EMULATE_DONE;
5398         }
5399
5400         if (retry_instruction(ctxt, cr2, emulation_type))
5401                 return EMULATE_DONE;
5402
5403         /* this is needed for vmware backdoor interface to work since it
5404            changes registers values  during IO operation */
5405         if (vcpu->arch.emulate_regs_need_sync_from_vcpu) {
5406                 vcpu->arch.emulate_regs_need_sync_from_vcpu = false;
5407                 emulator_invalidate_register_cache(ctxt);
5408         }
5409
5410 restart:
5411         r = x86_emulate_insn(ctxt);
5412
5413         if (r == EMULATION_INTERCEPTED)
5414                 return EMULATE_DONE;
5415
5416         if (r == EMULATION_FAILED) {
5417                 if (reexecute_instruction(vcpu, cr2, write_fault_to_spt,
5418                                         emulation_type))
5419                         return EMULATE_DONE;
5420
5421                 return handle_emulation_failure(vcpu);
5422         }
5423
5424         if (ctxt->have_exception) {
5425                 r = EMULATE_DONE;
5426                 if (inject_emulated_exception(vcpu))
5427                         return r;
5428         } else if (vcpu->arch.pio.count) {
5429                 if (!vcpu->arch.pio.in) {
5430                         /* FIXME: return into emulator if single-stepping.  */
5431                         vcpu->arch.pio.count = 0;
5432                 } else {
5433                         writeback = false;
5434                         vcpu->arch.complete_userspace_io = complete_emulated_pio;
5435                 }
5436                 r = EMULATE_USER_EXIT;
5437         } else if (vcpu->mmio_needed) {
5438                 if (!vcpu->mmio_is_write)
5439                         writeback = false;
5440                 r = EMULATE_USER_EXIT;
5441                 vcpu->arch.complete_userspace_io = complete_emulated_mmio;
5442         } else if (r == EMULATION_RESTART)
5443                 goto restart;
5444         else
5445                 r = EMULATE_DONE;
5446
5447         if (writeback) {
5448                 unsigned long rflags = kvm_x86_ops->get_rflags(vcpu);
5449                 toggle_interruptibility(vcpu, ctxt->interruptibility);
5450                 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
5451                 if (vcpu->arch.hflags != ctxt->emul_flags)
5452                         kvm_set_hflags(vcpu, ctxt->emul_flags);
5453                 kvm_rip_write(vcpu, ctxt->eip);
5454                 if (r == EMULATE_DONE)
5455                         kvm_vcpu_check_singlestep(vcpu, rflags, &r);
5456                 if (!ctxt->have_exception ||
5457                     exception_type(ctxt->exception.vector) == EXCPT_TRAP)
5458                         __kvm_set_rflags(vcpu, ctxt->eflags);
5459
5460                 /*
5461                  * For STI, interrupts are shadowed; so KVM_REQ_EVENT will
5462                  * do nothing, and it will be requested again as soon as
5463                  * the shadow expires.  But we still need to check here,
5464                  * because POPF has no interrupt shadow.
5465                  */
5466                 if (unlikely((ctxt->eflags & ~rflags) & X86_EFLAGS_IF))
5467                         kvm_make_request(KVM_REQ_EVENT, vcpu);
5468         } else
5469                 vcpu->arch.emulate_regs_need_sync_to_vcpu = true;
5470
5471         return r;
5472 }
5473 EXPORT_SYMBOL_GPL(x86_emulate_instruction);
5474
5475 int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port)
5476 {
5477         unsigned long val = kvm_register_read(vcpu, VCPU_REGS_RAX);
5478         int ret = emulator_pio_out_emulated(&vcpu->arch.emulate_ctxt,
5479                                             size, port, &val, 1);
5480         /* do not return to emulator after return from userspace */
5481         vcpu->arch.pio.count = 0;
5482         return ret;
5483 }
5484 EXPORT_SYMBOL_GPL(kvm_fast_pio_out);
5485
5486 static void tsc_bad(void *info)
5487 {
5488         __this_cpu_write(cpu_tsc_khz, 0);
5489 }
5490
5491 static void tsc_khz_changed(void *data)
5492 {
5493         struct cpufreq_freqs *freq = data;
5494         unsigned long khz = 0;
5495
5496         if (data)
5497                 khz = freq->new;
5498         else if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5499                 khz = cpufreq_quick_get(raw_smp_processor_id());
5500         if (!khz)
5501                 khz = tsc_khz;
5502         __this_cpu_write(cpu_tsc_khz, khz);
5503 }
5504
5505 static int kvmclock_cpufreq_notifier(struct notifier_block *nb, unsigned long val,
5506                                      void *data)
5507 {
5508         struct cpufreq_freqs *freq = data;
5509         struct kvm *kvm;
5510         struct kvm_vcpu *vcpu;
5511         int i, send_ipi = 0;
5512
5513         /*
5514          * We allow guests to temporarily run on slowing clocks,
5515          * provided we notify them after, or to run on accelerating
5516          * clocks, provided we notify them before.  Thus time never
5517          * goes backwards.
5518          *
5519          * However, we have a problem.  We can't atomically update
5520          * the frequency of a given CPU from this function; it is
5521          * merely a notifier, which can be called from any CPU.
5522          * Changing the TSC frequency at arbitrary points in time
5523          * requires a recomputation of local variables related to
5524          * the TSC for each VCPU.  We must flag these local variables
5525          * to be updated and be sure the update takes place with the
5526          * new frequency before any guests proceed.
5527          *
5528          * Unfortunately, the combination of hotplug CPU and frequency
5529          * change creates an intractable locking scenario; the order
5530          * of when these callouts happen is undefined with respect to
5531          * CPU hotplug, and they can race with each other.  As such,
5532          * merely setting per_cpu(cpu_tsc_khz) = X during a hotadd is
5533          * undefined; you can actually have a CPU frequency change take
5534          * place in between the computation of X and the setting of the
5535          * variable.  To protect against this problem, all updates of
5536          * the per_cpu tsc_khz variable are done in an interrupt
5537          * protected IPI, and all callers wishing to update the value
5538          * must wait for a synchronous IPI to complete (which is trivial
5539          * if the caller is on the CPU already).  This establishes the
5540          * necessary total order on variable updates.
5541          *
5542          * Note that because a guest time update may take place
5543          * anytime after the setting of the VCPU's request bit, the
5544          * correct TSC value must be set before the request.  However,
5545          * to ensure the update actually makes it to any guest which
5546          * starts running in hardware virtualization between the set
5547          * and the acquisition of the spinlock, we must also ping the
5548          * CPU after setting the request bit.
5549          *
5550          */
5551
5552         if (val == CPUFREQ_PRECHANGE && freq->old > freq->new)
5553                 return 0;
5554         if (val == CPUFREQ_POSTCHANGE && freq->old < freq->new)
5555                 return 0;
5556
5557         smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5558
5559         spin_lock(&kvm_lock);
5560         list_for_each_entry(kvm, &vm_list, vm_list) {
5561                 kvm_for_each_vcpu(i, vcpu, kvm) {
5562                         if (vcpu->cpu != freq->cpu)
5563                                 continue;
5564                         kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
5565                         if (vcpu->cpu != smp_processor_id())
5566                                 send_ipi = 1;
5567                 }
5568         }
5569         spin_unlock(&kvm_lock);
5570
5571         if (freq->old < freq->new && send_ipi) {
5572                 /*
5573                  * We upscale the frequency.  Must make the guest
5574                  * doesn't see old kvmclock values while running with
5575                  * the new frequency, otherwise we risk the guest sees
5576                  * time go backwards.
5577                  *
5578                  * In case we update the frequency for another cpu
5579                  * (which might be in guest context) send an interrupt
5580                  * to kick the cpu out of guest context.  Next time
5581                  * guest context is entered kvmclock will be updated,
5582                  * so the guest will not see stale values.
5583                  */
5584                 smp_call_function_single(freq->cpu, tsc_khz_changed, freq, 1);
5585         }
5586         return 0;
5587 }
5588
5589 static struct notifier_block kvmclock_cpufreq_notifier_block = {
5590         .notifier_call  = kvmclock_cpufreq_notifier
5591 };
5592
5593 static int kvmclock_cpu_notifier(struct notifier_block *nfb,
5594                                         unsigned long action, void *hcpu)
5595 {
5596         unsigned int cpu = (unsigned long)hcpu;
5597
5598         switch (action) {
5599                 case CPU_ONLINE:
5600                 case CPU_DOWN_FAILED:
5601                         smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5602                         break;
5603                 case CPU_DOWN_PREPARE:
5604                         smp_call_function_single(cpu, tsc_bad, NULL, 1);
5605                         break;
5606         }
5607         return NOTIFY_OK;
5608 }
5609
5610 static struct notifier_block kvmclock_cpu_notifier_block = {
5611         .notifier_call  = kvmclock_cpu_notifier,
5612         .priority = -INT_MAX
5613 };
5614
5615 static void kvm_timer_init(void)
5616 {
5617         int cpu;
5618
5619         max_tsc_khz = tsc_khz;
5620
5621         cpu_notifier_register_begin();
5622         if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC)) {
5623 #ifdef CONFIG_CPU_FREQ
5624                 struct cpufreq_policy policy;
5625                 memset(&policy, 0, sizeof(policy));
5626                 cpu = get_cpu();
5627                 cpufreq_get_policy(&policy, cpu);
5628                 if (policy.cpuinfo.max_freq)
5629                         max_tsc_khz = policy.cpuinfo.max_freq;
5630                 put_cpu();
5631 #endif
5632                 cpufreq_register_notifier(&kvmclock_cpufreq_notifier_block,
5633                                           CPUFREQ_TRANSITION_NOTIFIER);
5634         }
5635         pr_debug("kvm: max_tsc_khz = %ld\n", max_tsc_khz);
5636         for_each_online_cpu(cpu)
5637                 smp_call_function_single(cpu, tsc_khz_changed, NULL, 1);
5638
5639         __register_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5640         cpu_notifier_register_done();
5641
5642 }
5643
5644 static DEFINE_PER_CPU(struct kvm_vcpu *, current_vcpu);
5645
5646 int kvm_is_in_guest(void)
5647 {
5648         return __this_cpu_read(current_vcpu) != NULL;
5649 }
5650
5651 static int kvm_is_user_mode(void)
5652 {
5653         int user_mode = 3;
5654
5655         if (__this_cpu_read(current_vcpu))
5656                 user_mode = kvm_x86_ops->get_cpl(__this_cpu_read(current_vcpu));
5657
5658         return user_mode != 0;
5659 }
5660
5661 static unsigned long kvm_get_guest_ip(void)
5662 {
5663         unsigned long ip = 0;
5664
5665         if (__this_cpu_read(current_vcpu))
5666                 ip = kvm_rip_read(__this_cpu_read(current_vcpu));
5667
5668         return ip;
5669 }
5670
5671 static struct perf_guest_info_callbacks kvm_guest_cbs = {
5672         .is_in_guest            = kvm_is_in_guest,
5673         .is_user_mode           = kvm_is_user_mode,
5674         .get_guest_ip           = kvm_get_guest_ip,
5675 };
5676
5677 void kvm_before_handle_nmi(struct kvm_vcpu *vcpu)
5678 {
5679         __this_cpu_write(current_vcpu, vcpu);
5680 }
5681 EXPORT_SYMBOL_GPL(kvm_before_handle_nmi);
5682
5683 void kvm_after_handle_nmi(struct kvm_vcpu *vcpu)
5684 {
5685         __this_cpu_write(current_vcpu, NULL);
5686 }
5687 EXPORT_SYMBOL_GPL(kvm_after_handle_nmi);
5688
5689 static void kvm_set_mmio_spte_mask(void)
5690 {
5691         u64 mask;
5692         int maxphyaddr = boot_cpu_data.x86_phys_bits;
5693
5694         /*
5695          * Set the reserved bits and the present bit of an paging-structure
5696          * entry to generate page fault with PFER.RSV = 1.
5697          */
5698          /* Mask the reserved physical address bits. */
5699         mask = rsvd_bits(maxphyaddr, 51);
5700
5701         /* Bit 62 is always reserved for 32bit host. */
5702         mask |= 0x3ull << 62;
5703
5704         /* Set the present bit. */
5705         mask |= 1ull;
5706
5707 #ifdef CONFIG_X86_64
5708         /*
5709          * If reserved bit is not supported, clear the present bit to disable
5710          * mmio page fault.
5711          */
5712         if (maxphyaddr == 52)
5713                 mask &= ~1ull;
5714 #endif
5715
5716         kvm_mmu_set_mmio_spte_mask(mask);
5717 }
5718
5719 #ifdef CONFIG_X86_64
5720 static void pvclock_gtod_update_fn(struct work_struct *work)
5721 {
5722         struct kvm *kvm;
5723
5724         struct kvm_vcpu *vcpu;
5725         int i;
5726
5727         spin_lock(&kvm_lock);
5728         list_for_each_entry(kvm, &vm_list, vm_list)
5729                 kvm_for_each_vcpu(i, vcpu, kvm)
5730                         kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
5731         atomic_set(&kvm_guest_has_master_clock, 0);
5732         spin_unlock(&kvm_lock);
5733 }
5734
5735 static DECLARE_WORK(pvclock_gtod_work, pvclock_gtod_update_fn);
5736
5737 /*
5738  * Notification about pvclock gtod data update.
5739  */
5740 static int pvclock_gtod_notify(struct notifier_block *nb, unsigned long unused,
5741                                void *priv)
5742 {
5743         struct pvclock_gtod_data *gtod = &pvclock_gtod_data;
5744         struct timekeeper *tk = priv;
5745
5746         update_pvclock_gtod(tk);
5747
5748         /* disable master clock if host does not trust, or does not
5749          * use, TSC clocksource
5750          */
5751         if (gtod->clock.vclock_mode != VCLOCK_TSC &&
5752             atomic_read(&kvm_guest_has_master_clock) != 0)
5753                 queue_work(system_long_wq, &pvclock_gtod_work);
5754
5755         return 0;
5756 }
5757
5758 static struct notifier_block pvclock_gtod_notifier = {
5759         .notifier_call = pvclock_gtod_notify,
5760 };
5761 #endif
5762
5763 int kvm_arch_init(void *opaque)
5764 {
5765         int r;
5766         struct kvm_x86_ops *ops = opaque;
5767
5768         if (kvm_x86_ops) {
5769                 printk(KERN_ERR "kvm: already loaded the other module\n");
5770                 r = -EEXIST;
5771                 goto out;
5772         }
5773
5774         if (!ops->cpu_has_kvm_support()) {
5775                 printk(KERN_ERR "kvm: no hardware support\n");
5776                 r = -EOPNOTSUPP;
5777                 goto out;
5778         }
5779         if (ops->disabled_by_bios()) {
5780                 printk(KERN_ERR "kvm: disabled by bios\n");
5781                 r = -EOPNOTSUPP;
5782                 goto out;
5783         }
5784
5785         r = -ENOMEM;
5786         shared_msrs = alloc_percpu(struct kvm_shared_msrs);
5787         if (!shared_msrs) {
5788                 printk(KERN_ERR "kvm: failed to allocate percpu kvm_shared_msrs\n");
5789                 goto out;
5790         }
5791
5792         r = kvm_mmu_module_init();
5793         if (r)
5794                 goto out_free_percpu;
5795
5796         kvm_set_mmio_spte_mask();
5797
5798         kvm_x86_ops = ops;
5799
5800         kvm_mmu_set_mask_ptes(PT_USER_MASK, PT_ACCESSED_MASK,
5801                         PT_DIRTY_MASK, PT64_NX_MASK, 0);
5802
5803         kvm_timer_init();
5804
5805         perf_register_guest_info_callbacks(&kvm_guest_cbs);
5806
5807         if (cpu_has_xsave)
5808                 host_xcr0 = xgetbv(XCR_XFEATURE_ENABLED_MASK);
5809
5810         kvm_lapic_init();
5811 #ifdef CONFIG_X86_64
5812         pvclock_gtod_register_notifier(&pvclock_gtod_notifier);
5813 #endif
5814
5815         return 0;
5816
5817 out_free_percpu:
5818         free_percpu(shared_msrs);
5819 out:
5820         return r;
5821 }
5822
5823 void kvm_arch_exit(void)
5824 {
5825         perf_unregister_guest_info_callbacks(&kvm_guest_cbs);
5826
5827         if (!boot_cpu_has(X86_FEATURE_CONSTANT_TSC))
5828                 cpufreq_unregister_notifier(&kvmclock_cpufreq_notifier_block,
5829                                             CPUFREQ_TRANSITION_NOTIFIER);
5830         unregister_hotcpu_notifier(&kvmclock_cpu_notifier_block);
5831 #ifdef CONFIG_X86_64
5832         pvclock_gtod_unregister_notifier(&pvclock_gtod_notifier);
5833 #endif
5834         kvm_x86_ops = NULL;
5835         kvm_mmu_module_exit();
5836         free_percpu(shared_msrs);
5837 }
5838
5839 int kvm_vcpu_halt(struct kvm_vcpu *vcpu)
5840 {
5841         ++vcpu->stat.halt_exits;
5842         if (lapic_in_kernel(vcpu)) {
5843                 vcpu->arch.mp_state = KVM_MP_STATE_HALTED;
5844                 return 1;
5845         } else {
5846                 vcpu->run->exit_reason = KVM_EXIT_HLT;
5847                 return 0;
5848         }
5849 }
5850 EXPORT_SYMBOL_GPL(kvm_vcpu_halt);
5851
5852 int kvm_emulate_halt(struct kvm_vcpu *vcpu)
5853 {
5854         kvm_x86_ops->skip_emulated_instruction(vcpu);
5855         return kvm_vcpu_halt(vcpu);
5856 }
5857 EXPORT_SYMBOL_GPL(kvm_emulate_halt);
5858
5859 /*
5860  * kvm_pv_kick_cpu_op:  Kick a vcpu.
5861  *
5862  * @apicid - apicid of vcpu to be kicked.
5863  */
5864 static void kvm_pv_kick_cpu_op(struct kvm *kvm, unsigned long flags, int apicid)
5865 {
5866         struct kvm_lapic_irq lapic_irq;
5867
5868         lapic_irq.shorthand = 0;
5869         lapic_irq.dest_mode = 0;
5870         lapic_irq.dest_id = apicid;
5871         lapic_irq.msi_redir_hint = false;
5872
5873         lapic_irq.delivery_mode = APIC_DM_REMRD;
5874         kvm_irq_delivery_to_apic(kvm, NULL, &lapic_irq, NULL);
5875 }
5876
5877 int kvm_emulate_hypercall(struct kvm_vcpu *vcpu)
5878 {
5879         unsigned long nr, a0, a1, a2, a3, ret;
5880         int op_64_bit, r = 1;
5881
5882         kvm_x86_ops->skip_emulated_instruction(vcpu);
5883
5884         if (kvm_hv_hypercall_enabled(vcpu->kvm))
5885                 return kvm_hv_hypercall(vcpu);
5886
5887         nr = kvm_register_read(vcpu, VCPU_REGS_RAX);
5888         a0 = kvm_register_read(vcpu, VCPU_REGS_RBX);
5889         a1 = kvm_register_read(vcpu, VCPU_REGS_RCX);
5890         a2 = kvm_register_read(vcpu, VCPU_REGS_RDX);
5891         a3 = kvm_register_read(vcpu, VCPU_REGS_RSI);
5892
5893         trace_kvm_hypercall(nr, a0, a1, a2, a3);
5894
5895         op_64_bit = is_64_bit_mode(vcpu);
5896         if (!op_64_bit) {
5897                 nr &= 0xFFFFFFFF;
5898                 a0 &= 0xFFFFFFFF;
5899                 a1 &= 0xFFFFFFFF;
5900                 a2 &= 0xFFFFFFFF;
5901                 a3 &= 0xFFFFFFFF;
5902         }
5903
5904         if (kvm_x86_ops->get_cpl(vcpu) != 0) {
5905                 ret = -KVM_EPERM;
5906                 goto out;
5907         }
5908
5909         switch (nr) {
5910         case KVM_HC_VAPIC_POLL_IRQ:
5911                 ret = 0;
5912                 break;
5913         case KVM_HC_KICK_CPU:
5914                 kvm_pv_kick_cpu_op(vcpu->kvm, a0, a1);
5915                 ret = 0;
5916                 break;
5917         default:
5918                 ret = -KVM_ENOSYS;
5919                 break;
5920         }
5921 out:
5922         if (!op_64_bit)
5923                 ret = (u32)ret;
5924         kvm_register_write(vcpu, VCPU_REGS_RAX, ret);
5925         ++vcpu->stat.hypercalls;
5926         return r;
5927 }
5928 EXPORT_SYMBOL_GPL(kvm_emulate_hypercall);
5929
5930 static int emulator_fix_hypercall(struct x86_emulate_ctxt *ctxt)
5931 {
5932         struct kvm_vcpu *vcpu = emul_to_vcpu(ctxt);
5933         char instruction[3];
5934         unsigned long rip = kvm_rip_read(vcpu);
5935
5936         kvm_x86_ops->patch_hypercall(vcpu, instruction);
5937
5938         return emulator_write_emulated(ctxt, rip, instruction, 3, NULL);
5939 }
5940
5941 static int dm_request_for_irq_injection(struct kvm_vcpu *vcpu)
5942 {
5943         return vcpu->run->request_interrupt_window &&
5944                 likely(!pic_in_kernel(vcpu->kvm));
5945 }
5946
5947 static void post_kvm_run_save(struct kvm_vcpu *vcpu)
5948 {
5949         struct kvm_run *kvm_run = vcpu->run;
5950
5951         kvm_run->if_flag = (kvm_get_rflags(vcpu) & X86_EFLAGS_IF) != 0;
5952         kvm_run->flags = is_smm(vcpu) ? KVM_RUN_X86_SMM : 0;
5953         kvm_run->cr8 = kvm_get_cr8(vcpu);
5954         kvm_run->apic_base = kvm_get_apic_base(vcpu);
5955         kvm_run->ready_for_interrupt_injection =
5956                 pic_in_kernel(vcpu->kvm) ||
5957                 kvm_vcpu_ready_for_interrupt_injection(vcpu);
5958 }
5959
5960 static void update_cr8_intercept(struct kvm_vcpu *vcpu)
5961 {
5962         int max_irr, tpr;
5963
5964         if (!kvm_x86_ops->update_cr8_intercept)
5965                 return;
5966
5967         if (!vcpu->arch.apic)
5968                 return;
5969
5970         if (!vcpu->arch.apic->vapic_addr)
5971                 max_irr = kvm_lapic_find_highest_irr(vcpu);
5972         else
5973                 max_irr = -1;
5974
5975         if (max_irr != -1)
5976                 max_irr >>= 4;
5977
5978         tpr = kvm_lapic_get_cr8(vcpu);
5979
5980         kvm_x86_ops->update_cr8_intercept(vcpu, tpr, max_irr);
5981 }
5982
5983 static int inject_pending_event(struct kvm_vcpu *vcpu, bool req_int_win)
5984 {
5985         int r;
5986
5987         /* try to reinject previous events if any */
5988         if (vcpu->arch.exception.pending) {
5989                 trace_kvm_inj_exception(vcpu->arch.exception.nr,
5990                                         vcpu->arch.exception.has_error_code,
5991                                         vcpu->arch.exception.error_code);
5992
5993                 if (exception_type(vcpu->arch.exception.nr) == EXCPT_FAULT)
5994                         __kvm_set_rflags(vcpu, kvm_get_rflags(vcpu) |
5995                                              X86_EFLAGS_RF);
5996
5997                 if (vcpu->arch.exception.nr == DB_VECTOR &&
5998                     (vcpu->arch.dr7 & DR7_GD)) {
5999                         vcpu->arch.dr7 &= ~DR7_GD;
6000                         kvm_update_dr7(vcpu);
6001                 }
6002
6003                 kvm_x86_ops->queue_exception(vcpu, vcpu->arch.exception.nr,
6004                                           vcpu->arch.exception.has_error_code,
6005                                           vcpu->arch.exception.error_code,
6006                                           vcpu->arch.exception.reinject);
6007                 return 0;
6008         }
6009
6010         if (vcpu->arch.nmi_injected) {
6011                 kvm_x86_ops->set_nmi(vcpu);
6012                 return 0;
6013         }
6014
6015         if (vcpu->arch.interrupt.pending) {
6016                 kvm_x86_ops->set_irq(vcpu);
6017                 return 0;
6018         }
6019
6020         if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6021                 r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6022                 if (r != 0)
6023                         return r;
6024         }
6025
6026         /* try to inject new event if pending */
6027         if (vcpu->arch.nmi_pending) {
6028                 if (kvm_x86_ops->nmi_allowed(vcpu)) {
6029                         --vcpu->arch.nmi_pending;
6030                         vcpu->arch.nmi_injected = true;
6031                         kvm_x86_ops->set_nmi(vcpu);
6032                 }
6033         } else if (kvm_cpu_has_injectable_intr(vcpu)) {
6034                 /*
6035                  * Because interrupts can be injected asynchronously, we are
6036                  * calling check_nested_events again here to avoid a race condition.
6037                  * See https://lkml.org/lkml/2014/7/2/60 for discussion about this
6038                  * proposal and current concerns.  Perhaps we should be setting
6039                  * KVM_REQ_EVENT only on certain events and not unconditionally?
6040                  */
6041                 if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events) {
6042                         r = kvm_x86_ops->check_nested_events(vcpu, req_int_win);
6043                         if (r != 0)
6044                                 return r;
6045                 }
6046                 if (kvm_x86_ops->interrupt_allowed(vcpu)) {
6047                         kvm_queue_interrupt(vcpu, kvm_cpu_get_interrupt(vcpu),
6048                                             false);
6049                         kvm_x86_ops->set_irq(vcpu);
6050                 }
6051         }
6052         return 0;
6053 }
6054
6055 static void process_nmi(struct kvm_vcpu *vcpu)
6056 {
6057         unsigned limit = 2;
6058
6059         /*
6060          * x86 is limited to one NMI running, and one NMI pending after it.
6061          * If an NMI is already in progress, limit further NMIs to just one.
6062          * Otherwise, allow two (and we'll inject the first one immediately).
6063          */
6064         if (kvm_x86_ops->get_nmi_mask(vcpu) || vcpu->arch.nmi_injected)
6065                 limit = 1;
6066
6067         vcpu->arch.nmi_pending += atomic_xchg(&vcpu->arch.nmi_queued, 0);
6068         vcpu->arch.nmi_pending = min(vcpu->arch.nmi_pending, limit);
6069         kvm_make_request(KVM_REQ_EVENT, vcpu);
6070 }
6071
6072 #define put_smstate(type, buf, offset, val)                       \
6073         *(type *)((buf) + (offset) - 0x7e00) = val
6074
6075 static u32 process_smi_get_segment_flags(struct kvm_segment *seg)
6076 {
6077         u32 flags = 0;
6078         flags |= seg->g       << 23;
6079         flags |= seg->db      << 22;
6080         flags |= seg->l       << 21;
6081         flags |= seg->avl     << 20;
6082         flags |= seg->present << 15;
6083         flags |= seg->dpl     << 13;
6084         flags |= seg->s       << 12;
6085         flags |= seg->type    << 8;
6086         return flags;
6087 }
6088
6089 static void process_smi_save_seg_32(struct kvm_vcpu *vcpu, char *buf, int n)
6090 {
6091         struct kvm_segment seg;
6092         int offset;
6093
6094         kvm_get_segment(vcpu, &seg, n);
6095         put_smstate(u32, buf, 0x7fa8 + n * 4, seg.selector);
6096
6097         if (n < 3)
6098                 offset = 0x7f84 + n * 12;
6099         else
6100                 offset = 0x7f2c + (n - 3) * 12;
6101
6102         put_smstate(u32, buf, offset + 8, seg.base);
6103         put_smstate(u32, buf, offset + 4, seg.limit);
6104         put_smstate(u32, buf, offset, process_smi_get_segment_flags(&seg));
6105 }
6106
6107 #ifdef CONFIG_X86_64
6108 static void process_smi_save_seg_64(struct kvm_vcpu *vcpu, char *buf, int n)
6109 {
6110         struct kvm_segment seg;
6111         int offset;
6112         u16 flags;
6113
6114         kvm_get_segment(vcpu, &seg, n);
6115         offset = 0x7e00 + n * 16;
6116
6117         flags = process_smi_get_segment_flags(&seg) >> 8;
6118         put_smstate(u16, buf, offset, seg.selector);
6119         put_smstate(u16, buf, offset + 2, flags);
6120         put_smstate(u32, buf, offset + 4, seg.limit);
6121         put_smstate(u64, buf, offset + 8, seg.base);
6122 }
6123 #endif
6124
6125 static void process_smi_save_state_32(struct kvm_vcpu *vcpu, char *buf)
6126 {
6127         struct desc_ptr dt;
6128         struct kvm_segment seg;
6129         unsigned long val;
6130         int i;
6131
6132         put_smstate(u32, buf, 0x7ffc, kvm_read_cr0(vcpu));
6133         put_smstate(u32, buf, 0x7ff8, kvm_read_cr3(vcpu));
6134         put_smstate(u32, buf, 0x7ff4, kvm_get_rflags(vcpu));
6135         put_smstate(u32, buf, 0x7ff0, kvm_rip_read(vcpu));
6136
6137         for (i = 0; i < 8; i++)
6138                 put_smstate(u32, buf, 0x7fd0 + i * 4, kvm_register_read(vcpu, i));
6139
6140         kvm_get_dr(vcpu, 6, &val);
6141         put_smstate(u32, buf, 0x7fcc, (u32)val);
6142         kvm_get_dr(vcpu, 7, &val);
6143         put_smstate(u32, buf, 0x7fc8, (u32)val);
6144
6145         kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6146         put_smstate(u32, buf, 0x7fc4, seg.selector);
6147         put_smstate(u32, buf, 0x7f64, seg.base);
6148         put_smstate(u32, buf, 0x7f60, seg.limit);
6149         put_smstate(u32, buf, 0x7f5c, process_smi_get_segment_flags(&seg));
6150
6151         kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6152         put_smstate(u32, buf, 0x7fc0, seg.selector);
6153         put_smstate(u32, buf, 0x7f80, seg.base);
6154         put_smstate(u32, buf, 0x7f7c, seg.limit);
6155         put_smstate(u32, buf, 0x7f78, process_smi_get_segment_flags(&seg));
6156
6157         kvm_x86_ops->get_gdt(vcpu, &dt);
6158         put_smstate(u32, buf, 0x7f74, dt.address);
6159         put_smstate(u32, buf, 0x7f70, dt.size);
6160
6161         kvm_x86_ops->get_idt(vcpu, &dt);
6162         put_smstate(u32, buf, 0x7f58, dt.address);
6163         put_smstate(u32, buf, 0x7f54, dt.size);
6164
6165         for (i = 0; i < 6; i++)
6166                 process_smi_save_seg_32(vcpu, buf, i);
6167
6168         put_smstate(u32, buf, 0x7f14, kvm_read_cr4(vcpu));
6169
6170         /* revision id */
6171         put_smstate(u32, buf, 0x7efc, 0x00020000);
6172         put_smstate(u32, buf, 0x7ef8, vcpu->arch.smbase);
6173 }
6174
6175 static void process_smi_save_state_64(struct kvm_vcpu *vcpu, char *buf)
6176 {
6177 #ifdef CONFIG_X86_64
6178         struct desc_ptr dt;
6179         struct kvm_segment seg;
6180         unsigned long val;
6181         int i;
6182
6183         for (i = 0; i < 16; i++)
6184                 put_smstate(u64, buf, 0x7ff8 - i * 8, kvm_register_read(vcpu, i));
6185
6186         put_smstate(u64, buf, 0x7f78, kvm_rip_read(vcpu));
6187         put_smstate(u32, buf, 0x7f70, kvm_get_rflags(vcpu));
6188
6189         kvm_get_dr(vcpu, 6, &val);
6190         put_smstate(u64, buf, 0x7f68, val);
6191         kvm_get_dr(vcpu, 7, &val);
6192         put_smstate(u64, buf, 0x7f60, val);
6193
6194         put_smstate(u64, buf, 0x7f58, kvm_read_cr0(vcpu));
6195         put_smstate(u64, buf, 0x7f50, kvm_read_cr3(vcpu));
6196         put_smstate(u64, buf, 0x7f48, kvm_read_cr4(vcpu));
6197
6198         put_smstate(u32, buf, 0x7f00, vcpu->arch.smbase);
6199
6200         /* revision id */
6201         put_smstate(u32, buf, 0x7efc, 0x00020064);
6202
6203         put_smstate(u64, buf, 0x7ed0, vcpu->arch.efer);
6204
6205         kvm_get_segment(vcpu, &seg, VCPU_SREG_TR);
6206         put_smstate(u16, buf, 0x7e90, seg.selector);
6207         put_smstate(u16, buf, 0x7e92, process_smi_get_segment_flags(&seg) >> 8);
6208         put_smstate(u32, buf, 0x7e94, seg.limit);
6209         put_smstate(u64, buf, 0x7e98, seg.base);
6210
6211         kvm_x86_ops->get_idt(vcpu, &dt);
6212         put_smstate(u32, buf, 0x7e84, dt.size);
6213         put_smstate(u64, buf, 0x7e88, dt.address);
6214
6215         kvm_get_segment(vcpu, &seg, VCPU_SREG_LDTR);
6216         put_smstate(u16, buf, 0x7e70, seg.selector);
6217         put_smstate(u16, buf, 0x7e72, process_smi_get_segment_flags(&seg) >> 8);
6218         put_smstate(u32, buf, 0x7e74, seg.limit);
6219         put_smstate(u64, buf, 0x7e78, seg.base);
6220
6221         kvm_x86_ops->get_gdt(vcpu, &dt);
6222         put_smstate(u32, buf, 0x7e64, dt.size);
6223         put_smstate(u64, buf, 0x7e68, dt.address);
6224
6225         for (i = 0; i < 6; i++)
6226                 process_smi_save_seg_64(vcpu, buf, i);
6227 #else
6228         WARN_ON_ONCE(1);
6229 #endif
6230 }
6231
6232 static void process_smi(struct kvm_vcpu *vcpu)
6233 {
6234         struct kvm_segment cs, ds;
6235         struct desc_ptr dt;
6236         char buf[512];
6237         u32 cr0;
6238
6239         if (is_smm(vcpu)) {
6240                 vcpu->arch.smi_pending = true;
6241                 return;
6242         }
6243
6244         trace_kvm_enter_smm(vcpu->vcpu_id, vcpu->arch.smbase, true);
6245         vcpu->arch.hflags |= HF_SMM_MASK;
6246         memset(buf, 0, 512);
6247         if (guest_cpuid_has_longmode(vcpu))
6248                 process_smi_save_state_64(vcpu, buf);
6249         else
6250                 process_smi_save_state_32(vcpu, buf);
6251
6252         kvm_vcpu_write_guest(vcpu, vcpu->arch.smbase + 0xfe00, buf, sizeof(buf));
6253
6254         if (kvm_x86_ops->get_nmi_mask(vcpu))
6255                 vcpu->arch.hflags |= HF_SMM_INSIDE_NMI_MASK;
6256         else
6257                 kvm_x86_ops->set_nmi_mask(vcpu, true);
6258
6259         kvm_set_rflags(vcpu, X86_EFLAGS_FIXED);
6260         kvm_rip_write(vcpu, 0x8000);
6261
6262         cr0 = vcpu->arch.cr0 & ~(X86_CR0_PE | X86_CR0_EM | X86_CR0_TS | X86_CR0_PG);
6263         kvm_x86_ops->set_cr0(vcpu, cr0);
6264         vcpu->arch.cr0 = cr0;
6265
6266         kvm_x86_ops->set_cr4(vcpu, 0);
6267
6268         /* Undocumented: IDT limit is set to zero on entry to SMM.  */
6269         dt.address = dt.size = 0;
6270         kvm_x86_ops->set_idt(vcpu, &dt);
6271
6272         __kvm_set_dr(vcpu, 7, DR7_FIXED_1);
6273
6274         cs.selector = (vcpu->arch.smbase >> 4) & 0xffff;
6275         cs.base = vcpu->arch.smbase;
6276
6277         ds.selector = 0;
6278         ds.base = 0;
6279
6280         cs.limit    = ds.limit = 0xffffffff;
6281         cs.type     = ds.type = 0x3;
6282         cs.dpl      = ds.dpl = 0;
6283         cs.db       = ds.db = 0;
6284         cs.s        = ds.s = 1;
6285         cs.l        = ds.l = 0;
6286         cs.g        = ds.g = 1;
6287         cs.avl      = ds.avl = 0;
6288         cs.present  = ds.present = 1;
6289         cs.unusable = ds.unusable = 0;
6290         cs.padding  = ds.padding = 0;
6291
6292         kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
6293         kvm_set_segment(vcpu, &ds, VCPU_SREG_DS);
6294         kvm_set_segment(vcpu, &ds, VCPU_SREG_ES);
6295         kvm_set_segment(vcpu, &ds, VCPU_SREG_FS);
6296         kvm_set_segment(vcpu, &ds, VCPU_SREG_GS);
6297         kvm_set_segment(vcpu, &ds, VCPU_SREG_SS);
6298
6299         if (guest_cpuid_has_longmode(vcpu))
6300                 kvm_x86_ops->set_efer(vcpu, 0);
6301
6302         kvm_update_cpuid(vcpu);
6303         kvm_mmu_reset_context(vcpu);
6304 }
6305
6306 static void vcpu_scan_ioapic(struct kvm_vcpu *vcpu)
6307 {
6308         if (!kvm_apic_hw_enabled(vcpu->arch.apic))
6309                 return;
6310
6311         memset(vcpu->arch.eoi_exit_bitmap, 0, 256 / 8);
6312
6313         if (irqchip_split(vcpu->kvm))
6314                 kvm_scan_ioapic_routes(vcpu, vcpu->arch.eoi_exit_bitmap);
6315         else {
6316                 kvm_x86_ops->sync_pir_to_irr(vcpu);
6317                 kvm_ioapic_scan_entry(vcpu, vcpu->arch.eoi_exit_bitmap);
6318         }
6319         kvm_x86_ops->load_eoi_exitmap(vcpu);
6320 }
6321
6322 static void kvm_vcpu_flush_tlb(struct kvm_vcpu *vcpu)
6323 {
6324         ++vcpu->stat.tlb_flush;
6325         kvm_x86_ops->tlb_flush(vcpu);
6326 }
6327
6328 void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu)
6329 {
6330         struct page *page = NULL;
6331
6332         if (!lapic_in_kernel(vcpu))
6333                 return;
6334
6335         if (!kvm_x86_ops->set_apic_access_page_addr)
6336                 return;
6337
6338         page = gfn_to_page(vcpu->kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
6339         if (is_error_page(page))
6340                 return;
6341         kvm_x86_ops->set_apic_access_page_addr(vcpu, page_to_phys(page));
6342
6343         /*
6344          * Do not pin apic access page in memory, the MMU notifier
6345          * will call us again if it is migrated or swapped out.
6346          */
6347         put_page(page);
6348 }
6349 EXPORT_SYMBOL_GPL(kvm_vcpu_reload_apic_access_page);
6350
6351 void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
6352                                            unsigned long address)
6353 {
6354         /*
6355          * The physical address of apic access page is stored in the VMCS.
6356          * Update it when it becomes invalid.
6357          */
6358         if (address == gfn_to_hva(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT))
6359                 kvm_make_all_cpus_request(kvm, KVM_REQ_APIC_PAGE_RELOAD);
6360 }
6361
6362 /*
6363  * Returns 1 to let vcpu_run() continue the guest execution loop without
6364  * exiting to the userspace.  Otherwise, the value will be returned to the
6365  * userspace.
6366  */
6367 static int vcpu_enter_guest(struct kvm_vcpu *vcpu)
6368 {
6369         int r;
6370         bool req_int_win =
6371                 dm_request_for_irq_injection(vcpu) &&
6372                 kvm_cpu_accept_dm_intr(vcpu);
6373
6374         bool req_immediate_exit = false;
6375
6376         if (vcpu->requests) {
6377                 if (kvm_check_request(KVM_REQ_MMU_RELOAD, vcpu))
6378                         kvm_mmu_unload(vcpu);
6379                 if (kvm_check_request(KVM_REQ_MIGRATE_TIMER, vcpu))
6380                         __kvm_migrate_timers(vcpu);
6381                 if (kvm_check_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu))
6382                         kvm_gen_update_masterclock(vcpu->kvm);
6383                 if (kvm_check_request(KVM_REQ_GLOBAL_CLOCK_UPDATE, vcpu))
6384                         kvm_gen_kvmclock_update(vcpu);
6385                 if (kvm_check_request(KVM_REQ_CLOCK_UPDATE, vcpu)) {
6386                         r = kvm_guest_time_update(vcpu);
6387                         if (unlikely(r))
6388                                 goto out;
6389                 }
6390                 if (kvm_check_request(KVM_REQ_MMU_SYNC, vcpu))
6391                         kvm_mmu_sync_roots(vcpu);
6392                 if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
6393                         kvm_vcpu_flush_tlb(vcpu);
6394                 if (kvm_check_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu)) {
6395                         vcpu->run->exit_reason = KVM_EXIT_TPR_ACCESS;
6396                         r = 0;
6397                         goto out;
6398                 }
6399                 if (kvm_check_request(KVM_REQ_TRIPLE_FAULT, vcpu)) {
6400                         vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
6401                         r = 0;
6402                         goto out;
6403                 }
6404                 if (kvm_check_request(KVM_REQ_DEACTIVATE_FPU, vcpu)) {
6405                         vcpu->fpu_active = 0;
6406                         kvm_x86_ops->fpu_deactivate(vcpu);
6407                 }
6408                 if (kvm_check_request(KVM_REQ_APF_HALT, vcpu)) {
6409                         /* Page is swapped out. Do synthetic halt */
6410                         vcpu->arch.apf.halted = true;
6411                         r = 1;
6412                         goto out;
6413                 }
6414                 if (kvm_check_request(KVM_REQ_STEAL_UPDATE, vcpu))
6415                         record_steal_time(vcpu);
6416                 if (kvm_check_request(KVM_REQ_SMI, vcpu))
6417                         process_smi(vcpu);
6418                 if (kvm_check_request(KVM_REQ_NMI, vcpu))
6419                         process_nmi(vcpu);
6420                 if (kvm_check_request(KVM_REQ_PMU, vcpu))
6421                         kvm_pmu_handle_event(vcpu);
6422                 if (kvm_check_request(KVM_REQ_PMI, vcpu))
6423                         kvm_pmu_deliver_pmi(vcpu);
6424                 if (kvm_check_request(KVM_REQ_IOAPIC_EOI_EXIT, vcpu)) {
6425                         BUG_ON(vcpu->arch.pending_ioapic_eoi > 255);
6426                         if (test_bit(vcpu->arch.pending_ioapic_eoi,
6427                                      (void *) vcpu->arch.eoi_exit_bitmap)) {
6428                                 vcpu->run->exit_reason = KVM_EXIT_IOAPIC_EOI;
6429                                 vcpu->run->eoi.vector =
6430                                                 vcpu->arch.pending_ioapic_eoi;
6431                                 r = 0;
6432                                 goto out;
6433                         }
6434                 }
6435                 if (kvm_check_request(KVM_REQ_SCAN_IOAPIC, vcpu))
6436                         vcpu_scan_ioapic(vcpu);
6437                 if (kvm_check_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu))
6438                         kvm_vcpu_reload_apic_access_page(vcpu);
6439                 if (kvm_check_request(KVM_REQ_HV_CRASH, vcpu)) {
6440                         vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6441                         vcpu->run->system_event.type = KVM_SYSTEM_EVENT_CRASH;
6442                         r = 0;
6443                         goto out;
6444                 }
6445                 if (kvm_check_request(KVM_REQ_HV_RESET, vcpu)) {
6446                         vcpu->run->exit_reason = KVM_EXIT_SYSTEM_EVENT;
6447                         vcpu->run->system_event.type = KVM_SYSTEM_EVENT_RESET;
6448                         r = 0;
6449                         goto out;
6450                 }
6451         }
6452
6453         /*
6454          * KVM_REQ_EVENT is not set when posted interrupts are set by
6455          * VT-d hardware, so we have to update RVI unconditionally.
6456          */
6457         if (kvm_lapic_enabled(vcpu)) {
6458                 /*
6459                  * Update architecture specific hints for APIC
6460                  * virtual interrupt delivery.
6461                  */
6462                 if (kvm_x86_ops->hwapic_irr_update)
6463                         kvm_x86_ops->hwapic_irr_update(vcpu,
6464                                 kvm_lapic_find_highest_irr(vcpu));
6465         }
6466
6467         if (kvm_check_request(KVM_REQ_EVENT, vcpu) || req_int_win) {
6468                 kvm_apic_accept_events(vcpu);
6469                 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
6470                         r = 1;
6471                         goto out;
6472                 }
6473
6474                 if (inject_pending_event(vcpu, req_int_win) != 0)
6475                         req_immediate_exit = true;
6476                 /* enable NMI/IRQ window open exits if needed */
6477                 else if (vcpu->arch.nmi_pending)
6478                         kvm_x86_ops->enable_nmi_window(vcpu);
6479                 else if (kvm_cpu_has_injectable_intr(vcpu) || req_int_win)
6480                         kvm_x86_ops->enable_irq_window(vcpu);
6481
6482                 if (kvm_lapic_enabled(vcpu)) {
6483                         update_cr8_intercept(vcpu);
6484                         kvm_lapic_sync_to_vapic(vcpu);
6485                 }
6486         }
6487
6488         r = kvm_mmu_reload(vcpu);
6489         if (unlikely(r)) {
6490                 goto cancel_injection;
6491         }
6492
6493         preempt_disable();
6494
6495         kvm_x86_ops->prepare_guest_switch(vcpu);
6496         if (vcpu->fpu_active)
6497                 kvm_load_guest_fpu(vcpu);
6498         kvm_load_guest_xcr0(vcpu);
6499
6500         vcpu->mode = IN_GUEST_MODE;
6501
6502         srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6503
6504         /* We should set ->mode before check ->requests,
6505          * see the comment in make_all_cpus_request.
6506          */
6507         smp_mb__after_srcu_read_unlock();
6508
6509         local_irq_disable();
6510
6511         if (vcpu->mode == EXITING_GUEST_MODE || vcpu->requests
6512             || need_resched() || signal_pending(current)) {
6513                 vcpu->mode = OUTSIDE_GUEST_MODE;
6514                 smp_wmb();
6515                 local_irq_enable();
6516                 preempt_enable();
6517                 vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6518                 r = 1;
6519                 goto cancel_injection;
6520         }
6521
6522         if (req_immediate_exit)
6523                 smp_send_reschedule(vcpu->cpu);
6524
6525         trace_kvm_entry(vcpu->vcpu_id);
6526         wait_lapic_expire(vcpu);
6527         __kvm_guest_enter();
6528
6529         if (unlikely(vcpu->arch.switch_db_regs)) {
6530                 set_debugreg(0, 7);
6531                 set_debugreg(vcpu->arch.eff_db[0], 0);
6532                 set_debugreg(vcpu->arch.eff_db[1], 1);
6533                 set_debugreg(vcpu->arch.eff_db[2], 2);
6534                 set_debugreg(vcpu->arch.eff_db[3], 3);
6535                 set_debugreg(vcpu->arch.dr6, 6);
6536                 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_RELOAD;
6537         }
6538
6539         kvm_x86_ops->run(vcpu);
6540
6541         /*
6542          * Do this here before restoring debug registers on the host.  And
6543          * since we do this before handling the vmexit, a DR access vmexit
6544          * can (a) read the correct value of the debug registers, (b) set
6545          * KVM_DEBUGREG_WONT_EXIT again.
6546          */
6547         if (unlikely(vcpu->arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)) {
6548                 int i;
6549
6550                 WARN_ON(vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP);
6551                 kvm_x86_ops->sync_dirty_debug_regs(vcpu);
6552                 for (i = 0; i < KVM_NR_DB_REGS; i++)
6553                         vcpu->arch.eff_db[i] = vcpu->arch.db[i];
6554         }
6555
6556         /*
6557          * If the guest has used debug registers, at least dr7
6558          * will be disabled while returning to the host.
6559          * If we don't have active breakpoints in the host, we don't
6560          * care about the messed up debug address registers. But if
6561          * we have some of them active, restore the old state.
6562          */
6563         if (hw_breakpoint_active())
6564                 hw_breakpoint_restore();
6565
6566         vcpu->arch.last_guest_tsc = kvm_read_l1_tsc(vcpu, rdtsc());
6567
6568         vcpu->mode = OUTSIDE_GUEST_MODE;
6569         smp_wmb();
6570
6571         /* Interrupt is enabled by handle_external_intr() */
6572         kvm_x86_ops->handle_external_intr(vcpu);
6573
6574         ++vcpu->stat.exits;
6575
6576         /*
6577          * We must have an instruction between local_irq_enable() and
6578          * kvm_guest_exit(), so the timer interrupt isn't delayed by
6579          * the interrupt shadow.  The stat.exits increment will do nicely.
6580          * But we need to prevent reordering, hence this barrier():
6581          */
6582         barrier();
6583
6584         kvm_guest_exit();
6585
6586         preempt_enable();
6587
6588         vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6589
6590         /*
6591          * Profile KVM exit RIPs:
6592          */
6593         if (unlikely(prof_on == KVM_PROFILING)) {
6594                 unsigned long rip = kvm_rip_read(vcpu);
6595                 profile_hit(KVM_PROFILING, (void *)rip);
6596         }
6597
6598         if (unlikely(vcpu->arch.tsc_always_catchup))
6599                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
6600
6601         if (vcpu->arch.apic_attention)
6602                 kvm_lapic_sync_from_vapic(vcpu);
6603
6604         r = kvm_x86_ops->handle_exit(vcpu);
6605         return r;
6606
6607 cancel_injection:
6608         kvm_x86_ops->cancel_injection(vcpu);
6609         if (unlikely(vcpu->arch.apic_attention))
6610                 kvm_lapic_sync_from_vapic(vcpu);
6611 out:
6612         return r;
6613 }
6614
6615 static inline int vcpu_block(struct kvm *kvm, struct kvm_vcpu *vcpu)
6616 {
6617         if (!kvm_arch_vcpu_runnable(vcpu) &&
6618             (!kvm_x86_ops->pre_block || kvm_x86_ops->pre_block(vcpu) == 0)) {
6619                 srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6620                 kvm_vcpu_block(vcpu);
6621                 vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6622
6623                 if (kvm_x86_ops->post_block)
6624                         kvm_x86_ops->post_block(vcpu);
6625
6626                 if (!kvm_check_request(KVM_REQ_UNHALT, vcpu))
6627                         return 1;
6628         }
6629
6630         kvm_apic_accept_events(vcpu);
6631         switch(vcpu->arch.mp_state) {
6632         case KVM_MP_STATE_HALTED:
6633                 vcpu->arch.pv.pv_unhalted = false;
6634                 vcpu->arch.mp_state =
6635                         KVM_MP_STATE_RUNNABLE;
6636         case KVM_MP_STATE_RUNNABLE:
6637                 vcpu->arch.apf.halted = false;
6638                 break;
6639         case KVM_MP_STATE_INIT_RECEIVED:
6640                 break;
6641         default:
6642                 return -EINTR;
6643                 break;
6644         }
6645         return 1;
6646 }
6647
6648 static inline bool kvm_vcpu_running(struct kvm_vcpu *vcpu)
6649 {
6650         return (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE &&
6651                 !vcpu->arch.apf.halted);
6652 }
6653
6654 static int vcpu_run(struct kvm_vcpu *vcpu)
6655 {
6656         int r;
6657         struct kvm *kvm = vcpu->kvm;
6658
6659         vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6660
6661         for (;;) {
6662                 if (kvm_vcpu_running(vcpu)) {
6663                         r = vcpu_enter_guest(vcpu);
6664                 } else {
6665                         r = vcpu_block(kvm, vcpu);
6666                 }
6667
6668                 if (r <= 0)
6669                         break;
6670
6671                 clear_bit(KVM_REQ_PENDING_TIMER, &vcpu->requests);
6672                 if (kvm_cpu_has_pending_timer(vcpu))
6673                         kvm_inject_pending_timer_irqs(vcpu);
6674
6675                 if (dm_request_for_irq_injection(vcpu) &&
6676                         kvm_vcpu_ready_for_interrupt_injection(vcpu)) {
6677                         r = 0;
6678                         vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
6679                         ++vcpu->stat.request_irq_exits;
6680                         break;
6681                 }
6682
6683                 kvm_check_async_pf_completion(vcpu);
6684
6685                 if (signal_pending(current)) {
6686                         r = -EINTR;
6687                         vcpu->run->exit_reason = KVM_EXIT_INTR;
6688                         ++vcpu->stat.signal_exits;
6689                         break;
6690                 }
6691                 if (need_resched()) {
6692                         srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6693                         cond_resched();
6694                         vcpu->srcu_idx = srcu_read_lock(&kvm->srcu);
6695                 }
6696         }
6697
6698         srcu_read_unlock(&kvm->srcu, vcpu->srcu_idx);
6699
6700         return r;
6701 }
6702
6703 static inline int complete_emulated_io(struct kvm_vcpu *vcpu)
6704 {
6705         int r;
6706         vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
6707         r = emulate_instruction(vcpu, EMULTYPE_NO_DECODE);
6708         srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
6709         if (r != EMULATE_DONE)
6710                 return 0;
6711         return 1;
6712 }
6713
6714 static int complete_emulated_pio(struct kvm_vcpu *vcpu)
6715 {
6716         BUG_ON(!vcpu->arch.pio.count);
6717
6718         return complete_emulated_io(vcpu);
6719 }
6720
6721 /*
6722  * Implements the following, as a state machine:
6723  *
6724  * read:
6725  *   for each fragment
6726  *     for each mmio piece in the fragment
6727  *       write gpa, len
6728  *       exit
6729  *       copy data
6730  *   execute insn
6731  *
6732  * write:
6733  *   for each fragment
6734  *     for each mmio piece in the fragment
6735  *       write gpa, len
6736  *       copy data
6737  *       exit
6738  */
6739 static int complete_emulated_mmio(struct kvm_vcpu *vcpu)
6740 {
6741         struct kvm_run *run = vcpu->run;
6742         struct kvm_mmio_fragment *frag;
6743         unsigned len;
6744
6745         BUG_ON(!vcpu->mmio_needed);
6746
6747         /* Complete previous fragment */
6748         frag = &vcpu->mmio_fragments[vcpu->mmio_cur_fragment];
6749         len = min(8u, frag->len);
6750         if (!vcpu->mmio_is_write)
6751                 memcpy(frag->data, run->mmio.data, len);
6752
6753         if (frag->len <= 8) {
6754                 /* Switch to the next fragment. */
6755                 frag++;
6756                 vcpu->mmio_cur_fragment++;
6757         } else {
6758                 /* Go forward to the next mmio piece. */
6759                 frag->data += len;
6760                 frag->gpa += len;
6761                 frag->len -= len;
6762         }
6763
6764         if (vcpu->mmio_cur_fragment >= vcpu->mmio_nr_fragments) {
6765                 vcpu->mmio_needed = 0;
6766
6767                 /* FIXME: return into emulator if single-stepping.  */
6768                 if (vcpu->mmio_is_write)
6769                         return 1;
6770                 vcpu->mmio_read_completed = 1;
6771                 return complete_emulated_io(vcpu);
6772         }
6773
6774         run->exit_reason = KVM_EXIT_MMIO;
6775         run->mmio.phys_addr = frag->gpa;
6776         if (vcpu->mmio_is_write)
6777                 memcpy(run->mmio.data, frag->data, min(8u, frag->len));
6778         run->mmio.len = min(8u, frag->len);
6779         run->mmio.is_write = vcpu->mmio_is_write;
6780         vcpu->arch.complete_userspace_io = complete_emulated_mmio;
6781         return 0;
6782 }
6783
6784
6785 int kvm_arch_vcpu_ioctl_run(struct kvm_vcpu *vcpu, struct kvm_run *kvm_run)
6786 {
6787         struct fpu *fpu = &current->thread.fpu;
6788         int r;
6789         sigset_t sigsaved;
6790
6791         fpu__activate_curr(fpu);
6792
6793         if (vcpu->sigset_active)
6794                 sigprocmask(SIG_SETMASK, &vcpu->sigset, &sigsaved);
6795
6796         if (unlikely(vcpu->arch.mp_state == KVM_MP_STATE_UNINITIALIZED)) {
6797                 kvm_vcpu_block(vcpu);
6798                 kvm_apic_accept_events(vcpu);
6799                 clear_bit(KVM_REQ_UNHALT, &vcpu->requests);
6800                 r = -EAGAIN;
6801                 goto out;
6802         }
6803
6804         /* re-sync apic's tpr */
6805         if (!lapic_in_kernel(vcpu)) {
6806                 if (kvm_set_cr8(vcpu, kvm_run->cr8) != 0) {
6807                         r = -EINVAL;
6808                         goto out;
6809                 }
6810         }
6811
6812         if (unlikely(vcpu->arch.complete_userspace_io)) {
6813                 int (*cui)(struct kvm_vcpu *) = vcpu->arch.complete_userspace_io;
6814                 vcpu->arch.complete_userspace_io = NULL;
6815                 r = cui(vcpu);
6816                 if (r <= 0)
6817                         goto out;
6818         } else
6819                 WARN_ON(vcpu->arch.pio.count || vcpu->mmio_needed);
6820
6821         r = vcpu_run(vcpu);
6822
6823 out:
6824         post_kvm_run_save(vcpu);
6825         if (vcpu->sigset_active)
6826                 sigprocmask(SIG_SETMASK, &sigsaved, NULL);
6827
6828         return r;
6829 }
6830
6831 int kvm_arch_vcpu_ioctl_get_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6832 {
6833         if (vcpu->arch.emulate_regs_need_sync_to_vcpu) {
6834                 /*
6835                  * We are here if userspace calls get_regs() in the middle of
6836                  * instruction emulation. Registers state needs to be copied
6837                  * back from emulation context to vcpu. Userspace shouldn't do
6838                  * that usually, but some bad designed PV devices (vmware
6839                  * backdoor interface) need this to work
6840                  */
6841                 emulator_writeback_register_cache(&vcpu->arch.emulate_ctxt);
6842                 vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6843         }
6844         regs->rax = kvm_register_read(vcpu, VCPU_REGS_RAX);
6845         regs->rbx = kvm_register_read(vcpu, VCPU_REGS_RBX);
6846         regs->rcx = kvm_register_read(vcpu, VCPU_REGS_RCX);
6847         regs->rdx = kvm_register_read(vcpu, VCPU_REGS_RDX);
6848         regs->rsi = kvm_register_read(vcpu, VCPU_REGS_RSI);
6849         regs->rdi = kvm_register_read(vcpu, VCPU_REGS_RDI);
6850         regs->rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
6851         regs->rbp = kvm_register_read(vcpu, VCPU_REGS_RBP);
6852 #ifdef CONFIG_X86_64
6853         regs->r8 = kvm_register_read(vcpu, VCPU_REGS_R8);
6854         regs->r9 = kvm_register_read(vcpu, VCPU_REGS_R9);
6855         regs->r10 = kvm_register_read(vcpu, VCPU_REGS_R10);
6856         regs->r11 = kvm_register_read(vcpu, VCPU_REGS_R11);
6857         regs->r12 = kvm_register_read(vcpu, VCPU_REGS_R12);
6858         regs->r13 = kvm_register_read(vcpu, VCPU_REGS_R13);
6859         regs->r14 = kvm_register_read(vcpu, VCPU_REGS_R14);
6860         regs->r15 = kvm_register_read(vcpu, VCPU_REGS_R15);
6861 #endif
6862
6863         regs->rip = kvm_rip_read(vcpu);
6864         regs->rflags = kvm_get_rflags(vcpu);
6865
6866         return 0;
6867 }
6868
6869 int kvm_arch_vcpu_ioctl_set_regs(struct kvm_vcpu *vcpu, struct kvm_regs *regs)
6870 {
6871         vcpu->arch.emulate_regs_need_sync_from_vcpu = true;
6872         vcpu->arch.emulate_regs_need_sync_to_vcpu = false;
6873
6874         kvm_register_write(vcpu, VCPU_REGS_RAX, regs->rax);
6875         kvm_register_write(vcpu, VCPU_REGS_RBX, regs->rbx);
6876         kvm_register_write(vcpu, VCPU_REGS_RCX, regs->rcx);
6877         kvm_register_write(vcpu, VCPU_REGS_RDX, regs->rdx);
6878         kvm_register_write(vcpu, VCPU_REGS_RSI, regs->rsi);
6879         kvm_register_write(vcpu, VCPU_REGS_RDI, regs->rdi);
6880         kvm_register_write(vcpu, VCPU_REGS_RSP, regs->rsp);
6881         kvm_register_write(vcpu, VCPU_REGS_RBP, regs->rbp);
6882 #ifdef CONFIG_X86_64
6883         kvm_register_write(vcpu, VCPU_REGS_R8, regs->r8);
6884         kvm_register_write(vcpu, VCPU_REGS_R9, regs->r9);
6885         kvm_register_write(vcpu, VCPU_REGS_R10, regs->r10);
6886         kvm_register_write(vcpu, VCPU_REGS_R11, regs->r11);
6887         kvm_register_write(vcpu, VCPU_REGS_R12, regs->r12);
6888         kvm_register_write(vcpu, VCPU_REGS_R13, regs->r13);
6889         kvm_register_write(vcpu, VCPU_REGS_R14, regs->r14);
6890         kvm_register_write(vcpu, VCPU_REGS_R15, regs->r15);
6891 #endif
6892
6893         kvm_rip_write(vcpu, regs->rip);
6894         kvm_set_rflags(vcpu, regs->rflags);
6895
6896         vcpu->arch.exception.pending = false;
6897
6898         kvm_make_request(KVM_REQ_EVENT, vcpu);
6899
6900         return 0;
6901 }
6902
6903 void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
6904 {
6905         struct kvm_segment cs;
6906
6907         kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
6908         *db = cs.db;
6909         *l = cs.l;
6910 }
6911 EXPORT_SYMBOL_GPL(kvm_get_cs_db_l_bits);
6912
6913 int kvm_arch_vcpu_ioctl_get_sregs(struct kvm_vcpu *vcpu,
6914                                   struct kvm_sregs *sregs)
6915 {
6916         struct desc_ptr dt;
6917
6918         kvm_get_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
6919         kvm_get_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
6920         kvm_get_segment(vcpu, &sregs->es, VCPU_SREG_ES);
6921         kvm_get_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
6922         kvm_get_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
6923         kvm_get_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
6924
6925         kvm_get_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
6926         kvm_get_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
6927
6928         kvm_x86_ops->get_idt(vcpu, &dt);
6929         sregs->idt.limit = dt.size;
6930         sregs->idt.base = dt.address;
6931         kvm_x86_ops->get_gdt(vcpu, &dt);
6932         sregs->gdt.limit = dt.size;
6933         sregs->gdt.base = dt.address;
6934
6935         sregs->cr0 = kvm_read_cr0(vcpu);
6936         sregs->cr2 = vcpu->arch.cr2;
6937         sregs->cr3 = kvm_read_cr3(vcpu);
6938         sregs->cr4 = kvm_read_cr4(vcpu);
6939         sregs->cr8 = kvm_get_cr8(vcpu);
6940         sregs->efer = vcpu->arch.efer;
6941         sregs->apic_base = kvm_get_apic_base(vcpu);
6942
6943         memset(sregs->interrupt_bitmap, 0, sizeof sregs->interrupt_bitmap);
6944
6945         if (vcpu->arch.interrupt.pending && !vcpu->arch.interrupt.soft)
6946                 set_bit(vcpu->arch.interrupt.nr,
6947                         (unsigned long *)sregs->interrupt_bitmap);
6948
6949         return 0;
6950 }
6951
6952 int kvm_arch_vcpu_ioctl_get_mpstate(struct kvm_vcpu *vcpu,
6953                                     struct kvm_mp_state *mp_state)
6954 {
6955         kvm_apic_accept_events(vcpu);
6956         if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED &&
6957                                         vcpu->arch.pv.pv_unhalted)
6958                 mp_state->mp_state = KVM_MP_STATE_RUNNABLE;
6959         else
6960                 mp_state->mp_state = vcpu->arch.mp_state;
6961
6962         return 0;
6963 }
6964
6965 int kvm_arch_vcpu_ioctl_set_mpstate(struct kvm_vcpu *vcpu,
6966                                     struct kvm_mp_state *mp_state)
6967 {
6968         if (!kvm_vcpu_has_lapic(vcpu) &&
6969             mp_state->mp_state != KVM_MP_STATE_RUNNABLE)
6970                 return -EINVAL;
6971
6972         if (mp_state->mp_state == KVM_MP_STATE_SIPI_RECEIVED) {
6973                 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
6974                 set_bit(KVM_APIC_SIPI, &vcpu->arch.apic->pending_events);
6975         } else
6976                 vcpu->arch.mp_state = mp_state->mp_state;
6977         kvm_make_request(KVM_REQ_EVENT, vcpu);
6978         return 0;
6979 }
6980
6981 int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
6982                     int reason, bool has_error_code, u32 error_code)
6983 {
6984         struct x86_emulate_ctxt *ctxt = &vcpu->arch.emulate_ctxt;
6985         int ret;
6986
6987         init_emulate_ctxt(vcpu);
6988
6989         ret = emulator_task_switch(ctxt, tss_selector, idt_index, reason,
6990                                    has_error_code, error_code);
6991
6992         if (ret)
6993                 return EMULATE_FAIL;
6994
6995         kvm_rip_write(vcpu, ctxt->eip);
6996         kvm_set_rflags(vcpu, ctxt->eflags);
6997         kvm_make_request(KVM_REQ_EVENT, vcpu);
6998         return EMULATE_DONE;
6999 }
7000 EXPORT_SYMBOL_GPL(kvm_task_switch);
7001
7002 int kvm_arch_vcpu_ioctl_set_sregs(struct kvm_vcpu *vcpu,
7003                                   struct kvm_sregs *sregs)
7004 {
7005         struct msr_data apic_base_msr;
7006         int mmu_reset_needed = 0;
7007         int pending_vec, max_bits, idx;
7008         struct desc_ptr dt;
7009
7010         if (!guest_cpuid_has_xsave(vcpu) && (sregs->cr4 & X86_CR4_OSXSAVE))
7011                 return -EINVAL;
7012
7013         dt.size = sregs->idt.limit;
7014         dt.address = sregs->idt.base;
7015         kvm_x86_ops->set_idt(vcpu, &dt);
7016         dt.size = sregs->gdt.limit;
7017         dt.address = sregs->gdt.base;
7018         kvm_x86_ops->set_gdt(vcpu, &dt);
7019
7020         vcpu->arch.cr2 = sregs->cr2;
7021         mmu_reset_needed |= kvm_read_cr3(vcpu) != sregs->cr3;
7022         vcpu->arch.cr3 = sregs->cr3;
7023         __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
7024
7025         kvm_set_cr8(vcpu, sregs->cr8);
7026
7027         mmu_reset_needed |= vcpu->arch.efer != sregs->efer;
7028         kvm_x86_ops->set_efer(vcpu, sregs->efer);
7029         apic_base_msr.data = sregs->apic_base;
7030         apic_base_msr.host_initiated = true;
7031         kvm_set_apic_base(vcpu, &apic_base_msr);
7032
7033         mmu_reset_needed |= kvm_read_cr0(vcpu) != sregs->cr0;
7034         kvm_x86_ops->set_cr0(vcpu, sregs->cr0);
7035         vcpu->arch.cr0 = sregs->cr0;
7036
7037         mmu_reset_needed |= kvm_read_cr4(vcpu) != sregs->cr4;
7038         kvm_x86_ops->set_cr4(vcpu, sregs->cr4);
7039         if (sregs->cr4 & X86_CR4_OSXSAVE)
7040                 kvm_update_cpuid(vcpu);
7041
7042         idx = srcu_read_lock(&vcpu->kvm->srcu);
7043         if (!is_long_mode(vcpu) && is_pae(vcpu)) {
7044                 load_pdptrs(vcpu, vcpu->arch.walk_mmu, kvm_read_cr3(vcpu));
7045                 mmu_reset_needed = 1;
7046         }
7047         srcu_read_unlock(&vcpu->kvm->srcu, idx);
7048
7049         if (mmu_reset_needed)
7050                 kvm_mmu_reset_context(vcpu);
7051
7052         max_bits = KVM_NR_INTERRUPTS;
7053         pending_vec = find_first_bit(
7054                 (const unsigned long *)sregs->interrupt_bitmap, max_bits);
7055         if (pending_vec < max_bits) {
7056                 kvm_queue_interrupt(vcpu, pending_vec, false);
7057                 pr_debug("Set back pending irq %d\n", pending_vec);
7058         }
7059
7060         kvm_set_segment(vcpu, &sregs->cs, VCPU_SREG_CS);
7061         kvm_set_segment(vcpu, &sregs->ds, VCPU_SREG_DS);
7062         kvm_set_segment(vcpu, &sregs->es, VCPU_SREG_ES);
7063         kvm_set_segment(vcpu, &sregs->fs, VCPU_SREG_FS);
7064         kvm_set_segment(vcpu, &sregs->gs, VCPU_SREG_GS);
7065         kvm_set_segment(vcpu, &sregs->ss, VCPU_SREG_SS);
7066
7067         kvm_set_segment(vcpu, &sregs->tr, VCPU_SREG_TR);
7068         kvm_set_segment(vcpu, &sregs->ldt, VCPU_SREG_LDTR);
7069
7070         update_cr8_intercept(vcpu);
7071
7072         /* Older userspace won't unhalt the vcpu on reset. */
7073         if (kvm_vcpu_is_bsp(vcpu) && kvm_rip_read(vcpu) == 0xfff0 &&
7074             sregs->cs.selector == 0xf000 && sregs->cs.base == 0xffff0000 &&
7075             !is_protmode(vcpu))
7076                 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7077
7078         kvm_make_request(KVM_REQ_EVENT, vcpu);
7079
7080         return 0;
7081 }
7082
7083 int kvm_arch_vcpu_ioctl_set_guest_debug(struct kvm_vcpu *vcpu,
7084                                         struct kvm_guest_debug *dbg)
7085 {
7086         unsigned long rflags;
7087         int i, r;
7088
7089         if (dbg->control & (KVM_GUESTDBG_INJECT_DB | KVM_GUESTDBG_INJECT_BP)) {
7090                 r = -EBUSY;
7091                 if (vcpu->arch.exception.pending)
7092                         goto out;
7093                 if (dbg->control & KVM_GUESTDBG_INJECT_DB)
7094                         kvm_queue_exception(vcpu, DB_VECTOR);
7095                 else
7096                         kvm_queue_exception(vcpu, BP_VECTOR);
7097         }
7098
7099         /*
7100          * Read rflags as long as potentially injected trace flags are still
7101          * filtered out.
7102          */
7103         rflags = kvm_get_rflags(vcpu);
7104
7105         vcpu->guest_debug = dbg->control;
7106         if (!(vcpu->guest_debug & KVM_GUESTDBG_ENABLE))
7107                 vcpu->guest_debug = 0;
7108
7109         if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
7110                 for (i = 0; i < KVM_NR_DB_REGS; ++i)
7111                         vcpu->arch.eff_db[i] = dbg->arch.debugreg[i];
7112                 vcpu->arch.guest_debug_dr7 = dbg->arch.debugreg[7];
7113         } else {
7114                 for (i = 0; i < KVM_NR_DB_REGS; i++)
7115                         vcpu->arch.eff_db[i] = vcpu->arch.db[i];
7116         }
7117         kvm_update_dr7(vcpu);
7118
7119         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
7120                 vcpu->arch.singlestep_rip = kvm_rip_read(vcpu) +
7121                         get_segment_base(vcpu, VCPU_SREG_CS);
7122
7123         /*
7124          * Trigger an rflags update that will inject or remove the trace
7125          * flags.
7126          */
7127         kvm_set_rflags(vcpu, rflags);
7128
7129         kvm_x86_ops->update_bp_intercept(vcpu);
7130
7131         r = 0;
7132
7133 out:
7134
7135         return r;
7136 }
7137
7138 /*
7139  * Translate a guest virtual address to a guest physical address.
7140  */
7141 int kvm_arch_vcpu_ioctl_translate(struct kvm_vcpu *vcpu,
7142                                     struct kvm_translation *tr)
7143 {
7144         unsigned long vaddr = tr->linear_address;
7145         gpa_t gpa;
7146         int idx;
7147
7148         idx = srcu_read_lock(&vcpu->kvm->srcu);
7149         gpa = kvm_mmu_gva_to_gpa_system(vcpu, vaddr, NULL);
7150         srcu_read_unlock(&vcpu->kvm->srcu, idx);
7151         tr->physical_address = gpa;
7152         tr->valid = gpa != UNMAPPED_GVA;
7153         tr->writeable = 1;
7154         tr->usermode = 0;
7155
7156         return 0;
7157 }
7158
7159 int kvm_arch_vcpu_ioctl_get_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7160 {
7161         struct fxregs_state *fxsave =
7162                         &vcpu->arch.guest_fpu.state.fxsave;
7163
7164         memcpy(fpu->fpr, fxsave->st_space, 128);
7165         fpu->fcw = fxsave->cwd;
7166         fpu->fsw = fxsave->swd;
7167         fpu->ftwx = fxsave->twd;
7168         fpu->last_opcode = fxsave->fop;
7169         fpu->last_ip = fxsave->rip;
7170         fpu->last_dp = fxsave->rdp;
7171         memcpy(fpu->xmm, fxsave->xmm_space, sizeof fxsave->xmm_space);
7172
7173         return 0;
7174 }
7175
7176 int kvm_arch_vcpu_ioctl_set_fpu(struct kvm_vcpu *vcpu, struct kvm_fpu *fpu)
7177 {
7178         struct fxregs_state *fxsave =
7179                         &vcpu->arch.guest_fpu.state.fxsave;
7180
7181         memcpy(fxsave->st_space, fpu->fpr, 128);
7182         fxsave->cwd = fpu->fcw;
7183         fxsave->swd = fpu->fsw;
7184         fxsave->twd = fpu->ftwx;
7185         fxsave->fop = fpu->last_opcode;
7186         fxsave->rip = fpu->last_ip;
7187         fxsave->rdp = fpu->last_dp;
7188         memcpy(fxsave->xmm_space, fpu->xmm, sizeof fxsave->xmm_space);
7189
7190         return 0;
7191 }
7192
7193 static void fx_init(struct kvm_vcpu *vcpu)
7194 {
7195         fpstate_init(&vcpu->arch.guest_fpu.state);
7196         if (cpu_has_xsaves)
7197                 vcpu->arch.guest_fpu.state.xsave.header.xcomp_bv =
7198                         host_xcr0 | XSTATE_COMPACTION_ENABLED;
7199
7200         /*
7201          * Ensure guest xcr0 is valid for loading
7202          */
7203         vcpu->arch.xcr0 = XFEATURE_MASK_FP;
7204
7205         vcpu->arch.cr0 |= X86_CR0_ET;
7206 }
7207
7208 void kvm_load_guest_fpu(struct kvm_vcpu *vcpu)
7209 {
7210         if (vcpu->guest_fpu_loaded)
7211                 return;
7212
7213         /*
7214          * Restore all possible states in the guest,
7215          * and assume host would use all available bits.
7216          * Guest xcr0 would be loaded later.
7217          */
7218         kvm_put_guest_xcr0(vcpu);
7219         vcpu->guest_fpu_loaded = 1;
7220         __kernel_fpu_begin();
7221         __copy_kernel_to_fpregs(&vcpu->arch.guest_fpu.state);
7222         trace_kvm_fpu(1);
7223 }
7224
7225 void kvm_put_guest_fpu(struct kvm_vcpu *vcpu)
7226 {
7227         kvm_put_guest_xcr0(vcpu);
7228
7229         if (!vcpu->guest_fpu_loaded) {
7230                 vcpu->fpu_counter = 0;
7231                 return;
7232         }
7233
7234         vcpu->guest_fpu_loaded = 0;
7235         copy_fpregs_to_fpstate(&vcpu->arch.guest_fpu);
7236         __kernel_fpu_end();
7237         ++vcpu->stat.fpu_reload;
7238         /*
7239          * If using eager FPU mode, or if the guest is a frequent user
7240          * of the FPU, just leave the FPU active for next time.
7241          * Every 255 times fpu_counter rolls over to 0; a guest that uses
7242          * the FPU in bursts will revert to loading it on demand.
7243          */
7244         if (!vcpu->arch.eager_fpu) {
7245                 if (++vcpu->fpu_counter < 5)
7246                         kvm_make_request(KVM_REQ_DEACTIVATE_FPU, vcpu);
7247         }
7248         trace_kvm_fpu(0);
7249 }
7250
7251 void kvm_arch_vcpu_free(struct kvm_vcpu *vcpu)
7252 {
7253         kvmclock_reset(vcpu);
7254
7255         free_cpumask_var(vcpu->arch.wbinvd_dirty_mask);
7256         kvm_x86_ops->vcpu_free(vcpu);
7257 }
7258
7259 struct kvm_vcpu *kvm_arch_vcpu_create(struct kvm *kvm,
7260                                                 unsigned int id)
7261 {
7262         struct kvm_vcpu *vcpu;
7263
7264         if (check_tsc_unstable() && atomic_read(&kvm->online_vcpus) != 0)
7265                 printk_once(KERN_WARNING
7266                 "kvm: SMP vm created on host with unstable TSC; "
7267                 "guest TSC will not be reliable\n");
7268
7269         vcpu = kvm_x86_ops->vcpu_create(kvm, id);
7270
7271         return vcpu;
7272 }
7273
7274 int kvm_arch_vcpu_setup(struct kvm_vcpu *vcpu)
7275 {
7276         int r;
7277
7278         kvm_vcpu_mtrr_init(vcpu);
7279         r = vcpu_load(vcpu);
7280         if (r)
7281                 return r;
7282         kvm_vcpu_reset(vcpu, false);
7283         kvm_mmu_setup(vcpu);
7284         vcpu_put(vcpu);
7285         return r;
7286 }
7287
7288 void kvm_arch_vcpu_postcreate(struct kvm_vcpu *vcpu)
7289 {
7290         struct msr_data msr;
7291         struct kvm *kvm = vcpu->kvm;
7292
7293         if (vcpu_load(vcpu))
7294                 return;
7295         msr.data = 0x0;
7296         msr.index = MSR_IA32_TSC;
7297         msr.host_initiated = true;
7298         kvm_write_tsc(vcpu, &msr);
7299         vcpu_put(vcpu);
7300
7301         if (!kvmclock_periodic_sync)
7302                 return;
7303
7304         schedule_delayed_work(&kvm->arch.kvmclock_sync_work,
7305                                         KVMCLOCK_SYNC_PERIOD);
7306 }
7307
7308 void kvm_arch_vcpu_destroy(struct kvm_vcpu *vcpu)
7309 {
7310         int r;
7311         vcpu->arch.apf.msr_val = 0;
7312
7313         r = vcpu_load(vcpu);
7314         BUG_ON(r);
7315         kvm_mmu_unload(vcpu);
7316         vcpu_put(vcpu);
7317
7318         kvm_x86_ops->vcpu_free(vcpu);
7319 }
7320
7321 void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
7322 {
7323         vcpu->arch.hflags = 0;
7324
7325         atomic_set(&vcpu->arch.nmi_queued, 0);
7326         vcpu->arch.nmi_pending = 0;
7327         vcpu->arch.nmi_injected = false;
7328         kvm_clear_interrupt_queue(vcpu);
7329         kvm_clear_exception_queue(vcpu);
7330
7331         memset(vcpu->arch.db, 0, sizeof(vcpu->arch.db));
7332         kvm_update_dr0123(vcpu);
7333         vcpu->arch.dr6 = DR6_INIT;
7334         kvm_update_dr6(vcpu);
7335         vcpu->arch.dr7 = DR7_FIXED_1;
7336         kvm_update_dr7(vcpu);
7337
7338         vcpu->arch.cr2 = 0;
7339
7340         kvm_make_request(KVM_REQ_EVENT, vcpu);
7341         vcpu->arch.apf.msr_val = 0;
7342         vcpu->arch.st.msr_val = 0;
7343
7344         kvmclock_reset(vcpu);
7345
7346         kvm_clear_async_pf_completion_queue(vcpu);
7347         kvm_async_pf_hash_reset(vcpu);
7348         vcpu->arch.apf.halted = false;
7349
7350         if (!init_event) {
7351                 kvm_pmu_reset(vcpu);
7352                 vcpu->arch.smbase = 0x30000;
7353         }
7354
7355         memset(vcpu->arch.regs, 0, sizeof(vcpu->arch.regs));
7356         vcpu->arch.regs_avail = ~0;
7357         vcpu->arch.regs_dirty = ~0;
7358
7359         kvm_x86_ops->vcpu_reset(vcpu, init_event);
7360 }
7361
7362 void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector)
7363 {
7364         struct kvm_segment cs;
7365
7366         kvm_get_segment(vcpu, &cs, VCPU_SREG_CS);
7367         cs.selector = vector << 8;
7368         cs.base = vector << 12;
7369         kvm_set_segment(vcpu, &cs, VCPU_SREG_CS);
7370         kvm_rip_write(vcpu, 0);
7371 }
7372
7373 int kvm_arch_hardware_enable(void)
7374 {
7375         struct kvm *kvm;
7376         struct kvm_vcpu *vcpu;
7377         int i;
7378         int ret;
7379         u64 local_tsc;
7380         u64 max_tsc = 0;
7381         bool stable, backwards_tsc = false;
7382
7383         kvm_shared_msr_cpu_online();
7384         ret = kvm_x86_ops->hardware_enable();
7385         if (ret != 0)
7386                 return ret;
7387
7388         local_tsc = rdtsc();
7389         stable = !check_tsc_unstable();
7390         list_for_each_entry(kvm, &vm_list, vm_list) {
7391                 kvm_for_each_vcpu(i, vcpu, kvm) {
7392                         if (!stable && vcpu->cpu == smp_processor_id())
7393                                 kvm_make_request(KVM_REQ_CLOCK_UPDATE, vcpu);
7394                         if (stable && vcpu->arch.last_host_tsc > local_tsc) {
7395                                 backwards_tsc = true;
7396                                 if (vcpu->arch.last_host_tsc > max_tsc)
7397                                         max_tsc = vcpu->arch.last_host_tsc;
7398                         }
7399                 }
7400         }
7401
7402         /*
7403          * Sometimes, even reliable TSCs go backwards.  This happens on
7404          * platforms that reset TSC during suspend or hibernate actions, but
7405          * maintain synchronization.  We must compensate.  Fortunately, we can
7406          * detect that condition here, which happens early in CPU bringup,
7407          * before any KVM threads can be running.  Unfortunately, we can't
7408          * bring the TSCs fully up to date with real time, as we aren't yet far
7409          * enough into CPU bringup that we know how much real time has actually
7410          * elapsed; our helper function, get_kernel_ns() will be using boot
7411          * variables that haven't been updated yet.
7412          *
7413          * So we simply find the maximum observed TSC above, then record the
7414          * adjustment to TSC in each VCPU.  When the VCPU later gets loaded,
7415          * the adjustment will be applied.  Note that we accumulate
7416          * adjustments, in case multiple suspend cycles happen before some VCPU
7417          * gets a chance to run again.  In the event that no KVM threads get a
7418          * chance to run, we will miss the entire elapsed period, as we'll have
7419          * reset last_host_tsc, so VCPUs will not have the TSC adjusted and may
7420          * loose cycle time.  This isn't too big a deal, since the loss will be
7421          * uniform across all VCPUs (not to mention the scenario is extremely
7422          * unlikely). It is possible that a second hibernate recovery happens
7423          * much faster than a first, causing the observed TSC here to be
7424          * smaller; this would require additional padding adjustment, which is
7425          * why we set last_host_tsc to the local tsc observed here.
7426          *
7427          * N.B. - this code below runs only on platforms with reliable TSC,
7428          * as that is the only way backwards_tsc is set above.  Also note
7429          * that this runs for ALL vcpus, which is not a bug; all VCPUs should
7430          * have the same delta_cyc adjustment applied if backwards_tsc
7431          * is detected.  Note further, this adjustment is only done once,
7432          * as we reset last_host_tsc on all VCPUs to stop this from being
7433          * called multiple times (one for each physical CPU bringup).
7434          *
7435          * Platforms with unreliable TSCs don't have to deal with this, they
7436          * will be compensated by the logic in vcpu_load, which sets the TSC to
7437          * catchup mode.  This will catchup all VCPUs to real time, but cannot
7438          * guarantee that they stay in perfect synchronization.
7439          */
7440         if (backwards_tsc) {
7441                 u64 delta_cyc = max_tsc - local_tsc;
7442                 backwards_tsc_observed = true;
7443                 list_for_each_entry(kvm, &vm_list, vm_list) {
7444                         kvm_for_each_vcpu(i, vcpu, kvm) {
7445                                 vcpu->arch.tsc_offset_adjustment += delta_cyc;
7446                                 vcpu->arch.last_host_tsc = local_tsc;
7447                                 kvm_make_request(KVM_REQ_MASTERCLOCK_UPDATE, vcpu);
7448                         }
7449
7450                         /*
7451                          * We have to disable TSC offset matching.. if you were
7452                          * booting a VM while issuing an S4 host suspend....
7453                          * you may have some problem.  Solving this issue is
7454                          * left as an exercise to the reader.
7455                          */
7456                         kvm->arch.last_tsc_nsec = 0;
7457                         kvm->arch.last_tsc_write = 0;
7458                 }
7459
7460         }
7461         return 0;
7462 }
7463
7464 void kvm_arch_hardware_disable(void)
7465 {
7466         kvm_x86_ops->hardware_disable();
7467         drop_user_return_notifiers();
7468 }
7469
7470 int kvm_arch_hardware_setup(void)
7471 {
7472         int r;
7473
7474         r = kvm_x86_ops->hardware_setup();
7475         if (r != 0)
7476                 return r;
7477
7478         if (kvm_has_tsc_control) {
7479                 /*
7480                  * Make sure the user can only configure tsc_khz values that
7481                  * fit into a signed integer.
7482                  * A min value is not calculated needed because it will always
7483                  * be 1 on all machines.
7484                  */
7485                 u64 max = min(0x7fffffffULL,
7486                               __scale_tsc(kvm_max_tsc_scaling_ratio, tsc_khz));
7487                 kvm_max_guest_tsc_khz = max;
7488
7489                 kvm_default_tsc_scaling_ratio = 1ULL << kvm_tsc_scaling_ratio_frac_bits;
7490         }
7491
7492         kvm_init_msr_list();
7493         return 0;
7494 }
7495
7496 void kvm_arch_hardware_unsetup(void)
7497 {
7498         kvm_x86_ops->hardware_unsetup();
7499 }
7500
7501 void kvm_arch_check_processor_compat(void *rtn)
7502 {
7503         kvm_x86_ops->check_processor_compatibility(rtn);
7504 }
7505
7506 bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu)
7507 {
7508         return vcpu->kvm->arch.bsp_vcpu_id == vcpu->vcpu_id;
7509 }
7510 EXPORT_SYMBOL_GPL(kvm_vcpu_is_reset_bsp);
7511
7512 bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu)
7513 {
7514         return (vcpu->arch.apic_base & MSR_IA32_APICBASE_BSP) != 0;
7515 }
7516
7517 bool kvm_vcpu_compatible(struct kvm_vcpu *vcpu)
7518 {
7519         return irqchip_in_kernel(vcpu->kvm) == lapic_in_kernel(vcpu);
7520 }
7521
7522 struct static_key kvm_no_apic_vcpu __read_mostly;
7523
7524 int kvm_arch_vcpu_init(struct kvm_vcpu *vcpu)
7525 {
7526         struct page *page;
7527         struct kvm *kvm;
7528         int r;
7529
7530         BUG_ON(vcpu->kvm == NULL);
7531         kvm = vcpu->kvm;
7532
7533         vcpu->arch.pv.pv_unhalted = false;
7534         vcpu->arch.emulate_ctxt.ops = &emulate_ops;
7535         if (!irqchip_in_kernel(kvm) || kvm_vcpu_is_reset_bsp(vcpu))
7536                 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
7537         else
7538                 vcpu->arch.mp_state = KVM_MP_STATE_UNINITIALIZED;
7539
7540         page = alloc_page(GFP_KERNEL | __GFP_ZERO);
7541         if (!page) {
7542                 r = -ENOMEM;
7543                 goto fail;
7544         }
7545         vcpu->arch.pio_data = page_address(page);
7546
7547         kvm_set_tsc_khz(vcpu, max_tsc_khz);
7548
7549         r = kvm_mmu_create(vcpu);
7550         if (r < 0)
7551                 goto fail_free_pio_data;
7552
7553         if (irqchip_in_kernel(kvm)) {
7554                 r = kvm_create_lapic(vcpu);
7555                 if (r < 0)
7556                         goto fail_mmu_destroy;
7557         } else
7558                 static_key_slow_inc(&kvm_no_apic_vcpu);
7559
7560         vcpu->arch.mce_banks = kzalloc(KVM_MAX_MCE_BANKS * sizeof(u64) * 4,
7561                                        GFP_KERNEL);
7562         if (!vcpu->arch.mce_banks) {
7563                 r = -ENOMEM;
7564                 goto fail_free_lapic;
7565         }
7566         vcpu->arch.mcg_cap = KVM_MAX_MCE_BANKS;
7567
7568         if (!zalloc_cpumask_var(&vcpu->arch.wbinvd_dirty_mask, GFP_KERNEL)) {
7569                 r = -ENOMEM;
7570                 goto fail_free_mce_banks;
7571         }
7572
7573         fx_init(vcpu);
7574
7575         vcpu->arch.ia32_tsc_adjust_msr = 0x0;
7576         vcpu->arch.pv_time_enabled = false;
7577
7578         vcpu->arch.guest_supported_xcr0 = 0;
7579         vcpu->arch.guest_xstate_size = XSAVE_HDR_SIZE + XSAVE_HDR_OFFSET;
7580
7581         vcpu->arch.maxphyaddr = cpuid_query_maxphyaddr(vcpu);
7582
7583         vcpu->arch.pat = MSR_IA32_CR_PAT_DEFAULT;
7584
7585         kvm_async_pf_hash_reset(vcpu);
7586         kvm_pmu_init(vcpu);
7587
7588         vcpu->arch.pending_external_vector = -1;
7589
7590         return 0;
7591
7592 fail_free_mce_banks:
7593         kfree(vcpu->arch.mce_banks);
7594 fail_free_lapic:
7595         kvm_free_lapic(vcpu);
7596 fail_mmu_destroy:
7597         kvm_mmu_destroy(vcpu);
7598 fail_free_pio_data:
7599         free_page((unsigned long)vcpu->arch.pio_data);
7600 fail:
7601         return r;
7602 }
7603
7604 void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu)
7605 {
7606         int idx;
7607
7608         kvm_pmu_destroy(vcpu);
7609         kfree(vcpu->arch.mce_banks);
7610         kvm_free_lapic(vcpu);
7611         idx = srcu_read_lock(&vcpu->kvm->srcu);
7612         kvm_mmu_destroy(vcpu);
7613         srcu_read_unlock(&vcpu->kvm->srcu, idx);
7614         free_page((unsigned long)vcpu->arch.pio_data);
7615         if (!lapic_in_kernel(vcpu))
7616                 static_key_slow_dec(&kvm_no_apic_vcpu);
7617 }
7618
7619 void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu)
7620 {
7621         kvm_x86_ops->sched_in(vcpu, cpu);
7622 }
7623
7624 int kvm_arch_init_vm(struct kvm *kvm, unsigned long type)
7625 {
7626         if (type)
7627                 return -EINVAL;
7628
7629         INIT_HLIST_HEAD(&kvm->arch.mask_notifier_list);
7630         INIT_LIST_HEAD(&kvm->arch.active_mmu_pages);
7631         INIT_LIST_HEAD(&kvm->arch.zapped_obsolete_pages);
7632         INIT_LIST_HEAD(&kvm->arch.assigned_dev_head);
7633         atomic_set(&kvm->arch.noncoherent_dma_count, 0);
7634
7635         /* Reserve bit 0 of irq_sources_bitmap for userspace irq source */
7636         set_bit(KVM_USERSPACE_IRQ_SOURCE_ID, &kvm->arch.irq_sources_bitmap);
7637         /* Reserve bit 1 of irq_sources_bitmap for irqfd-resampler */
7638         set_bit(KVM_IRQFD_RESAMPLE_IRQ_SOURCE_ID,
7639                 &kvm->arch.irq_sources_bitmap);
7640
7641         raw_spin_lock_init(&kvm->arch.tsc_write_lock);
7642         mutex_init(&kvm->arch.apic_map_lock);
7643         spin_lock_init(&kvm->arch.pvclock_gtod_sync_lock);
7644
7645         pvclock_update_vm_gtod_copy(kvm);
7646
7647         INIT_DELAYED_WORK(&kvm->arch.kvmclock_update_work, kvmclock_update_fn);
7648         INIT_DELAYED_WORK(&kvm->arch.kvmclock_sync_work, kvmclock_sync_fn);
7649
7650         return 0;
7651 }
7652
7653 static void kvm_unload_vcpu_mmu(struct kvm_vcpu *vcpu)
7654 {
7655         int r;
7656         r = vcpu_load(vcpu);
7657         BUG_ON(r);
7658         kvm_mmu_unload(vcpu);
7659         vcpu_put(vcpu);
7660 }
7661
7662 static void kvm_free_vcpus(struct kvm *kvm)
7663 {
7664         unsigned int i;
7665         struct kvm_vcpu *vcpu;
7666
7667         /*
7668          * Unpin any mmu pages first.
7669          */
7670         kvm_for_each_vcpu(i, vcpu, kvm) {
7671                 kvm_clear_async_pf_completion_queue(vcpu);
7672                 kvm_unload_vcpu_mmu(vcpu);
7673         }
7674         kvm_for_each_vcpu(i, vcpu, kvm)
7675                 kvm_arch_vcpu_free(vcpu);
7676
7677         mutex_lock(&kvm->lock);
7678         for (i = 0; i < atomic_read(&kvm->online_vcpus); i++)
7679                 kvm->vcpus[i] = NULL;
7680
7681         atomic_set(&kvm->online_vcpus, 0);
7682         mutex_unlock(&kvm->lock);
7683 }
7684
7685 void kvm_arch_sync_events(struct kvm *kvm)
7686 {
7687         cancel_delayed_work_sync(&kvm->arch.kvmclock_sync_work);
7688         cancel_delayed_work_sync(&kvm->arch.kvmclock_update_work);
7689         kvm_free_all_assigned_devices(kvm);
7690         kvm_free_pit(kvm);
7691 }
7692
7693 int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
7694 {
7695         int i, r;
7696         unsigned long hva;
7697         struct kvm_memslots *slots = kvm_memslots(kvm);
7698         struct kvm_memory_slot *slot, old;
7699
7700         /* Called with kvm->slots_lock held.  */
7701         if (WARN_ON(id >= KVM_MEM_SLOTS_NUM))
7702                 return -EINVAL;
7703
7704         slot = id_to_memslot(slots, id);
7705         if (size) {
7706                 if (WARN_ON(slot->npages))
7707                         return -EEXIST;
7708
7709                 /*
7710                  * MAP_SHARED to prevent internal slot pages from being moved
7711                  * by fork()/COW.
7712                  */
7713                 hva = vm_mmap(NULL, 0, size, PROT_READ | PROT_WRITE,
7714                               MAP_SHARED | MAP_ANONYMOUS, 0);
7715                 if (IS_ERR((void *)hva))
7716                         return PTR_ERR((void *)hva);
7717         } else {
7718                 if (!slot->npages)
7719                         return 0;
7720
7721                 hva = 0;
7722         }
7723
7724         old = *slot;
7725         for (i = 0; i < KVM_ADDRESS_SPACE_NUM; i++) {
7726                 struct kvm_userspace_memory_region m;
7727
7728                 m.slot = id | (i << 16);
7729                 m.flags = 0;
7730                 m.guest_phys_addr = gpa;
7731                 m.userspace_addr = hva;
7732                 m.memory_size = size;
7733                 r = __kvm_set_memory_region(kvm, &m);
7734                 if (r < 0)
7735                         return r;
7736         }
7737
7738         if (!size) {
7739                 r = vm_munmap(old.userspace_addr, old.npages * PAGE_SIZE);
7740                 WARN_ON(r < 0);
7741         }
7742
7743         return 0;
7744 }
7745 EXPORT_SYMBOL_GPL(__x86_set_memory_region);
7746
7747 int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size)
7748 {
7749         int r;
7750
7751         mutex_lock(&kvm->slots_lock);
7752         r = __x86_set_memory_region(kvm, id, gpa, size);
7753         mutex_unlock(&kvm->slots_lock);
7754
7755         return r;
7756 }
7757 EXPORT_SYMBOL_GPL(x86_set_memory_region);
7758
7759 void kvm_arch_destroy_vm(struct kvm *kvm)
7760 {
7761         if (current->mm == kvm->mm) {
7762                 /*
7763                  * Free memory regions allocated on behalf of userspace,
7764                  * unless the the memory map has changed due to process exit
7765                  * or fd copying.
7766                  */
7767                 x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT, 0, 0);
7768                 x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT, 0, 0);
7769                 x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, 0, 0);
7770         }
7771         kvm_iommu_unmap_guest(kvm);
7772         kfree(kvm->arch.vpic);
7773         kfree(kvm->arch.vioapic);
7774         kvm_free_vcpus(kvm);
7775         kfree(rcu_dereference_check(kvm->arch.apic_map, 1));
7776 }
7777
7778 void kvm_arch_free_memslot(struct kvm *kvm, struct kvm_memory_slot *free,
7779                            struct kvm_memory_slot *dont)
7780 {
7781         int i;
7782
7783         for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7784                 if (!dont || free->arch.rmap[i] != dont->arch.rmap[i]) {
7785                         kvfree(free->arch.rmap[i]);
7786                         free->arch.rmap[i] = NULL;
7787                 }
7788                 if (i == 0)
7789                         continue;
7790
7791                 if (!dont || free->arch.lpage_info[i - 1] !=
7792                              dont->arch.lpage_info[i - 1]) {
7793                         kvfree(free->arch.lpage_info[i - 1]);
7794                         free->arch.lpage_info[i - 1] = NULL;
7795                 }
7796         }
7797 }
7798
7799 int kvm_arch_create_memslot(struct kvm *kvm, struct kvm_memory_slot *slot,
7800                             unsigned long npages)
7801 {
7802         int i;
7803
7804         for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7805                 unsigned long ugfn;
7806                 int lpages;
7807                 int level = i + 1;
7808
7809                 lpages = gfn_to_index(slot->base_gfn + npages - 1,
7810                                       slot->base_gfn, level) + 1;
7811
7812                 slot->arch.rmap[i] =
7813                         kvm_kvzalloc(lpages * sizeof(*slot->arch.rmap[i]));
7814                 if (!slot->arch.rmap[i])
7815                         goto out_free;
7816                 if (i == 0)
7817                         continue;
7818
7819                 slot->arch.lpage_info[i - 1] = kvm_kvzalloc(lpages *
7820                                         sizeof(*slot->arch.lpage_info[i - 1]));
7821                 if (!slot->arch.lpage_info[i - 1])
7822                         goto out_free;
7823
7824                 if (slot->base_gfn & (KVM_PAGES_PER_HPAGE(level) - 1))
7825                         slot->arch.lpage_info[i - 1][0].write_count = 1;
7826                 if ((slot->base_gfn + npages) & (KVM_PAGES_PER_HPAGE(level) - 1))
7827                         slot->arch.lpage_info[i - 1][lpages - 1].write_count = 1;
7828                 ugfn = slot->userspace_addr >> PAGE_SHIFT;
7829                 /*
7830                  * If the gfn and userspace address are not aligned wrt each
7831                  * other, or if explicitly asked to, disable large page
7832                  * support for this slot
7833                  */
7834                 if ((slot->base_gfn ^ ugfn) & (KVM_PAGES_PER_HPAGE(level) - 1) ||
7835                     !kvm_largepages_enabled()) {
7836                         unsigned long j;
7837
7838                         for (j = 0; j < lpages; ++j)
7839                                 slot->arch.lpage_info[i - 1][j].write_count = 1;
7840                 }
7841         }
7842
7843         return 0;
7844
7845 out_free:
7846         for (i = 0; i < KVM_NR_PAGE_SIZES; ++i) {
7847                 kvfree(slot->arch.rmap[i]);
7848                 slot->arch.rmap[i] = NULL;
7849                 if (i == 0)
7850                         continue;
7851
7852                 kvfree(slot->arch.lpage_info[i - 1]);
7853                 slot->arch.lpage_info[i - 1] = NULL;
7854         }
7855         return -ENOMEM;
7856 }
7857
7858 void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots)
7859 {
7860         /*
7861          * memslots->generation has been incremented.
7862          * mmio generation may have reached its maximum value.
7863          */
7864         kvm_mmu_invalidate_mmio_sptes(kvm, slots);
7865 }
7866
7867 int kvm_arch_prepare_memory_region(struct kvm *kvm,
7868                                 struct kvm_memory_slot *memslot,
7869                                 const struct kvm_userspace_memory_region *mem,
7870                                 enum kvm_mr_change change)
7871 {
7872         return 0;
7873 }
7874
7875 static void kvm_mmu_slot_apply_flags(struct kvm *kvm,
7876                                      struct kvm_memory_slot *new)
7877 {
7878         /* Still write protect RO slot */
7879         if (new->flags & KVM_MEM_READONLY) {
7880                 kvm_mmu_slot_remove_write_access(kvm, new);
7881                 return;
7882         }
7883
7884         /*
7885          * Call kvm_x86_ops dirty logging hooks when they are valid.
7886          *
7887          * kvm_x86_ops->slot_disable_log_dirty is called when:
7888          *
7889          *  - KVM_MR_CREATE with dirty logging is disabled
7890          *  - KVM_MR_FLAGS_ONLY with dirty logging is disabled in new flag
7891          *
7892          * The reason is, in case of PML, we need to set D-bit for any slots
7893          * with dirty logging disabled in order to eliminate unnecessary GPA
7894          * logging in PML buffer (and potential PML buffer full VMEXT). This
7895          * guarantees leaving PML enabled during guest's lifetime won't have
7896          * any additonal overhead from PML when guest is running with dirty
7897          * logging disabled for memory slots.
7898          *
7899          * kvm_x86_ops->slot_enable_log_dirty is called when switching new slot
7900          * to dirty logging mode.
7901          *
7902          * If kvm_x86_ops dirty logging hooks are invalid, use write protect.
7903          *
7904          * In case of write protect:
7905          *
7906          * Write protect all pages for dirty logging.
7907          *
7908          * All the sptes including the large sptes which point to this
7909          * slot are set to readonly. We can not create any new large
7910          * spte on this slot until the end of the logging.
7911          *
7912          * See the comments in fast_page_fault().
7913          */
7914         if (new->flags & KVM_MEM_LOG_DIRTY_PAGES) {
7915                 if (kvm_x86_ops->slot_enable_log_dirty)
7916                         kvm_x86_ops->slot_enable_log_dirty(kvm, new);
7917                 else
7918                         kvm_mmu_slot_remove_write_access(kvm, new);
7919         } else {
7920                 if (kvm_x86_ops->slot_disable_log_dirty)
7921                         kvm_x86_ops->slot_disable_log_dirty(kvm, new);
7922         }
7923 }
7924
7925 void kvm_arch_commit_memory_region(struct kvm *kvm,
7926                                 const struct kvm_userspace_memory_region *mem,
7927                                 const struct kvm_memory_slot *old,
7928                                 const struct kvm_memory_slot *new,
7929                                 enum kvm_mr_change change)
7930 {
7931         int nr_mmu_pages = 0;
7932
7933         if (!kvm->arch.n_requested_mmu_pages)
7934                 nr_mmu_pages = kvm_mmu_calculate_mmu_pages(kvm);
7935
7936         if (nr_mmu_pages)
7937                 kvm_mmu_change_mmu_pages(kvm, nr_mmu_pages);
7938
7939         /*
7940          * Dirty logging tracks sptes in 4k granularity, meaning that large
7941          * sptes have to be split.  If live migration is successful, the guest
7942          * in the source machine will be destroyed and large sptes will be
7943          * created in the destination. However, if the guest continues to run
7944          * in the source machine (for example if live migration fails), small
7945          * sptes will remain around and cause bad performance.
7946          *
7947          * Scan sptes if dirty logging has been stopped, dropping those
7948          * which can be collapsed into a single large-page spte.  Later
7949          * page faults will create the large-page sptes.
7950          */
7951         if ((change != KVM_MR_DELETE) &&
7952                 (old->flags & KVM_MEM_LOG_DIRTY_PAGES) &&
7953                 !(new->flags & KVM_MEM_LOG_DIRTY_PAGES))
7954                 kvm_mmu_zap_collapsible_sptes(kvm, new);
7955
7956         /*
7957          * Set up write protection and/or dirty logging for the new slot.
7958          *
7959          * For KVM_MR_DELETE and KVM_MR_MOVE, the shadow pages of old slot have
7960          * been zapped so no dirty logging staff is needed for old slot. For
7961          * KVM_MR_FLAGS_ONLY, the old slot is essentially the same one as the
7962          * new and it's also covered when dealing with the new slot.
7963          *
7964          * FIXME: const-ify all uses of struct kvm_memory_slot.
7965          */
7966         if (change != KVM_MR_DELETE)
7967                 kvm_mmu_slot_apply_flags(kvm, (struct kvm_memory_slot *) new);
7968 }
7969
7970 void kvm_arch_flush_shadow_all(struct kvm *kvm)
7971 {
7972         kvm_mmu_invalidate_zap_all_pages(kvm);
7973 }
7974
7975 void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
7976                                    struct kvm_memory_slot *slot)
7977 {
7978         kvm_mmu_invalidate_zap_all_pages(kvm);
7979 }
7980
7981 static inline bool kvm_vcpu_has_events(struct kvm_vcpu *vcpu)
7982 {
7983         if (!list_empty_careful(&vcpu->async_pf.done))
7984                 return true;
7985
7986         if (kvm_apic_has_events(vcpu))
7987                 return true;
7988
7989         if (vcpu->arch.pv.pv_unhalted)
7990                 return true;
7991
7992         if (atomic_read(&vcpu->arch.nmi_queued))
7993                 return true;
7994
7995         if (test_bit(KVM_REQ_SMI, &vcpu->requests))
7996                 return true;
7997
7998         if (kvm_arch_interrupt_allowed(vcpu) &&
7999             kvm_cpu_has_interrupt(vcpu))
8000                 return true;
8001
8002         return false;
8003 }
8004
8005 int kvm_arch_vcpu_runnable(struct kvm_vcpu *vcpu)
8006 {
8007         if (is_guest_mode(vcpu) && kvm_x86_ops->check_nested_events)
8008                 kvm_x86_ops->check_nested_events(vcpu, false);
8009
8010         return kvm_vcpu_running(vcpu) || kvm_vcpu_has_events(vcpu);
8011 }
8012
8013 int kvm_arch_vcpu_should_kick(struct kvm_vcpu *vcpu)
8014 {
8015         return kvm_vcpu_exiting_guest_mode(vcpu) == IN_GUEST_MODE;
8016 }
8017
8018 int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu)
8019 {
8020         return kvm_x86_ops->interrupt_allowed(vcpu);
8021 }
8022
8023 unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu)
8024 {
8025         if (is_64_bit_mode(vcpu))
8026                 return kvm_rip_read(vcpu);
8027         return (u32)(get_segment_base(vcpu, VCPU_SREG_CS) +
8028                      kvm_rip_read(vcpu));
8029 }
8030 EXPORT_SYMBOL_GPL(kvm_get_linear_rip);
8031
8032 bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip)
8033 {
8034         return kvm_get_linear_rip(vcpu) == linear_rip;
8035 }
8036 EXPORT_SYMBOL_GPL(kvm_is_linear_rip);
8037
8038 unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu)
8039 {
8040         unsigned long rflags;
8041
8042         rflags = kvm_x86_ops->get_rflags(vcpu);
8043         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8044                 rflags &= ~X86_EFLAGS_TF;
8045         return rflags;
8046 }
8047 EXPORT_SYMBOL_GPL(kvm_get_rflags);
8048
8049 static void __kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8050 {
8051         if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP &&
8052             kvm_is_linear_rip(vcpu, vcpu->arch.singlestep_rip))
8053                 rflags |= X86_EFLAGS_TF;
8054         kvm_x86_ops->set_rflags(vcpu, rflags);
8055 }
8056
8057 void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
8058 {
8059         __kvm_set_rflags(vcpu, rflags);
8060         kvm_make_request(KVM_REQ_EVENT, vcpu);
8061 }
8062 EXPORT_SYMBOL_GPL(kvm_set_rflags);
8063
8064 void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu, struct kvm_async_pf *work)
8065 {
8066         int r;
8067
8068         if ((vcpu->arch.mmu.direct_map != work->arch.direct_map) ||
8069               work->wakeup_all)
8070                 return;
8071
8072         r = kvm_mmu_reload(vcpu);
8073         if (unlikely(r))
8074                 return;
8075
8076         if (!vcpu->arch.mmu.direct_map &&
8077               work->arch.cr3 != vcpu->arch.mmu.get_cr3(vcpu))
8078                 return;
8079
8080         vcpu->arch.mmu.page_fault(vcpu, work->gva, 0, true);
8081 }
8082
8083 static inline u32 kvm_async_pf_hash_fn(gfn_t gfn)
8084 {
8085         return hash_32(gfn & 0xffffffff, order_base_2(ASYNC_PF_PER_VCPU));
8086 }
8087
8088 static inline u32 kvm_async_pf_next_probe(u32 key)
8089 {
8090         return (key + 1) & (roundup_pow_of_two(ASYNC_PF_PER_VCPU) - 1);
8091 }
8092
8093 static void kvm_add_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8094 {
8095         u32 key = kvm_async_pf_hash_fn(gfn);
8096
8097         while (vcpu->arch.apf.gfns[key] != ~0)
8098                 key = kvm_async_pf_next_probe(key);
8099
8100         vcpu->arch.apf.gfns[key] = gfn;
8101 }
8102
8103 static u32 kvm_async_pf_gfn_slot(struct kvm_vcpu *vcpu, gfn_t gfn)
8104 {
8105         int i;
8106         u32 key = kvm_async_pf_hash_fn(gfn);
8107
8108         for (i = 0; i < roundup_pow_of_two(ASYNC_PF_PER_VCPU) &&
8109                      (vcpu->arch.apf.gfns[key] != gfn &&
8110                       vcpu->arch.apf.gfns[key] != ~0); i++)
8111                 key = kvm_async_pf_next_probe(key);
8112
8113         return key;
8114 }
8115
8116 bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8117 {
8118         return vcpu->arch.apf.gfns[kvm_async_pf_gfn_slot(vcpu, gfn)] == gfn;
8119 }
8120
8121 static void kvm_del_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn)
8122 {
8123         u32 i, j, k;
8124
8125         i = j = kvm_async_pf_gfn_slot(vcpu, gfn);
8126         while (true) {
8127                 vcpu->arch.apf.gfns[i] = ~0;
8128                 do {
8129                         j = kvm_async_pf_next_probe(j);
8130                         if (vcpu->arch.apf.gfns[j] == ~0)
8131                                 return;
8132                         k = kvm_async_pf_hash_fn(vcpu->arch.apf.gfns[j]);
8133                         /*
8134                          * k lies cyclically in ]i,j]
8135                          * |    i.k.j |
8136                          * |....j i.k.| or  |.k..j i...|
8137                          */
8138                 } while ((i <= j) ? (i < k && k <= j) : (i < k || k <= j));
8139                 vcpu->arch.apf.gfns[i] = vcpu->arch.apf.gfns[j];
8140                 i = j;
8141         }
8142 }
8143
8144 static int apf_put_user(struct kvm_vcpu *vcpu, u32 val)
8145 {
8146
8147         return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.apf.data, &val,
8148                                       sizeof(val));
8149 }
8150
8151 void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
8152                                      struct kvm_async_pf *work)
8153 {
8154         struct x86_exception fault;
8155
8156         trace_kvm_async_pf_not_present(work->arch.token, work->gva);
8157         kvm_add_async_pf_gfn(vcpu, work->arch.gfn);
8158
8159         if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) ||
8160             (vcpu->arch.apf.send_user_only &&
8161              kvm_x86_ops->get_cpl(vcpu) == 0))
8162                 kvm_make_request(KVM_REQ_APF_HALT, vcpu);
8163         else if (!apf_put_user(vcpu, KVM_PV_REASON_PAGE_NOT_PRESENT)) {
8164                 fault.vector = PF_VECTOR;
8165                 fault.error_code_valid = true;
8166                 fault.error_code = 0;
8167                 fault.nested_page_fault = false;
8168                 fault.address = work->arch.token;
8169                 kvm_inject_page_fault(vcpu, &fault);
8170         }
8171 }
8172
8173 void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
8174                                  struct kvm_async_pf *work)
8175 {
8176         struct x86_exception fault;
8177
8178         trace_kvm_async_pf_ready(work->arch.token, work->gva);
8179         if (work->wakeup_all)
8180                 work->arch.token = ~0; /* broadcast wakeup */
8181         else
8182                 kvm_del_async_pf_gfn(vcpu, work->arch.gfn);
8183
8184         if ((vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED) &&
8185             !apf_put_user(vcpu, KVM_PV_REASON_PAGE_READY)) {
8186                 fault.vector = PF_VECTOR;
8187                 fault.error_code_valid = true;
8188                 fault.error_code = 0;
8189                 fault.nested_page_fault = false;
8190                 fault.address = work->arch.token;
8191                 kvm_inject_page_fault(vcpu, &fault);
8192         }
8193         vcpu->arch.apf.halted = false;
8194         vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
8195 }
8196
8197 bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu)
8198 {
8199         if (!(vcpu->arch.apf.msr_val & KVM_ASYNC_PF_ENABLED))
8200                 return true;
8201         else
8202                 return !kvm_event_needs_reinjection(vcpu) &&
8203                         kvm_x86_ops->interrupt_allowed(vcpu);
8204 }
8205
8206 void kvm_arch_start_assignment(struct kvm *kvm)
8207 {
8208         atomic_inc(&kvm->arch.assigned_device_count);
8209 }
8210 EXPORT_SYMBOL_GPL(kvm_arch_start_assignment);
8211
8212 void kvm_arch_end_assignment(struct kvm *kvm)
8213 {
8214         atomic_dec(&kvm->arch.assigned_device_count);
8215 }
8216 EXPORT_SYMBOL_GPL(kvm_arch_end_assignment);
8217
8218 bool kvm_arch_has_assigned_device(struct kvm *kvm)
8219 {
8220         return atomic_read(&kvm->arch.assigned_device_count);
8221 }
8222 EXPORT_SYMBOL_GPL(kvm_arch_has_assigned_device);
8223
8224 void kvm_arch_register_noncoherent_dma(struct kvm *kvm)
8225 {
8226         atomic_inc(&kvm->arch.noncoherent_dma_count);
8227 }
8228 EXPORT_SYMBOL_GPL(kvm_arch_register_noncoherent_dma);
8229
8230 void kvm_arch_unregister_noncoherent_dma(struct kvm *kvm)
8231 {
8232         atomic_dec(&kvm->arch.noncoherent_dma_count);
8233 }
8234 EXPORT_SYMBOL_GPL(kvm_arch_unregister_noncoherent_dma);
8235
8236 bool kvm_arch_has_noncoherent_dma(struct kvm *kvm)
8237 {
8238         return atomic_read(&kvm->arch.noncoherent_dma_count);
8239 }
8240 EXPORT_SYMBOL_GPL(kvm_arch_has_noncoherent_dma);
8241
8242 int kvm_arch_irq_bypass_add_producer(struct irq_bypass_consumer *cons,
8243                                       struct irq_bypass_producer *prod)
8244 {
8245         struct kvm_kernel_irqfd *irqfd =
8246                 container_of(cons, struct kvm_kernel_irqfd, consumer);
8247
8248         if (kvm_x86_ops->update_pi_irte) {
8249                 irqfd->producer = prod;
8250                 return kvm_x86_ops->update_pi_irte(irqfd->kvm,
8251                                 prod->irq, irqfd->gsi, 1);
8252         }
8253
8254         return -EINVAL;
8255 }
8256
8257 void kvm_arch_irq_bypass_del_producer(struct irq_bypass_consumer *cons,
8258                                       struct irq_bypass_producer *prod)
8259 {
8260         int ret;
8261         struct kvm_kernel_irqfd *irqfd =
8262                 container_of(cons, struct kvm_kernel_irqfd, consumer);
8263
8264         if (!kvm_x86_ops->update_pi_irte) {
8265                 WARN_ON(irqfd->producer != NULL);
8266                 return;
8267         }
8268
8269         WARN_ON(irqfd->producer != prod);
8270         irqfd->producer = NULL;
8271
8272         /*
8273          * When producer of consumer is unregistered, we change back to
8274          * remapped mode, so we can re-use the current implementation
8275          * when the irq is masked/disabed or the consumer side (KVM
8276          * int this case doesn't want to receive the interrupts.
8277         */
8278         ret = kvm_x86_ops->update_pi_irte(irqfd->kvm, prod->irq, irqfd->gsi, 0);
8279         if (ret)
8280                 printk(KERN_INFO "irq bypass consumer (token %p) unregistration"
8281                        " fails: %d\n", irqfd->consumer.token, ret);
8282 }
8283
8284 int kvm_arch_update_irqfd_routing(struct kvm *kvm, unsigned int host_irq,
8285                                    uint32_t guest_irq, bool set)
8286 {
8287         if (!kvm_x86_ops->update_pi_irte)
8288                 return -EINVAL;
8289
8290         return kvm_x86_ops->update_pi_irte(kvm, host_irq, guest_irq, set);
8291 }
8292
8293 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_exit);
8294 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_fast_mmio);
8295 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_inj_virq);
8296 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_page_fault);
8297 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_msr);
8298 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_cr);
8299 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmrun);
8300 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit);
8301 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_vmexit_inject);
8302 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intr_vmexit);
8303 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_invlpga);
8304 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_skinit);
8305 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_nested_intercepts);
8306 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_write_tsc_offset);
8307 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_ple_window);
8308 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pml_full);
8309 EXPORT_TRACEPOINT_SYMBOL_GPL(kvm_pi_irte_update);