2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
10 #include <asm/arch/immap_ls102xa.h>
11 #include <asm/arch/clock.h>
12 #include <asm/arch/fsl_serdes.h>
14 #include <fsl_esdhc.h>
21 #include "../../../drivers/qe/qe.h"
25 DECLARE_GLOBAL_DATA_PTR;
27 #define VERSION_MASK 0x00FF
28 #define BANK_MASK 0x0001
29 #define CONFIG_RESET 0x1
30 #define INIT_RESET 0x1
32 #define CPLD_SET_MUX_SERDES 0x20
33 #define CPLD_SET_BOOT_BANK 0x40
35 #define BOOT_FROM_UPPER_BANK 0x0
36 #define BOOT_FROM_LOWER_BANK 0x1
38 #define LANEB_SATA (0x01)
39 #define LANEB_SGMII1 (0x02)
40 #define LANEC_SGMII1 (0x04)
41 #define LANEC_PCIEX1 (0x08)
42 #define LANED_PCIEX2 (0x10)
43 #define LANED_SGMII2 (0x20)
45 #define MASK_LANE_B 0x1
46 #define MASK_LANE_C 0x2
47 #define MASK_LANE_D 0x4
48 #define MASK_SGMII 0x8
50 #define KEEP_STATUS 0x0
51 #define NEED_RESET 0x1
54 u8 cpld_ver; /* cpld revision */
55 u8 cpld_ver_sub; /* cpld sub revision */
56 u8 pcba_ver; /* pcb revision number */
57 u8 system_rst; /* reset system by cpld */
58 u8 soft_mux_on; /* CPLD override physical switches Enable */
59 u8 cfg_rcw_src1; /* Reset config word 1 */
60 u8 cfg_rcw_src2; /* Reset config word 2 */
61 u8 vbank; /* Flash bank selection Control */
62 u8 gpio; /* GPIO for TWR-ELEV */
65 u8 can3_usb2_mux; /* CAN3 and USB2 Selection */
66 u8 qe_lcd_mux; /* QE and LCD Selection */
67 u8 serdes_mux; /* Multiplexed pins for SerDes Lanes */
68 u8 global_rst; /* reset with init CPLD reg to default */
69 u8 rev1; /* Reserved */
70 u8 rev2; /* Reserved */
73 static void convert_serdes_mux(int type, int need_reset);
77 struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
79 printf("CPLD: V%x.%x\nPCBA: V%x.0\nVBank: %d\n",
80 in_8(&cpld_data->cpld_ver) & VERSION_MASK,
81 in_8(&cpld_data->cpld_ver_sub) & VERSION_MASK,
82 in_8(&cpld_data->pcba_ver) & VERSION_MASK,
83 in_8(&cpld_data->vbank) & BANK_MASK);
86 printf("soft_mux_on =%x\n",
87 in_8(&cpld_data->soft_mux_on));
88 printf("cfg_rcw_src1 =%x\n",
89 in_8(&cpld_data->cfg_rcw_src1));
90 printf("cfg_rcw_src2 =%x\n",
91 in_8(&cpld_data->cfg_rcw_src2));
93 in_8(&cpld_data->vbank));
95 in_8(&cpld_data->gpio));
96 printf("i2c3_ifc_mux =%x\n",
97 in_8(&cpld_data->i2c3_ifc_mux));
98 printf("mux_spi2 =%x\n",
99 in_8(&cpld_data->mux_spi2));
100 printf("can3_usb2_mux =%x\n",
101 in_8(&cpld_data->can3_usb2_mux));
102 printf("qe_lcd_mux =%x\n",
103 in_8(&cpld_data->qe_lcd_mux));
104 printf("serdes_mux =%x\n",
105 in_8(&cpld_data->serdes_mux));
111 puts("Board: LS1021ATWR\n");
117 void ddrmc_init(void)
119 struct ccsr_ddr *ddr = (struct ccsr_ddr *)CONFIG_SYS_FSL_DDR_ADDR;
121 out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG);
123 out_be32(&ddr->cs0_bnds, DDR_CS0_BNDS);
124 out_be32(&ddr->cs0_config, DDR_CS0_CONFIG);
126 out_be32(&ddr->timing_cfg_0, DDR_TIMING_CFG_0);
127 out_be32(&ddr->timing_cfg_1, DDR_TIMING_CFG_1);
128 out_be32(&ddr->timing_cfg_2, DDR_TIMING_CFG_2);
129 out_be32(&ddr->timing_cfg_3, DDR_TIMING_CFG_3);
130 out_be32(&ddr->timing_cfg_4, DDR_TIMING_CFG_4);
131 out_be32(&ddr->timing_cfg_5, DDR_TIMING_CFG_5);
133 out_be32(&ddr->sdram_cfg_2, DDR_SDRAM_CFG_2);
135 out_be32(&ddr->sdram_mode, DDR_SDRAM_MODE);
136 out_be32(&ddr->sdram_mode_2, DDR_SDRAM_MODE_2);
138 out_be32(&ddr->sdram_interval, DDR_SDRAM_INTERVAL);
140 out_be32(&ddr->ddr_wrlvl_cntl, DDR_DDR_WRLVL_CNTL);
142 out_be32(&ddr->ddr_wrlvl_cntl_2, DDR_DDR_WRLVL_CNTL_2);
143 out_be32(&ddr->ddr_wrlvl_cntl_3, DDR_DDR_WRLVL_CNTL_3);
145 out_be32(&ddr->ddr_cdr1, DDR_DDR_CDR1);
146 out_be32(&ddr->ddr_cdr2, DDR_DDR_CDR2);
148 out_be32(&ddr->sdram_clk_cntl, DDR_SDRAM_CLK_CNTL);
149 out_be32(&ddr->ddr_zq_cntl, DDR_DDR_ZQ_CNTL);
151 out_be32(&ddr->cs0_config_2, DDR_CS0_CONFIG_2);
153 out_be32(&ddr->sdram_cfg, DDR_SDRAM_CFG | DDR_SDRAM_CFG_MEM_EN);
158 #if (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD))
162 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
166 #ifdef CONFIG_FSL_ESDHC
167 struct fsl_esdhc_cfg esdhc_cfg[1] = {
168 {CONFIG_SYS_FSL_ESDHC_ADDR},
171 int board_mmc_init(bd_t *bis)
173 esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
175 return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
179 #ifdef CONFIG_TSEC_ENET
180 int board_eth_init(bd_t *bis)
182 struct fsl_pq_mdio_info mdio_info;
183 struct tsec_info_struct tsec_info[4];
187 SET_STD_TSEC_INFO(tsec_info[num], 1);
188 if (is_serdes_configured(SGMII_TSEC1)) {
189 puts("eTSEC1 is in sgmii mode.\n");
190 tsec_info[num].flags |= TSEC_SGMII;
195 SET_STD_TSEC_INFO(tsec_info[num], 2);
196 if (is_serdes_configured(SGMII_TSEC2)) {
197 puts("eTSEC2 is in sgmii mode.\n");
198 tsec_info[num].flags |= TSEC_SGMII;
203 SET_STD_TSEC_INFO(tsec_info[num], 3);
207 printf("No TSECs initialized\n");
211 mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
212 mdio_info.name = DEFAULT_MII_NAME;
213 fsl_pq_mdio_init(bis, &mdio_info);
215 tsec_eth_init(bis, tsec_info, num);
217 return pci_eth_init(bis);
221 int config_serdes_mux(void)
223 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
224 u32 protocol = in_be32(&gur->rcwsr[4]) & RCWSR4_SRDS1_PRTCL_MASK;
226 protocol >>= RCWSR4_SRDS1_PRTCL_SHIFT;
229 convert_serdes_mux(LANEB_SATA, KEEP_STATUS);
230 convert_serdes_mux(LANED_PCIEX2 |
231 LANEC_PCIEX1, KEEP_STATUS);
234 convert_serdes_mux(LANEB_SGMII1, KEEP_STATUS);
235 convert_serdes_mux(LANEC_PCIEX1, KEEP_STATUS);
236 convert_serdes_mux(LANED_SGMII2, KEEP_STATUS);
239 convert_serdes_mux(LANEB_SATA, KEEP_STATUS);
240 convert_serdes_mux(LANEC_SGMII1, KEEP_STATUS);
241 convert_serdes_mux(LANED_SGMII2, KEEP_STATUS);
244 convert_serdes_mux(LANEB_SATA, KEEP_STATUS);
245 convert_serdes_mux(LANEC_PCIEX1, KEEP_STATUS);
246 convert_serdes_mux(LANED_SGMII2, KEEP_STATUS);
253 int board_early_init_f(void)
255 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
257 #ifdef CONFIG_TSEC_ENET
258 out_be32(&scfg->etsecdmamcr, SCFG_ETSECDMAMCR_LE_BD_FR);
259 out_be32(&scfg->etsecmcr, SCFG_ETSECCMCR_GE2_CLK125);
262 #ifdef CONFIG_FSL_IFC
263 init_early_memctl_regs();
266 #ifdef CONFIG_FSL_DCU_FB
267 out_be32(&scfg->pixclkcr, SCFG_PIXCLKCR_PXCKEN);
275 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)CONFIG_SYS_CCI400_ADDR;
278 * Set CCI-400 Slave interface S0, S1, S2 Shareable Override Register
279 * All transactions are treated as non-shareable
281 out_le32(&cci->slave[0].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
282 out_le32(&cci->slave[1].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
283 out_le32(&cci->slave[2].sha_ord, CCI400_SHAORD_NON_SHAREABLE);
285 #ifndef CONFIG_SYS_FSL_NO_SERDES
297 #if defined(CONFIG_MISC_INIT_R)
298 int misc_init_r(void)
300 #ifdef CONFIG_FSL_CAAM
306 void ft_board_setup(void *blob, bd_t *bd)
308 ft_cpu_setup(blob, bd);
311 u8 flash_read8(void *addr)
313 return __raw_readb(addr + 1);
316 void flash_write16(u16 val, void *addr)
318 u16 shftval = (((val >> 8) & 0xff) | ((val << 8) & 0xff00));
320 __raw_writew(shftval, addr);
323 u16 flash_read16(void *addr)
325 u16 val = __raw_readw(addr);
327 return (((val) >> 8) & 0x00ff) | (((val) << 8) & 0xff00);
330 static void convert_flash_bank(char bank)
332 struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
334 printf("Now switch to boot from flash bank %d.\n", bank);
335 cpld_data->soft_mux_on = CPLD_SET_BOOT_BANK;
336 cpld_data->vbank = bank;
338 printf("Reset board to enable configuration.\n");
339 cpld_data->system_rst = CONFIG_RESET;
342 static int flash_bank_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
346 return CMD_RET_USAGE;
347 if (strcmp(argv[1], "0") == 0)
348 convert_flash_bank(BOOT_FROM_UPPER_BANK);
349 else if (strcmp(argv[1], "1") == 0)
350 convert_flash_bank(BOOT_FROM_LOWER_BANK);
352 return CMD_RET_USAGE;
358 boot_bank, 2, 0, flash_bank_cmd,
359 "Flash bank Selection Control",
360 "bank[0-upper bank/1-lower bank] (e.g. boot_bank 0)"
363 static int cpld_reset_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
366 struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
369 return CMD_RET_USAGE;
370 if ((argc == 1) || (strcmp(argv[1], "conf") == 0))
371 cpld_data->system_rst = CONFIG_RESET;
372 else if (strcmp(argv[1], "init") == 0)
373 cpld_data->global_rst = INIT_RESET;
375 return CMD_RET_USAGE;
381 cpld_reset, 2, 0, cpld_reset_cmd,
384 " -reset with current CPLD configuration\n"
386 " -reset and initial CPLD configuration with default value"
390 static void convert_serdes_mux(int type, int need_reset)
393 struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
395 current_serdes = cpld_data->serdes_mux;
399 current_serdes &= ~MASK_LANE_B;
402 current_serdes |= (MASK_LANE_B | MASK_SGMII | MASK_LANE_C);
405 current_serdes &= ~(MASK_LANE_B | MASK_SGMII | MASK_LANE_C);
408 current_serdes |= MASK_LANE_D;
411 current_serdes |= MASK_LANE_C;
413 case (LANED_PCIEX2 | LANEC_PCIEX1):
414 current_serdes |= MASK_LANE_C;
415 current_serdes &= ~MASK_LANE_D;
418 printf("CPLD serdes MUX: unsupported MUX type 0x%x\n", type);
422 cpld_data->soft_mux_on |= CPLD_SET_MUX_SERDES;
423 cpld_data->serdes_mux = current_serdes;
425 if (need_reset == 1) {
426 printf("Reset board to enable configuration\n");
427 cpld_data->system_rst = CONFIG_RESET;
431 void print_serdes_mux(void)
434 struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
436 current_serdes = cpld_data->serdes_mux;
438 printf("Serdes Lane B: ");
439 if ((current_serdes & MASK_LANE_B) == 0)
442 printf("SGMII 1,\n");
444 printf("Serdes Lane C: ");
445 if ((current_serdes & MASK_LANE_C) == 0)
446 printf("SGMII 1,\n");
450 printf("Serdes Lane D: ");
451 if ((current_serdes & MASK_LANE_D) == 0)
454 printf("SGMII 2,\n");
456 printf("SGMII 1 is on lane ");
457 if ((current_serdes & MASK_SGMII) == 0)
463 static int serdes_mux_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
467 return CMD_RET_USAGE;
468 if (strcmp(argv[1], "sata") == 0) {
469 printf("Set serdes lane B to SATA.\n");
470 convert_serdes_mux(LANEB_SATA, NEED_RESET);
471 } else if (strcmp(argv[1], "sgmii1b") == 0) {
472 printf("Set serdes lane B to SGMII 1.\n");
473 convert_serdes_mux(LANEB_SGMII1, NEED_RESET);
474 } else if (strcmp(argv[1], "sgmii1c") == 0) {
475 printf("Set serdes lane C to SGMII 1.\n");
476 convert_serdes_mux(LANEC_SGMII1, NEED_RESET);
477 } else if (strcmp(argv[1], "sgmii2") == 0) {
478 printf("Set serdes lane D to SGMII 2.\n");
479 convert_serdes_mux(LANED_SGMII2, NEED_RESET);
480 } else if (strcmp(argv[1], "pciex1") == 0) {
481 printf("Set serdes lane C to PCIe X1.\n");
482 convert_serdes_mux(LANEC_PCIEX1, NEED_RESET);
483 } else if (strcmp(argv[1], "pciex2") == 0) {
484 printf("Set serdes lane C & lane D to PCIe X2.\n");
485 convert_serdes_mux((LANED_PCIEX2 | LANEC_PCIEX1), NEED_RESET);
486 } else if (strcmp(argv[1], "show") == 0) {
489 return CMD_RET_USAGE;
496 lane_bank, 2, 0, serdes_mux_cmd,
497 "Multiplexed function setting for SerDes Lanes",
499 " -change lane B to sata\n"
500 "lane_bank sgmii1b\n"
501 " -change lane B to SGMII1\n"
502 "lane_bank sgmii1c\n"
503 " -change lane C to SGMII1\n"
505 " -change lane D to SGMII2\n"
507 " -change lane C to PCIeX1\n"
509 " -change lane C & lane D to PCIeX2\n"
510 "\nWARNING: If you aren't familiar with the setting of serdes, don't try to change anything!\n"