3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
30 #include <asm/processor.h>
32 #if defined(CONFIG_OF_FLAT_TREE)
39 /* Settings Icecube */
40 #define SDRAM_MODE 0x00CD0000
41 #define SDRAM_CONTROL 0x504F0000
42 #define SDRAM_CONFIG1 0xD2322800
43 #define SDRAM_CONFIG2 0x8AD70000
45 /*Settings Jupiter UB 1.0.0 */
46 #define SDRAM_MODE 0x008D0000
47 #define SDRAM_CONTROL 0xD04F0000
48 #define SDRAM_CONFIG1 0xf7277f00
49 #define SDRAM_CONFIG2 0x88b70004
53 static void sdram_start (int hi_addr)
55 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
57 /* unlock mode register */
58 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
59 __asm__ volatile ("sync");
61 /* precharge all banks */
62 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
63 __asm__ volatile ("sync");
66 /* set mode register: extended mode */
67 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
68 __asm__ volatile ("sync");
70 /* set mode register: reset DLL */
71 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
72 __asm__ volatile ("sync");
75 /* precharge all banks */
76 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
77 __asm__ volatile ("sync");
80 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
81 __asm__ volatile ("sync");
83 /* set mode register */
84 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
85 __asm__ volatile ("sync");
87 /* normal operation */
88 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
89 __asm__ volatile ("sync");
94 * ATTENTION: Although partially referenced initdram does NOT make real use
95 * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
96 * is something else than 0x00000000.
99 long int initdram (int board_type)
108 /* setup SDRAM chip selects */
109 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
110 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
111 __asm__ volatile ("sync");
113 /* setup config registers */
114 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
115 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
116 __asm__ volatile ("sync");
120 *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
121 __asm__ volatile ("sync");
124 /* find RAM size using SDRAM CS0 only */
126 test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
128 test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
136 /* memory smaller than 1MB is impossible */
137 if (dramsize < (1 << 20)) {
141 /* set SDRAM CS0 size according to the amount of RAM found */
143 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
145 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
148 /* let SDRAM CS1 start right after CS0 */
149 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
151 /* find RAM size using SDRAM CS1 only */
154 test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
157 test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
166 /* memory smaller than 1MB is impossible */
167 if (dramsize2 < (1 << 20)) {
171 /* set SDRAM CS1 size according to the amount of RAM found */
173 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
174 | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
176 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
179 #else /* CFG_RAMBOOT */
181 /* retrieve size of memory connected to SDRAM CS0 */
182 dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
183 if (dramsize >= 0x13) {
184 dramsize = (1 << (dramsize - 0x13)) << 20;
189 /* retrieve size of memory connected to SDRAM CS1 */
190 dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
191 if (dramsize2 >= 0x13) {
192 dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
197 #endif /* CFG_RAMBOOT */
200 * On MPC5200B we need to set the special configuration delay in the
201 * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM
202 * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190:
204 * "The SDelay should be written to a value of 0x00000004. It is
205 * required to account for changes caused by normal wafer processing
210 if ((SVR_MJREV(svr) >= 2) &&
211 (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) {
213 *(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04;
214 __asm__ volatile ("sync");
217 return dramsize + dramsize2;
220 int checkboard (void)
222 puts ("Board: Sauter (Jupiter)\n");
226 void flash_preinit(void)
229 * Now, when we are in RAM, enable flash write
230 * access for detection process.
231 * Note that CS_BOOT cannot be cleared when
232 * executing in flash.
234 #if defined(CONFIG_MGT5100)
235 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
236 *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
238 *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
241 int board_early_init_r (void)
247 void flash_afterinit(ulong size)
249 if (size == 0x1000000) { /* adjust mapping */
250 *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
251 START_REG(CFG_BOOTCS_START | size);
252 *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
253 STOP_REG(CFG_BOOTCS_START | size, size);
255 #if defined(CONFIG_MPC5200)
256 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
257 *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
261 int update_flash_size (int flash_size)
263 flash_afterinit (flash_size);
267 int board_early_init_f (void)
269 *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
274 static struct pci_controller hose;
276 extern void pci_mpc5xxx_init(struct pci_controller *);
278 void pci_init_board(void)
280 pci_mpc5xxx_init(&hose);
284 #if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
286 void init_ide_reset (void)
288 debug ("init_ide_reset\n");
290 /* Configure PSC1_4 as GPIO output for ATA reset */
291 *(vu_long *) MPC5XXX_WU_GPIO_ENABLE |= GPIO_PSC1_4;
292 *(vu_long *) MPC5XXX_WU_GPIO_DIR |= GPIO_PSC1_4;
294 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
297 void ide_set_reset (int idereset)
299 debug ("ide_reset(%d)\n", idereset);
302 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O &= ~GPIO_PSC1_4;
303 /* Make a delay. MPC5200 spec says 25 usec min */
306 *(vu_long *) MPC5XXX_WU_GPIO_DATA_O |= GPIO_PSC1_4;
309 #endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */
311 #if defined(CONFIG_OF_FLAT_TREE) && defined(CONFIG_OF_BOARD_SETUP)
313 ft_board_setup(void *blob, bd_t *bd)
315 ft_cpu_setup(blob, bd);