2 #include <asm-offsets.h>
3 #include <configs/tx6.h>
4 #include <linux/linkage.h>
5 #include <asm/arch/imx-regs.h>
6 #include <generated/asm-offsets.h>
9 #error asm-offsets not included
12 #define DEBUG_LED_BIT 20
13 #define LED_GPIO_BASE GPIO2_BASE_ADDR
14 #define LED_MUX_OFFSET 0x0ec
15 #define LED_MUX_MODE 0x15
17 #define SDRAM_CLK CONFIG_SYS_SDRAM_CLK
19 #ifdef PHYS_SDRAM_2_SIZE
20 #define SDRAM_SIZE (PHYS_SDRAM_1_SIZE + PHYS_SDRAM_2_SIZE)
22 #define SDRAM_SIZE PHYS_SDRAM_1_SIZE
25 #define CPU_2_BE_32(l) \
26 ((((l) << 24) & 0xFF000000) | \
27 (((l) << 8) & 0x00FF0000) | \
28 (((l) >> 8) & 0x0000FF00) | \
29 (((l) >> 24) & 0x000000FF))
31 #define CHECK_DCD_ADDR(a) ( \
32 ((a) >= 0x020E0000 && (a) <= 0x020E3FFF) /* IOMUXC */ || \
33 ((a) >= 0x020C4000 && (a) <= 0x020C7FFF) /* CCM */ || \
34 ((a) >= 0x020C8000 && (a) <= 0x020C8FFF) /* ANALOG */ || \
35 ((a) >= 0x021B0000 && (a) <= 0x021B7FFF) /* MMDC */ || \
36 ((a) >= 0x00907000 && (a) <= 0x00937FF0) /* OCRAM */ || \
37 ((a) >= 0x08000000 && (a) <= 0x0FFEFFFF) /* EIM (CS0) */ || \
38 ((a) >= 0x021B8000 && (a) <= 0x021BBFFF) /* EIM registers */ || \
39 ((a) >= 0x10000000 && (a) <= 0xFFFFFFFF) /* SDRAM */)
41 .macro mxc_dcd_item addr, val
42 .ifne CHECK_DCD_ADDR(\addr)
43 .word CPU_2_BE_32(\addr), CPU_2_BE_32(\val)
45 .error "Address \addr not accessible from DCD"
49 #define MXC_DCD_ITEM(addr, val) mxc_dcd_item (addr), (val)
50 #if CONFIG_SYS_SDRAM_BUS_WIDTH == 16
51 #define MXC_DCD_ITEM_16(addr, val) mxc_dcd_item (addr), (val)
52 #define MXC_DCD_CMD_CHK_16(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
54 #define MXC_DCD_ITEM_16(addr, val)
55 #define MXC_DCD_CMD_CHK_16(type, flags, addr, mask)
57 #if CONFIG_SYS_SDRAM_BUS_WIDTH > 16
58 #define MXC_DCD_ITEM_32(addr, val) mxc_dcd_item (addr), (val)
59 #define MXC_DCD_CMD_CHK_32(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
61 #define MXC_DCD_ITEM_32(addr, val)
62 #define MXC_DCD_CMD_CHK_32(type, flags, addr, mask)
64 #if CONFIG_SYS_SDRAM_BUS_WIDTH == 64
65 #define MXC_DCD_ITEM_64(addr, val) mxc_dcd_item (addr), (val)
66 #define MXC_DCD_CMD_CHK_64(type, flags, addr, mask) MXC_DCD_CMD_CHK(type, flags, addr, mask)
68 #define MXC_DCD_ITEM_64(addr, val)
69 #define MXC_DCD_CMD_CHK_64(type, flags, addr, mask)
72 #define MXC_DCD_CMD_SZ_BYTE 1
73 #define MXC_DCD_CMD_SZ_SHORT 2
74 #define MXC_DCD_CMD_SZ_WORD 4
75 #define MXC_DCD_CMD_FLAG_WRITE 0x0
76 #define MXC_DCD_CMD_FLAG_CLR 0x1
77 #define MXC_DCD_CMD_FLAG_SET 0x3
78 #define MXC_DCD_CMD_FLAG_CHK_CLR ((0 << 0) | (0 << 1))
79 #define MXC_DCD_CMD_FLAG_CHK_SET ((0 << 0) | (1 << 1))
80 #define MXC_DCD_CMD_FLAG_CHK_ANY_CLR ((1 << 0) | (0 << 1))
81 #define MXC_DCD_CMD_FLAG_CHK_ANY_SET ((1 << 0) | (1 << 1))
83 #define MXC_DCD_START \
84 .word CPU_2_BE_32((0xd2 << 24) | ((dcd_end - .) << 8) | DCD_VERSION) ; \
89 .ifgt . - dcd_start - 1768
90 .error "DCD too large!"
97 #define MXC_DCD_CMD_WRT(type, flags) \
98 1: .word CPU_2_BE_32((0xcc << 24) | ((1f - .) << 8) | ((flags) << 3) | (type))
100 #define MXC_DCD_CMD_CHK(type, flags, addr, mask) \
101 1: .word CPU_2_BE_32((0xcf << 24) | (12 << 8) | ((flags) << 3) | (type)), \
102 CPU_2_BE_32(addr), CPU_2_BE_32(mask)
104 #define MXC_DCD_CMD_CHK_CNT(type, flags, addr, mask, count) \
105 1: .word CPU_2_BE_32((0xcf << 24) | (16 << 8) | ((flags) << 3) | (type)), \
106 CPU_2_BE_32(addr), CPU_2_BE_32(mask), CPU_2_BE_32(count)
108 #define MXC_DCD_CMD_NOP() \
109 1: .word CPU_2_BE_32((0xc0 << 24) | (4 << 8))
112 #define CK_TO_NS(ck) (((ck) * 1000 + SDRAM_CLK / 2) / SDRAM_CLK)
113 #define NS_TO_CK(ns) (((ns) * SDRAM_CLK + 999) / 1000)
114 #define NS_TO_CK10(ns) DIV_ROUND_UP(NS_TO_CK(ns), 10)
115 #define PS_TO_CK(ps) DIV_ROUND_UP(NS_TO_CK(ps), 1000)
117 .macro CK_VAL, name, clks, offs, max
121 .ifle \clks - \offs - \max
122 .set \name, \clks - \offs
124 .error "Value \clks out of range for parameter \name"
129 .macro NS_VAL, name, ns, offs, max
133 CK_VAL \name, NS_TO_CK(\ns), \offs, \max
137 .macro CK_MAX, name, ck1, ck2, offs, max
139 CK_VAL \name, \ck1, \offs, \max
141 CK_VAL \name, \ck2, \offs, \max
145 #define MDMISC_DDR_TYPE_DDR3 0
146 #define MDMISC_DDR_TYPE_LPDDR2 1
147 #define MDMISC_DDR_TYPE_DDR2 2
149 #define DIV_ROUND_UP(m,d) (((m) + (d) - 1) / (d))
151 #define MDOR_CLK_PERIOD_ns 15258 /* base clock for MDOR values */
154 #if SDRAM_SIZE > PHYS_SDRAM_1_SIZE
155 #define BANK_ADDR_BITS 2
157 #define BANK_ADDR_BITS 1
159 #define SDRAM_BURST_LENGTH 8
163 #define ADDR_MIRROR 0
164 #define DDR_TYPE MDMISC_DDR_TYPE_DDR3
166 /* 512/1024MiB SDRAM: NT5CB128M16FP-DII or MT41K128M16JT-125 */
167 #if SDRAM_CLK > 666 && SDRAM_CLK <= 800
170 #elif SDRAM_CLK > 533 && SDRAM_CLK <= 666
171 #define CL_VAL 9 // or 10
173 #elif SDRAM_CLK > 400 && SDRAM_CLK <= 533
174 #define CL_VAL 7 // or 8
176 #elif SDRAM_CLK > 333 && SDRAM_CLK <= 400
179 #elif SDRAM_CLK >= 303 && SDRAM_CLK <= 333
183 #error SDRAM clock out of range: 303 .. 800
187 NS_VAL tRFC, 160, 1, 255 /* clks - 1 (0..255) */
188 CK_MAX tXS, NS_TO_CK(CK_TO_NS(tRFC + 1) + 10), 5, 1, 255 /* clks - 1 (0..255) tRFC + 10 */
189 CK_MAX tXP, NS_TO_CK10(75), 3, 1, 7 /* clks - 1 (0..7) */ /* max(3tCK, 7.5ns) (MT41K128M16JT: 6ns) */
190 CK_MAX tXPDLL, NS_TO_CK(24), 10, 1, 15 /* clks - 1 (0..15) */
191 NS_VAL tFAW, 50, 1, 31 /* clks - 1 (0..31) (MT41K128M16JT: 30ns) */
192 CK_VAL tCL, CL_VAL, 3, 8 /* clks - 3 (0..8) CAS Latency */
195 CK_VAL tRCD, PS_TO_CK(13750), 1, 7 /* clks - 1 (0..7) */ /* 13.75 (NT5CB128M16FP: 12.5ns) */
196 CK_VAL tRP, PS_TO_CK(13750), 1, 7 /* clks - 1 (0..7) */ /* 13.75 (NT5CB128M16FP: 12.5ns) */
197 NS_VAL tRC, 50, 1, 31 /* clks - 1 (0..31) (MT41K128M16JT: 49ns) */
198 CK_VAL tRAS, NS_TO_CK10(375), 1, 31 /* clks - 1 (0..31) (MT41K128M16JT: 3.5ns) */
199 CK_VAL tRPA, 1, 0, 1 /* clks (0..1) */
200 NS_VAL tWR, 15, 1, 15 /* clks - 1 (0..15) */
201 CK_VAL tMRD, 4, 1, 15 /* clks - 1 (0..15) */
202 CK_VAL tCWL, CWL_VAL, 2, 6 /* clks - 2 (0..6) */
205 CK_VAL tDLLK, 512, 1, 511 /* clks - 1 (0..511) */ /* (Jedec Standard) */
206 CK_MAX tRTP, NS_TO_CK10(75), 4, 1, 7 /* clks - 1 (0..7) */ /* max(4tCK, 7.5ns) */
207 CK_MAX tWTR, NS_TO_CK10(75), 4, 1, 7 /* clks - 1 (0..7) */ /* max(4tCK, 7.5ns) */
208 CK_MAX tRRD, NS_TO_CK(10), 4, 1, 7 /* clks - 1 (0..7) (MT41K128M16JT: 6ns) */
211 CK_MAX tXPR, NS_TO_CK(CK_TO_NS(tRFC + 1) + 10), 5, 1, 255 /* clks - 1 (0..255) max(tRFC + 10, 5CK) */
212 #define tSDE_RST (DIV_ROUND_UP(200000, MDOR_CLK_PERIOD_ns) + 2)
213 #define tRST_CKE (DIV_ROUND_UP(500000, MDOR_CLK_PERIOD_ns) + 2)
216 CK_VAL tAOFPD, NS_TO_CK10(85), 1, 7 /* clks - 1 (0..7) */ /* 2ns .. 8.5ns */
217 CK_VAL tAONPD, NS_TO_CK10(85), 1, 7 /* clks - 1 (0..7) */ /* 2ns .. 8.5ns */
218 CK_VAL tANPD, tCWL + 1, 1, 15 /* clks - 1 (0..15) */
219 CK_VAL tAXPD, tCWL + 1, 1, 15 /* clks - 1 (0..15) */
220 CK_VAL tODTLon tCWL, 0, 7 /* clks - 1 (0..7) */ /* CWL+AL-2 */
221 CK_VAL tODTLoff tCWL, 0, 31 /* clks - 1 (0..31) */ /* CWL+AL-2 */
224 CK_MAX tCKE, NS_TO_CK(5), 3, 1, 7
225 CK_MAX tCKSRX, NS_TO_CK(10), 5, 0, 7
226 CK_MAX tCKSRE, NS_TO_CK(10), 5, 0, 7
233 #define MDPDC_VAL_0 ( \
238 (BOTH_CS_PD << 6) | \
243 #define MDPDC_VAL_1 (MDPDC_VAL_0 | \
248 #define ROW_ADDR_BITS 14
249 #define COL_ADDR_BITS 10
251 #define Rtt_Nom 1 /* ODT: 0: off 1: RZQ/4 2: RZQ/2 3: RZQ/6 4: RZQ/12 5: RZQ/8 */
252 #define Rtt_WR 0 /* Dynamic ODT: 0: off 1: RZQ/4 2: RZQ/2 */
253 #define DLL_DISABLE 0
256 .set mr0_val, (((1 - DLL_DISABLE) << 8) /* DLL Reset */ | \
257 (SLOW_PD << 12) /* PD exit: 0: fast 1: slow */ |\
258 ((tWR + 1 - 4) << 9) | \
259 ((((tCL + 3) - 4) & 0x7) << 4) | \
260 ((((tCL + 3) - 4) & 0x8) >> 1))
262 .set mr0_val, ((1 << 8) /* DLL Reset */ | \
263 (SLOW_PD << 12) /* PD exit: 0: fast 1: slow */ |\
264 (((tWR + 1) / 2) << 9) | \
265 ((((tCL + 3) - 4) & 0x7) << 4) | \
266 ((((tCL + 3) - 4) & 0x8) >> 1))
270 ((Rtt_Nom & 1) << 2) | \
271 (((Rtt_Nom >> 1) & 1) << 6) | \
272 (((Rtt_Nom >> 2) & 1) << 9) | \
273 (DLL_DISABLE << 0) | \
276 (Rtt_WR << 9) /* dynamic ODT */ | \
277 (0 << 7) /* SRT: Ext. temp. (mutually exclusive with ASR!) */ | \
278 (1 << 6) | /* ASR: Automatic Self Refresh */ \
279 (((tCWL + 2) - 5) << 3) | \
283 #define MDSCR_MRS_VAL(cs, mr, val) (((val) << 16) | \
284 (1 << 15) /* CON_REQ */ | \
285 (3 << 4) /* MRS command */ | \
290 #define MDCFG0_VAL ( \
298 #define MDCFG1_VAL ( \
308 #define MDCFG2_VAL ( \
314 #define BURST_LEN (SDRAM_BURST_LENGTH / 8) /* 0: 4 byte 1: 8 byte */
316 #define MDCTL_VAL (((ROW_ADDR_BITS - 11) << 24) | \
317 ((COL_ADDR_BITS - 9) << 20) | \
318 (BURST_LEN << 19) | \
319 ((CONFIG_SYS_SDRAM_BUS_WIDTH / 32) << 16) | \
320 ((-1) << (32 - BANK_ADDR_BITS)))
322 #define MDMISC_WALAT(n) (((n) & 3) << 16)
323 #define MDMISC_RALAT(n) (((n) & 7) << 6)
325 #define MDMISC_VAL ((ADDR_MIRROR << 19) | \
326 MDMISC_WALAT(WALAT) | \
329 MDMISC_RALAT(RALAT) | \
332 #define MDOR_VAL ((tXPR << 16) | (tSDE_RST << 8) | (tRST_CKE << 0))
334 #define MDOTC_VAL ((tAOFPD << 27) | \
343 .word CPU_2_BE_32((0xd1 << 24) | (32 << 8) | 0x40)
354 #ifdef CONFIG_SECURE_BOOT
361 .long CONFIG_SYS_TEXT_BASE
363 .long __uboot_img_len
367 #define DCD_VERSION 0x40
369 #define DDR_SEL_VAL 3 /* DDR3 */
370 #if CONFIG_SYS_SDRAM_BUS_WIDTH == 16
371 #define DSE1_VAL 6 /* Drive Strength for DATA lines */
372 #define DSE2_VAL 6 /* Drive Strength for ADDR/CMD lines */
374 #define DSE1_VAL 6 /* Drive Strength for DATA lines */
375 #define DSE2_VAL 6 /* Drive Strength for ADDR/CMD lines */
378 #define DDR_PKE_VAL 0
380 #define DDR_SEL_SHIFT 18
381 #define DDR_MODE_SHIFT 17
389 #define DDR_SEL_MASK (DDR_SEL_VAL << DDR_SEL_SHIFT)
390 #define DDR_MODE_MASK (1 << DDR_MODE_SHIFT) /* differential input mode */
391 #define DSE1_MASK (DSE1_VAL << DSE_SHIFT)
392 #define DSE2_MASK (DSE2_VAL << DSE_SHIFT)
393 #define ODT_MASK (ODT_VAL << ODT_SHIFT)
394 #define DDR_PKE_MASK (DDR_PKE_VAL << PKE_SHIFT)
396 #define DQM_MASK (DDR_MODE_MASK | DSE2_MASK)
397 #define SDQS_MASK DSE2_MASK
398 #define SDODT_MASK (DSE2_MASK | (1 << PKE_SHIFT) | (1 << PUE_SHIFT) | (0 << PUS_SHIFT))
399 #define SDCLK_MASK (DDR_MODE_MASK | DSE2_MASK)
400 #define SDCKE_MASK ((1 << PKE_SHIFT) | (1 << PUE_SHIFT) | (0 << PUS_SHIFT))
401 #define DDR_ADDR_MASK (ODT_MASK | DDR_MODE_MASK)
402 #define DDR_CTRL_MASK (DDR_MODE_MASK | DSE2_MASK)
404 #define MMDC1_MDCTL 0x021b0000
405 #define MMDC1_MDPDC 0x021b0004
406 #define MMDC1_MDOTC 0x021b0008
407 #define MMDC1_MDCFG0 0x021b000c
408 #define MMDC1_MDCFG1 0x021b0010
409 #define MMDC1_MDCFG2 0x021b0014
410 #define MMDC1_MDMISC 0x021b0018
411 #define MMDC1_MDSCR 0x021b001c
412 #define MMDC1_MDREF 0x021b0020
413 #define MMDC1_MDRWD 0x021b002c
414 #define MMDC1_MDOR 0x021b0030
415 #define MMDC1_MDASP 0x021b0040
417 #define MMDC1_MAPSR 0x021b0404
419 #define MMDC1_MPZQHWCTRL 0x021b0800
420 #define MMDC1_MPWLGCR 0x021b0808
421 #define MMDC1_MPWLDECTRL0 0x021b080c
422 #define MMDC1_MPWLDECTRL1 0x021b0810
423 #define MMDC1_MPWLDLST 0x021b0814
424 #define MMDC1_MPODTCTRL 0x021b0818
425 #define MMDC1_MPRDDQBY0DL 0x021b081c
426 #define MMDC1_MPRDDQBY1DL 0x021b0820
427 #define MMDC1_MPRDDQBY2DL 0x021b0824
428 #define MMDC1_MPRDDQBY3DL 0x021b0828
429 #define MMDC1_MPDGCTRL0 0x021b083c
430 #define MMDC1_MPDGCTRL1 0x021b0840
431 #define MMDC1_MPDGDLST0 0x021b0844
432 #define MMDC1_MPRDDLCTL 0x021b0848
433 #define MMDC1_MPRDDLST 0x021b084c
434 #define MMDC1_MPWRDLCTL 0x021b0850
435 #define MMDC1_MPWRDLST 0x021b0854
436 #define MMDC1_MPRDDLHWCTL 0x021b0860
437 #define MMDC1_MPWRDLHWCTL 0x021b0864
438 #define MMDC1_MPDGHWST0 0x021b087c
439 #define MMDC1_MPDGHWST1 0x021b0880
440 #define MMDC1_MPPDCMPR2 0x021b0890
441 #define MMDC1_MPDGHWST2 0x021b0884
442 #define MMDC1_MPDGHWST3 0x021b0888
443 #define MMDC1_MPSWDRDR0 0x021b0898
444 #define MMDC1_MPSWDRDR1 0x021b089c
445 #define MMDC1_MPSWDRDR2 0x021b08a0
446 #define MMDC1_MPSWDRDR3 0x021b08a4
447 #define MMDC1_MPSWDRDR4 0x021b08a8
448 #define MMDC1_MPSWDRDR5 0x021b08ac
449 #define MMDC1_MPSWDRDR6 0x021b08b0
450 #define MMDC1_MPSWDRDR7 0x021b08b4
451 #define MMDC1_MPMUR0 0x021b08b8
453 #if CONFIG_SYS_SDRAM_BUS_WIDTH == 64
454 #define MMDC2_MPWLGCR 0x021b4808
455 #define MMDC2_MPWLDECTRL0 0x021b480c
456 #define MMDC2_MPWLDECTRL1 0x021b4810
457 #define MMDC2_MPWLDLST 0x021b4814
458 #define MMDC2_MPODTCTRL 0x021b4818
459 #define MMDC2_MPRDDQBY0DL 0x021b481c
460 #define MMDC2_MPRDDQBY1DL 0x021b4820
461 #define MMDC2_MPRDDQBY2DL 0x021b4824
462 #define MMDC2_MPRDDQBY3DL 0x021b4828
463 #define MMDC2_MPDGCTRL0 0x021b483c
464 #define MMDC2_MPDGCTRL1 0x021b4840
465 #define MMDC2_MPDGDLST0 0x021b4844
466 #define MMDC2_MPRDDLCTL 0x021b4848
467 #define MMDC2_MPRDDLST 0x021b484c
468 #define MMDC2_MPWRDLCTL 0x021b4850
469 #define MMDC2_MPWRDLST 0x021b4854
470 #define MMDC2_MPRDDLHWCTL 0x021b4860
471 #define MMDC2_MPWRDLHWCTL 0x021b4864
472 #define MMDC2_MPRDDLHWST0 0x021b4868
473 #define MMDC2_MPRDDLHWST1 0x021b486c
474 #define MMDC2_MPWRDLHWST0 0x021b4870
475 #define MMDC2_MPWRDLHWST1 0x021b4874
476 #define MMDC2_MPWLHWERR 0x021b4878
477 #define MMDC2_MPDGHWST0 0x021b487c
478 #define MMDC2_MPDGHWST1 0x021b4880
479 #define MMDC2_MPDGHWST2 0x021b4884
480 #define MMDC2_MPDGHWST3 0x021b4888
481 #define MMDC2_MPSWDAR0 0x021b4894
482 #define MMDC2_MPSWDRDR0 0x021b4898
483 #define MMDC2_MPSWDRDR1 0x021b489c
484 #define MMDC2_MPSWDRDR2 0x021b48a0
485 #define MMDC2_MPSWDRDR3 0x021b48a4
486 #define MMDC2_MPSWDRDR4 0x021b48a8
487 #define MMDC2_MPSWDRDR5 0x021b48ac
488 #define MMDC2_MPSWDRDR6 0x021b48b0
489 #define MMDC2_MPSWDRDR7 0x021b48b4
490 #define MMDC2_MPMUR0 0x021b48b8
493 #ifdef CONFIG_SOC_MX6Q
494 #define IOMUXC_GPR1 0x020e0004
495 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA20 0x020e00a0
496 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21 0x020e00a4
497 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28 0x020e00c4
498 #define IOMUXC_SW_MUX_CTL_PAD_GPIO16 0x020e0248
499 #define IOMUXC_SW_MUX_CTL_PAD_GPIO17 0x020e024c
500 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7 0x020e02a8
501 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6 0x020e02ac
502 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0 0x020e02c0
503 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1 0x020e02c4
504 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2 0x020e02c8
505 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CLE 0x020e02d4
506 #define IOMUXC_SW_MUX_CTL_PAD_NAND_ALE 0x020e02d8
507 #define IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B 0x020e02dc
508 #define IOMUXC_SW_MUX_CTL_PAD_NAND_READY 0x020e02e0
509 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B 0x020e02e4
510 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B 0x020e02ec
511 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CMD 0x020e02f4
512 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CLK 0x020e02f8
513 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00 0x020e02fc
514 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01 0x020e0300
515 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02 0x020e0304
516 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03 0x020e0308
517 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04 0x020e030c
518 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05 0x020e0310
519 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06 0x020e0314
520 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07 0x020e0318
522 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA20 0x020e03b4
523 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21 0x020e03b8
524 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28 0x020e03d8
525 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P 0x020e050c
526 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 0x020e0510
527 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 0x020e0514
528 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P 0x020e0518
529 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P 0x020e051c
530 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 0x020e0520
531 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P 0x020e0524
532 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 0x020e0528
533 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00 0x020e052c
534 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01 0x020e0530
535 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02 0x020e0534
536 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03 0x020e0538
537 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04 0x020e053c
538 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05 0x020e0540
539 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06 0x020e0544
540 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07 0x020e0548
541 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08 0x020e054c
542 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09 0x020e0550
543 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10 0x020e0554
544 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11 0x020e0558
545 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12 0x020e055c
546 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13 0x020e0560
547 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14 0x020e0564
548 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15 0x020e0568
549 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS 0x020e056c
550 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS 0x020e0578
551 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET 0x020e057c
552 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0 0x020e0580
553 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1 0x020e0584
554 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P 0x020e0588
555 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2 0x020e058c
556 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 0x020e0590
557 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P 0x020e0594
558 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 0x020e0598
559 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0 0x020e059c
560 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1 0x020e05a0
561 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P 0x020e05a8
562 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 0x020e05ac
563 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P 0x020e05b0
564 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 0x020e05b4
565 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P 0x020e05b8
566 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 0x020e05bc
567 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P 0x020e05c0
568 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 0x020e05c4
569 #define IOMUXC_SW_PAD_CTL_PAD_GPIO16 0x020e0618
570 #define IOMUXC_SW_PAD_CTL_PAD_GPIO17 0x020e061c
571 #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2 0x020e06b0
572 #define IOMUXC_SW_PAD_CTL_GRP_B7DS 0x020e0748
573 #define IOMUXC_SW_PAD_CTL_GRP_ADDDS 0x020e074c
574 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL 0x020e0750
575 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL0 0x020e0754
576 #define IOMUXC_SW_PAD_CTL_GRP_DDRPKE 0x020e0758
577 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL1 0x020e075c
578 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL2 0x020e0760
579 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL3 0x020e0764
580 #define IOMUXC_SW_PAD_CTL_GRP_DDRPK 0x020e0768
581 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL4 0x020e076c
582 #define IOMUXC_SW_PAD_CTL_GRP_DDRHYS 0x020e0770
583 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE 0x020e0774
584 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL5 0x020e0778
585 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL6 0x020e077c
586 #define IOMUXC_SW_PAD_CTL_GRP_TERM_CTL7 0x020e0780
587 #define IOMUXC_SW_PAD_CTL_GRP_B0DS 0x020e0784
588 #define IOMUXC_SW_PAD_CTL_GRP_B1DS 0x020e0788
589 #define IOMUXC_SW_PAD_CTL_GRP_CTLDS 0x020e078c
590 #define IOMUXC_SW_PAD_CTL_GRP_B2DS 0x020e0794
591 #define IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE 0x020e0798
592 #define IOMUXC_SW_PAD_CTL_GRP_B3DS 0x020e079c
593 #define IOMUXC_SW_PAD_CTL_GRP_B4DS 0x020e07a0
594 #define IOMUXC_SW_PAD_CTL_GRP_B5DS 0x020e07a4
595 #define IOMUXC_SW_PAD_CTL_GRP_B6DS 0x020e07a8
597 #define IOMUXC_UART1_UART_RTS_B_SELECT_INPUT 0x020e091c
598 #define IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT 0x020e0920
600 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21 0x020e0898
601 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28 0x020e089c
602 #define TX6_I2C1_SEL_INP_VAL 0
603 #elif defined(CONFIG_SOC_MX6DL) || defined(CONFIG_SOC_MX6S)
604 #define IOMUXC_GPR1 0x020e0004
605 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA20 0x020e0154
606 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21 0x020e0158
607 #define IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28 0x020e0174
608 #define IOMUXC_SW_MUX_CTL_PAD_GPIO16 0x020e0214
609 #define IOMUXC_SW_MUX_CTL_PAD_GPIO17 0x020e0218
610 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7 0x020e0330
611 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6 0x020e032c
612 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0 0x020e0314
613 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1 0x020e0318
614 #define IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2 0x020e031c
615 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CLE 0x020e0270
616 #define IOMUXC_SW_MUX_CTL_PAD_NAND_ALE 0x020e026c
617 #define IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B 0x020e02a8
618 #define IOMUXC_SW_MUX_CTL_PAD_NAND_READY 0x020e02a4
619 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B 0x020e0274
620 #define IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B 0x020e027c
621 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CMD 0x020e033c
622 #define IOMUXC_SW_MUX_CTL_PAD_SD4_CLK 0x020e0338
623 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00 0x020e0284
624 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01 0x020e0288
625 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02 0x020e028c
626 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03 0x020e0290
627 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04 0x020e0294
628 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05 0x020e0298
629 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06 0x020e029c
630 #define IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07 0x020e02a0
632 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA20 0x020e0524
633 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21 0x020e0528
634 #define IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28 0x020e0544
635 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P 0x020e04d0
636 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5 0x020e0484
637 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4 0x020e0480
638 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P 0x020e04cc
639 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P 0x020e04c8
640 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3 0x020e047c
641 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P 0x020e04c4
642 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2 0x020e0478
643 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00 0x020e0424
644 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01 0x020e0428
645 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02 0x020e0444
646 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03 0x020e0448
647 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04 0x020e044c
648 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05 0x020e0450
649 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06 0x020e0454
650 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07 0x020e0458
651 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08 0x020e045c
652 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09 0x020e0460
653 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10 0x020e042c
654 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11 0x020e0430
655 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12 0x020e0434
656 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13 0x020e0438
657 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14 0x020e043c
658 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15 0x020e0440
659 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS 0x020e0464
660 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS 0x020e0490
661 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET 0x020e0494
662 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0 0x020e0498
663 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1 0x020e049c
664 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P 0x020e04ac
665 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2 0x020e04a0
666 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0 0x020e04a4
667 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P 0x020e04b0
668 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1 0x020e04a8
669 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0 0x020e04b4
670 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1 0x020e04b8
671 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P 0x020e04bc
672 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0 0x020e0470
673 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P 0x020e04c0
674 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1 0x020e0474
675 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P 0x020e04d4
676 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6 0x020e0488
677 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P 0x020e04d8
678 #define IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7 0x020e048c
679 #define IOMUXC_SW_PAD_CTL_PAD_GPIO16 0x020e05e4
680 #define IOMUXC_SW_PAD_CTL_PAD_GPIO17 0x020e05e8
681 #define IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2 0x020e0704
682 #define IOMUXC_SW_PAD_CTL_GRP_B7DS 0x020e0748
683 #define IOMUXC_SW_PAD_CTL_GRP_ADDDS 0x020e074c
684 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL 0x020e0750
685 #define IOMUXC_SW_PAD_CTL_GRP_DDRPKE 0x020e0754
686 #define IOMUXC_SW_PAD_CTL_GRP_DDRPK 0x020e0758
687 #define IOMUXC_SW_PAD_CTL_GRP_DDRHYS 0x020e075c
688 #define IOMUXC_SW_PAD_CTL_GRP_DDRMODE 0x020e0760
689 #define IOMUXC_SW_PAD_CTL_GRP_B0DS 0x020e0784
690 #define IOMUXC_SW_PAD_CTL_GRP_B1DS 0x020e0788
691 #define IOMUXC_SW_PAD_CTL_GRP_CTLDS 0x020e078c
692 #define IOMUXC_SW_PAD_CTL_GRP_B2DS 0x020e0794
693 #define IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE 0x020e0798
694 #define IOMUXC_SW_PAD_CTL_GRP_B3DS 0x020e079c
695 #define IOMUXC_SW_PAD_CTL_GRP_B4DS 0x020e07a0
696 #define IOMUXC_SW_PAD_CTL_GRP_B5DS 0x020e07a4
697 #define IOMUXC_SW_PAD_CTL_GRP_B6DS 0x020e07a8
699 #define IOMUXC_UART1_UART_RTS_B_SELECT_INPUT 0x020e08f8
700 #define IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT 0x020e08fc
702 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21 0x020e0868
703 #define IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28 0x020e086c
704 #define TX6_I2C1_SEL_INP_VAL 1
709 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
710 /* setup I2C pads for PMIC */
711 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA21, 0x00000016)
712 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA28, 0x00000011)
713 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA21, 0x0000f079)
714 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA28, 0x0000f079)
715 MXC_DCD_ITEM(IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA21, TX6_I2C1_SEL_INP_VAL)
716 MXC_DCD_ITEM(IOMUXC_SW_SEL_INPUT_PAD_EIM_DATA28, TX6_I2C1_SEL_INP_VAL)
719 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_GPIO16, 0x00000012)
721 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA2, 0x00000015)
722 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_SD3_DATA2, 0x000030b0)
724 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_EIM_DATA20, 0x00000015)
725 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_EIM_DATA20, 0x000030b0)
726 /* RESET_OUT GPIO_7_12 */
727 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_GPIO17, 0x00000005)
728 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_GPIO17, 0x000030b0)
730 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CS2CDR, 0x006336c1) /* default: 0x007236c1 */
731 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CHSCCDR, 0x00012093) /* default: 0x0002a150 */
732 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CSCDR2, 0x00012090) /* default: 0x0002a150 */
734 MXC_DCD_ITEM(ANATOP_BASE_ADDR + ANATOP_PLL_ENET, 0x00002001) /* ENET PLL */
736 /* enable all relevant clocks... */
737 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_SET)
738 #define CCGR(m) (3 << ((m) * 2))
739 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR0, CCGR(2)) /* 0xf0c03f3f default: 0xf0c03f0f APBH-DMA */
740 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR1, CCGR(5)) /* 0xf0fc0c00 default: 0xf0fc0000 ENET */
741 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR2, CCGR(3)) /* 0xfc3fc0cc default: 0xfc3fc00c I2C1 */
742 // MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR3, CCGR()) /* 0x3ff00000 default: 0x3ff0000f */
743 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR4, CCGR(15) | CCGR(14) | CCGR(13) | CCGR(12)) /* 0xff00ff00 default: 0x0000ff00 GPMI BCH */
744 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR5, CCGR(13) | CCGR(12)) /* 0xff033f3f default: 0xf0033f3f UART1 */
745 MXC_DCD_ITEM(CCM_BASE_ADDR + CCM_CCGR6, CCGR(4) | CCGR(3) | CCGR(2) | CCGR(1)) /* 0xffff03ff default: 0xffff0000 USDHC4 (for APBH-DMA!) USDHC3 (for BCH!) USDHC1 USDHC1 */
746 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
747 MXC_DCD_ITEM(0x020c80a0, 0x80082029) /* set video PLL to 984MHz */
748 MXC_DCD_ITEM(0x020c80b0, 0x00065b9a)
749 MXC_DCD_ITEM(0x020c80c0, 0x000f4240)
752 MXC_DCD_ITEM(IOMUXC_GPR1, 0x48640005) /* default: 0x48400005 ENET_CLK output */
753 /* UART1 pad config */
754 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA7, 0x00000001) /* UART1 TXD */
755 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA6, 0x00000001) /* UART1 RXD */
756 #ifdef CONFIG_SOC_MX6Q
757 MXC_DCD_ITEM(IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT, 0x00000003) /* UART1 RXD INPUT_SEL */
759 MXC_DCD_ITEM(IOMUXC_UART1_UART_RX_DATA_SELECT_INPUT, 0x00000002) /* UART1 RXD INPUT_SEL */
761 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA0, 0x00000001) /* UART1 CTS */
762 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD3_DATA1, 0x00000001) /* UART1 RTS */
763 MXC_DCD_ITEM(IOMUXC_UART1_UART_RTS_B_SELECT_INPUT, 0x00000003) /* UART1 RTS INPUT_SEL */
765 #ifdef CONFIG_NAND_MXS
767 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CLE, 0x00000000) /* NANDF_CLE: NANDF_CLE */
768 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_ALE, 0x00000000) /* NANDF_ALE: NANDF_ALE */
769 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_WP_B, 0x00000000) /* NANDF_WP_B: NANDF_WPn */
770 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_READY, 0x00000000) /* NANDF_RB0: NANDF_READY0 */
771 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CS0_B, 0x00000000) /* NANDF_CS0: NANDF_CS0 */
772 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD4_CMD, 0x00000001) /* SD4_CMD: NANDF_RDn */
773 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_SD4_CLK, 0x00000001) /* SD4_CLK: NANDF_WRn */
774 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA00, 0x00000000) /* NANDF_D0: NANDF_D0 */
775 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA01, 0x00000000) /* NANDF_D1: NANDF_D1 */
776 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA02, 0x00000000) /* NANDF_D2: NANDF_D2 */
777 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA03, 0x00000000) /* NANDF_D3: NANDF_D3 */
778 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA04, 0x00000000) /* NANDF_D4: NANDF_D4 */
779 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA05, 0x00000000) /* NANDF_D5: NANDF_D5 */
780 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA06, 0x00000000) /* NANDF_D6: NANDF_D6 */
781 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_DATA07, 0x00000000) /* NANDF_D7: NANDF_D7 */
784 MXC_DCD_ITEM(IOMUXC_SW_MUX_CTL_PAD_NAND_CS2_B, 0x00000000) /* NANDF_CS2: NANDF_CS2 */
786 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM0, DQM_MASK)
787 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM1, DQM_MASK)
788 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM2, DQM_MASK)
789 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM3, DQM_MASK)
790 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM4, DQM_MASK)
791 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM5, DQM_MASK)
792 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM6, DQM_MASK)
793 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_DQM7, DQM_MASK)
796 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR00, DDR_ADDR_MASK)
797 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR01, DDR_ADDR_MASK)
798 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR02, DDR_ADDR_MASK)
799 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR03, DDR_ADDR_MASK)
800 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR04, DDR_ADDR_MASK)
801 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR05, DDR_ADDR_MASK)
802 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR06, DDR_ADDR_MASK)
803 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR07, DDR_ADDR_MASK)
804 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR08, DDR_ADDR_MASK)
805 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR09, DDR_ADDR_MASK)
806 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR10, DDR_ADDR_MASK)
807 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR11, DDR_ADDR_MASK)
808 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR12, DDR_ADDR_MASK)
809 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR13, DDR_ADDR_MASK)
810 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR14, DDR_ADDR_MASK)
811 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ADDR15, DDR_ADDR_MASK)
813 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_CAS, DDR_CTRL_MASK)
815 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_RAS, DDR_CTRL_MASK)
816 /* DRAM_SDCLK[0..1] */
817 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK0_P, SDCLK_MASK)
818 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCLK1_P, SDCLK_MASK)
820 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_RESET, DDR_CTRL_MASK)
821 /* DRAM_SDCKE[0..1] */
822 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE0, SDCKE_MASK)
823 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDCKE1, SDCKE_MASK)
824 /* DRAM_SDBA[0..2] */
825 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA0, 0x00000000)
826 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA1, 0x00000000)
827 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDBA2, 0x00000000)
828 /* DRAM_SDODT[0..1] */
829 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT0, SDODT_MASK)
830 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_ODT1, SDODT_MASK)
832 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_B0DS, DSE1_MASK)
833 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_B1DS, DSE1_MASK)
834 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_GRP_B2DS, DSE1_MASK)
835 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_GRP_B3DS, DSE1_MASK)
836 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B4DS, DSE1_MASK)
837 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B5DS, DSE1_MASK)
838 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B6DS, DSE1_MASK)
839 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_GRP_B7DS, DSE1_MASK)
841 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_ADDDS, DSE2_MASK)
843 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRMODE_CTL, DDR_MODE_MASK)
845 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRPKE, DDR_PKE_MASK)
847 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRMODE, DDR_MODE_MASK)
849 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_CTLDS, DSE2_MASK)
851 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDR_TYPE, DDR_SEL_MASK)
853 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRPK, 1 << PUE_SHIFT)
855 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_DDRHYS, 0x00000000)
857 #ifdef CONFIG_SOC_MX6Q
859 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL0, ODT_MASK)
860 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL1, ODT_MASK)
861 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL2, ODT_MASK)
862 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL3, ODT_MASK)
863 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL4, ODT_MASK)
864 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL5, ODT_MASK)
865 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL6, ODT_MASK)
866 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_GRP_TERM_CTL7, ODT_MASK)
868 #if CONFIG_SYS_SDRAM_BUS_WIDTH > 16
871 /* SDRAM initialization */
872 #define WL_DLY_DQS_VAL 30
873 #define WL_DLY_DQS0 (WL_DLY_DQS_VAL + 0)
874 #define WL_DLY_DQS1 (WL_DLY_DQS_VAL + 0)
875 #define WL_DLY_DQS2 (WL_DLY_DQS_VAL + 0)
876 #define WL_DLY_DQS3 (WL_DLY_DQS_VAL + 0)
877 #define WL_DLY_DQS4 (WL_DLY_DQS_VAL + 0)
878 #define WL_DLY_DQS5 (WL_DLY_DQS_VAL + 0)
879 #define WL_DLY_DQS6 (WL_DLY_DQS_VAL + 0)
880 #define WL_DLY_DQS7 (WL_DLY_DQS_VAL + 0)
883 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008010) /* precharge all */
884 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008040) /* MRS: ZQ calibration */
885 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1390001)
887 MXC_DCD_ITEM(MMDC1_MPWLDECTRL0, (WL_DLY_DQS1 << 16) | (WL_DLY_DQS0 << 0))
888 MXC_DCD_ITEM_32(MMDC1_MPWLDECTRL1, (WL_DLY_DQS3 << 16) | (WL_DLY_DQS2 << 0))
889 MXC_DCD_ITEM_64(MMDC2_MPWLDECTRL0, (WL_DLY_DQS5 << 16) | (WL_DLY_DQS4 << 0))
890 MXC_DCD_ITEM_64(MMDC2_MPWLDECTRL1, (WL_DLY_DQS7 << 16) | (WL_DLY_DQS6 << 0))
891 #if defined(CONFIG_SOC_MX6Q)
892 MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x43430349)
893 MXC_DCD_ITEM_32(MMDC1_MPDGCTRL1, 0x03330334)
894 MXC_DCD_ITEM_64(MMDC2_MPDGCTRL0, 0x434b0351)
895 MXC_DCD_ITEM_64(MMDC2_MPDGCTRL1, 0x033d030e)
896 #elif defined(CONFIG_SOC_MX6DL)
897 MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x423a0236)
898 MXC_DCD_ITEM_32(MMDC1_MPDGCTRL1, 0x02210227)
899 MXC_DCD_ITEM_64(MMDC2_MPDGCTRL0, 0x42240226)
900 MXC_DCD_ITEM_64(MMDC2_MPDGCTRL1, 0x02120223)
901 #elif defined(CONFIG_SOC_MX6S)
902 MXC_DCD_ITEM(MMDC1_MPDGCTRL0, 0x42490244)
903 MXC_DCD_ITEM_32(MMDC1_MPDGCTRL1, 0x022f0238)
905 #error No DGCTRL settings for selected SoC
907 MXC_DCD_ITEM(MMDC1_MPRDDLCTL, 0x40404040) /* DQ RD Delay default values */
908 MXC_DCD_ITEM(MMDC1_MPWRDLCTL, 0x40404040) /* DQ WR Delay default values */
909 MXC_DCD_ITEM_64(MMDC2_MPRDDLCTL, 0x40404040) /* DQ RD Delay default values */
910 MXC_DCD_ITEM_64(MMDC2_MPWRDLCTL, 0x40404040) /* DQ WR Delay default values */
912 /* MPRDDQBY[0..7]DL */
913 MXC_DCD_ITEM(MMDC1_MPRDDQBY0DL, 0x33333333)
914 MXC_DCD_ITEM(MMDC1_MPRDDQBY1DL, 0x33333333)
915 MXC_DCD_ITEM_32(MMDC1_MPRDDQBY2DL, 0x33333333)
916 MXC_DCD_ITEM_32(MMDC1_MPRDDQBY3DL, 0x33333333)
917 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY0DL, 0x33333333)
918 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY1DL, 0x33333333)
919 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY2DL, 0x33333333)
920 MXC_DCD_ITEM_64(MMDC2_MPRDDQBY3DL, 0x33333333)
921 #define MPMUR_FRC_MSR (1 << 11)
922 MXC_DCD_ITEM(MMDC1_MPMUR0, MPMUR_FRC_MSR)
923 MXC_DCD_ITEM_64(MMDC2_MPMUR0, MPMUR_FRC_MSR)
925 MXC_DCD_ITEM(MMDC1_MDMISC, MDMISC_VAL | 2) /* reset MMDC FSM */
926 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MDMISC, 0x00000002)
927 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
929 /* MSDSCR Conf Req */
930 MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008000)
931 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDSCR, 0x00004000)
932 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
935 MXC_DCD_ITEM(MMDC1_MDCTL, MDCTL_VAL)
936 #if BANK_ADDR_BITS > 1
937 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDMISC, (3 << 30))
939 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_SET, MMDC1_MDMISC, (1 << 30))
941 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
943 MXC_DCD_ITEM(MMDC1_MDCFG0, MDCFG0_VAL)
944 MXC_DCD_ITEM(MMDC1_MDCFG1, MDCFG1_VAL)
945 MXC_DCD_ITEM(MMDC1_MDCFG2, MDCFG2_VAL)
946 MXC_DCD_ITEM(MMDC1_MDRWD, 0x000026d2)
947 MXC_DCD_ITEM(MMDC1_MDOR, MDOR_VAL)
948 MXC_DCD_ITEM(MMDC1_MDOTC, MDOTC_VAL)
949 MXC_DCD_ITEM(MMDC1_MDPDC, MDPDC_VAL_0)
950 MXC_DCD_ITEM(MMDC1_MDASP, (PHYS_SDRAM_1_SIZE + SZ_256M) / SZ_32M - 1)
953 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 0, mr0_val))
954 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 1, mr1_val))
955 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 2, mr2_val))
956 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 0))
957 #if BANK_ADDR_BITS > 1
959 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 0, mr0_val))
960 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 1, mr1_val))
961 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 2, mr2_val))
962 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 0))
964 MXC_DCD_ITEM(MMDC1_MDREF, 0x0000c000) /* disable refresh */
965 MXC_DCD_ITEM(MMDC1_MDSCR, 0x00008020) /* issue one refresh cycle */
967 MXC_DCD_ITEM(MMDC1_MPODTCTRL, 0x00022222)
968 MXC_DCD_ITEM_64(MMDC2_MPODTCTRL, 0x00022222)
970 /* DDR3 calibration */
971 MXC_DCD_ITEM(MMDC1_MPPDCMPR2, 0x00000003) /* select default compare pattern for DQ calibration */
972 MXC_DCD_ITEM(MMDC1_MAPSR, 1)
976 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008010) /* precharge all */
977 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008040) /* MRS: ZQ calibration */
978 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1390001)
980 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPZQHWCTRL, 0x00010000)
981 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
982 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa1380000)
984 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 4)) /* MRS: select MPR */
985 #if BANK_ADDR_BITS > 1
986 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 4)) /* MRS: select MPR */
988 /* DRAM_SDQS[0..7] pad config */
989 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS0_P, SDQS_MASK)
990 MXC_DCD_ITEM(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS1_P, SDQS_MASK)
991 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS2_P, SDQS_MASK)
992 MXC_DCD_ITEM_32(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS3_P, SDQS_MASK)
993 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS4_P, SDQS_MASK)
994 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS5_P, SDQS_MASK)
995 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS6_P, SDQS_MASK)
996 MXC_DCD_ITEM_64(IOMUXC_SW_PAD_CTL_PAD_DRAM_SDQS7_P, SDQS_MASK)
998 /* Read delay calibration */
999 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
1000 MXC_DCD_ITEM(MMDC1_MPRDDLHWCTL, 0x00000030) /* MPRDDLHWCTL: HW_WR_DL_CMP_CYC | HW_RD_DL_EN */
1001 MXC_DCD_ITEM_64(MMDC2_MPRDDLHWCTL, 0x00000030) /* MPRDDLHWCTL: HW_WR_DL_CMP_CYC | HW_RD_DL_EN */
1002 MXC_DCD_CMD_CHK_16(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPRDDLHWCTL, 0x00000013)
1003 MXC_DCD_CMD_CHK_32(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPRDDLHWCTL, 0x0000001f)
1004 MXC_DCD_CMD_CHK_64(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC2_MPRDDLHWCTL, 0x0000001f)
1005 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
1007 /* Write delay calibration */
1008 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
1009 MXC_DCD_ITEM(MMDC1_MPWRDLHWCTL, 0x00000030) /* start WR DL calibration */
1010 MXC_DCD_CMD_CHK_16(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPWRDLHWCTL, 0x00000013)
1011 MXC_DCD_CMD_CHK_32(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MPWRDLHWCTL, 0x0000001f)
1012 #if CONFIG_SYS_SDRAM_BUS_WIDTH == 64
1013 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
1015 MXC_DCD_ITEM(MMDC1_MDSCR, 0x04008050) /* precharge all to bank 0 */
1016 MXC_DCD_ITEM(MMDC2_MPWRDLHWCTL, 0x00000030) /* start WR DL calibration */
1017 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC2_MPWRDLHWCTL, 0x0000001f)
1019 MXC_DCD_CMD_WRT(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_WRITE)
1020 #endif /* DO_DDR_CALIB */
1021 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(0, 3, 0)) /* MRS: select normal data path */
1022 #if BANK_ADDR_BITS > 1
1023 MXC_DCD_ITEM(MMDC1_MDSCR, MDSCR_MRS_VAL(1, 3, 0)) /* MRS: select normal data path */
1025 MXC_DCD_ITEM(MMDC1_MPZQHWCTRL, 0xa138002b)
1026 MXC_DCD_ITEM(MMDC1_MDREF, (3 << 11) | (0 << 14)) /* 4 cycles per 64kHz period (3.9us) */
1027 MXC_DCD_ITEM(MMDC1_MAPSR, (16 << 8))
1028 MXC_DCD_ITEM(MMDC1_MDPDC, MDPDC_VAL_1)
1030 /* MDSCR: Normal operation */
1031 MXC_DCD_ITEM(MMDC1_MDSCR, 0x00000000)
1032 MXC_DCD_CMD_CHK(MXC_DCD_CMD_SZ_WORD, MXC_DCD_CMD_FLAG_CHK_CLR, MMDC1_MDSCR, 0x00004000)