2 * (C) Copyright 2013 Keymile AG
3 * Valentin Longchamp <valentin.longchamp@keymile.com>
5 * Copyright 2011,2012 Freescale Semiconductor, Inc.
7 * SPDX-License-Identifier: GPL-2.0+
13 #include <linux/compiler.h>
15 #include <asm/processor.h>
16 #include <asm/cache.h>
17 #include <asm/immap_85xx.h>
18 #include <asm/fsl_law.h>
19 #include <asm/fsl_serdes.h>
20 #include <asm/fsl_portals.h>
21 #include <asm/fsl_liodn.h>
24 #include "../common/common.h"
27 DECLARE_GLOBAL_DATA_PTR;
31 printf("Board: Keymile %s\n", CONFIG_KM_BOARD_NAME);
36 /* I2C deblocking uses the algorithm defined in board/keymile/common/common.c
37 * 2 dedicated QRIO GPIOs externally pull the SCL and SDA lines
38 * For I2C only the low state is activly driven and high state is pulled-up
39 * by a resistor. Therefore the deblock GPIOs are used
40 * -> as an active output to drive a low state
41 * -> as an open-drain input to have a pulled-up high state
44 /* QRIO GPIOs used for deblocking */
45 #define DEBLOCK_PORT1 GPIO_A
46 #define DEBLOCK_SCL1 20
47 #define DEBLOCK_SDA1 21
49 /* By default deblock GPIOs are floating */
50 static void i2c_deblock_gpio_cfg(void)
52 /* set I2C bus 1 deblocking GPIOs input, but 0 value for open drain */
53 qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SCL1);
54 qrio_gpio_direction_input(DEBLOCK_PORT1, DEBLOCK_SDA1);
56 qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, 0);
57 qrio_set_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, 0);
60 void set_sda(int state)
62 qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1, state);
65 void set_scl(int state)
67 qrio_set_opendrain_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1, state);
72 return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SDA1);
77 return qrio_get_gpio(DEBLOCK_PORT1, DEBLOCK_SCL1);
84 int board_early_init_f(void)
86 ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
88 /* board only uses the DDR_MCK0, so disable the DDR_MCK1/2/3 */
89 setbits_be32(&gur->ddrclkdr, 0x001f000f);
91 /* set the BFTIC's prstcfg to reset at power-up and unit reset only */
92 qrio_prstcfg(BFTIC4_RST, PRSTCFG_POWUP_UNIT_RST);
93 /* and enable WD on it */
94 qrio_wdmask(BFTIC4_RST, true);
96 /* set the ZL30138's prstcfg to reset at power-up and unit reset only */
97 qrio_prstcfg(ZL30158_RST, PRSTCFG_POWUP_UNIT_RST);
98 /* and take it out of reset as soon as possible (needed for Hooper) */
99 qrio_prst(ZL30158_RST, false, false);
104 int board_early_init_r(void)
107 /* Flush d-cache and invalidate i-cache of any FLASH data */
114 ret = trigger_fpga_config();
116 printf("error triggering PCIe FPGA config\n");
118 /* enable the Unit LED (red) & Boot LED (on) */
121 /* enable Application Buffer */
122 qrio_enable_app_buffer();
127 unsigned long get_board_sys_clk(unsigned long dummy)
132 #define ETH_FRONT_PHY_RST 15
135 #define ZL30343_RST 9
137 int misc_init_f(void)
139 /* configure QRIO pis for i2c deblocking */
140 i2c_deblock_gpio_cfg();
142 /* configure the front phy's prstcfg and take it out of reset */
143 qrio_prstcfg(ETH_FRONT_PHY_RST, PRSTCFG_POWUP_UNIT_CORE_RST);
144 qrio_prst(ETH_FRONT_PHY_RST, false, false);
146 /* set the ZL30343 prstcfg to reset at power-up and unit reset only */
147 qrio_prstcfg(ZL30343_RST, PRSTCFG_POWUP_UNIT_RST);
148 /* and enable the WD on it */
149 qrio_wdmask(ZL30343_RST, true);
151 /* set the QSFPs' prstcfg to reset at power-up and unit rst only */
152 qrio_prstcfg(QSFP1_RST, PRSTCFG_POWUP_UNIT_RST);
153 qrio_prstcfg(QSFP2_RST, PRSTCFG_POWUP_UNIT_RST);
155 /* and enable the WD on them */
156 qrio_wdmask(QSFP1_RST, true);
157 qrio_wdmask(QSFP2_RST, true);
162 #define NUM_SRDS_BANKS 2
164 int misc_init_r(void)
166 serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
167 u32 expected[NUM_SRDS_BANKS] = {SRDS_PLLCR0_RFCK_SEL_100,
168 SRDS_PLLCR0_RFCK_SEL_125};
171 /* check SERDES reference clocks */
172 for (i = 0; i < NUM_SRDS_BANKS; i++) {
173 u32 actual = in_be32(®s->bank[i].pllcr0);
174 actual &= SRDS_PLLCR0_RFCK_SEL_MASK;
175 if (actual != expected[i]) {
176 printf("Warning: SERDES bank %u expects reference \
177 clock %sMHz, but actual is %sMHz\n", i + 1,
178 serdes_clock_to_string(expected[i]),
179 serdes_clock_to_string(actual));
186 #if defined(CONFIG_HUSH_INIT_VAR)
187 int hush_init_var(void)
194 #if defined(CONFIG_LAST_STAGE_INIT)
196 int last_stage_init(void)
198 #if defined(CONFIG_KMCOGE4)
199 /* on KMCOGE4, the BFTIC4 is on the LBAPP2 */
200 struct bfticu_iomap *bftic4 =
201 (struct bfticu_iomap *)CONFIG_SYS_LBAPP2_BASE;
202 u8 dip_switch = in_8((u8 *)&(bftic4->mswitch)) & BFTICU_DIPSWITCH_MASK;
204 if (dip_switch != 0) {
205 /* start bootloader */
206 puts("DIP: Enabled\n");
207 setenv("actual_bank", "0");
216 #ifdef CONFIG_SYS_DPAA_FMAN
217 void fdt_fixup_fman_mac_addresses(void *blob)
221 unsigned char mac_addr[6];
223 /* get the mac addr from env */
224 tmp = getenv("ethaddr");
226 printf("ethaddr env variable not defined\n");
229 for (i = 0; i < 6; i++) {
230 mac_addr[i] = tmp ? simple_strtoul(tmp, &end, 16) : 0;
232 tmp = (*end) ? end+1 : end;
235 /* find the correct fdt ethernet path and correct it */
236 node = fdt_path_offset(blob, "/soc/fman/ethernet@e8000");
238 printf("no /soc/fman/ethernet path offset\n");
241 ret = fdt_setprop(blob, node, "local-mac-address", &mac_addr, 6);
243 printf("error setting local-mac-address property\n");
249 void ft_board_setup(void *blob, bd_t *bd)
254 ft_cpu_setup(blob, bd);
256 base = getenv_bootm_low();
257 size = getenv_bootm_size();
259 fdt_fixup_memory(blob, (u64)base, (u64)size);
261 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
262 fdt_fixup_dr_usb(blob, bd);
266 pci_of_setup(blob, bd);
269 fdt_fixup_liodn(blob);
270 #ifdef CONFIG_SYS_DPAA_FMAN
271 fdt_fixup_fman_ethernet(blob);
272 fdt_fixup_fman_mac_addresses(blob);
276 #if defined(CONFIG_POST)
278 /* DIC26_SELFTEST GPIO used to start factory test sw */
279 #define SELFTEST_PORT GPIO_A
280 #define SELFTEST_PIN 31
282 int post_hotkeys_pressed(void)
284 qrio_gpio_direction_input(SELFTEST_PORT, SELFTEST_PIN);
285 return qrio_get_gpio(SELFTEST_PORT, SELFTEST_PIN);