]> git.karo-electronics.de Git - karo-tx-uboot.git/blob - cpu/blackfin/cpu.c
Blackfin: kill off LDR jump block
[karo-tx-uboot.git] / cpu / blackfin / cpu.c
1 /*
2  * U-boot - cpu.c CPU specific functions
3  *
4  * Copyright (c) 2005-2008 Analog Devices Inc.
5  *
6  * (C) Copyright 2000-2004
7  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8  *
9  * Licensed under the GPL-2 or later.
10  */
11
12 #include <common.h>
13 #include <command.h>
14 #include <asm/blackfin.h>
15 #include <asm/cplb.h>
16 #include <asm/mach-common/bits/core.h>
17 #include <asm/mach-common/bits/ebiu.h>
18 #include <asm/mach-common/bits/trace.h>
19
20 #include "cpu.h"
21 #include "serial.h"
22
23 ulong bfin_poweron_retx;
24
25 __attribute__ ((__noreturn__))
26 void cpu_init_f(ulong bootflag, ulong loaded_from_ldr)
27 {
28         if (!loaded_from_ldr) {
29                 /* Relocate sections into L1 if the LDR didn't do it -- don't
30                  * check length because the linker script does the size
31                  * checking at build time.
32                  */
33                 extern char _stext_l1;
34                 serial_early_puts("L1 Relocate\n");
35                 extern char _stext_l1, _etext_l1, _stext_l1_lma;
36                 memcpy(&_stext_l1, &_stext_l1_lma, (&_etext_l1 - &_stext_l1));
37                 extern char _sdata_l1, _edata_l1, _sdata_l1_lma;
38                 memcpy(&_sdata_l1, &_sdata_l1_lma, (&_edata_l1 - &_sdata_l1));
39         }
40 #if defined(__ADSPBF537__) || defined(__ADSPBF536__) || defined(__ADSPBF534__)
41         /* The BF537 bootrom will reset the EBIU_AMGCTL register on us
42          * after it has finished loading the LDR.  So configure it again.
43          */
44         else
45                 bfin_write_EBIU_AMGCTL(CONFIG_EBIU_AMGCTL_VAL);
46 #endif
47
48         /* Save RETX so we can pass it while booting Linux */
49         bfin_poweron_retx = bootflag;
50
51 #ifdef CONFIG_DEBUG_DUMP
52         /* Turn on hardware trace buffer */
53         bfin_write_TBUFCTL(TBUFPWR | TBUFEN);
54 #endif
55
56 #ifndef CONFIG_PANIC_HANG
57         /* Reset upon a double exception rather than just hanging.
58          * Do not do bfin_read on SWRST as that will reset status bits.
59          */
60         bfin_write_SWRST(DOUBLE_FAULT);
61 #endif
62
63         serial_early_puts("Board init flash\n");
64         board_init_f(bootflag);
65 }
66
67 int exception_init(void)
68 {
69         bfin_write_EVT3(trap);
70         return 0;
71 }
72
73 int irq_init(void)
74 {
75 #ifdef SIC_IMASK0
76         bfin_write_SIC_IMASK0(0);
77         bfin_write_SIC_IMASK1(0);
78 # ifdef SIC_IMASK2
79         bfin_write_SIC_IMASK2(0);
80 # endif
81 #elif defined(SICA_IMASK0)
82         bfin_write_SICA_IMASK0(0);
83         bfin_write_SICA_IMASK1(0);
84 #else
85         bfin_write_SIC_IMASK(0);
86 #endif
87         bfin_write_EVT2(evt_default);   /* NMI */
88         bfin_write_EVT5(evt_default);   /* hardware error */
89         bfin_write_EVT6(evt_default);   /* core timer */
90         bfin_write_EVT7(evt_default);
91         bfin_write_EVT8(evt_default);
92         bfin_write_EVT9(evt_default);
93         bfin_write_EVT10(evt_default);
94         bfin_write_EVT11(evt_default);
95         bfin_write_EVT12(evt_default);
96         bfin_write_EVT13(evt_default);
97         bfin_write_EVT14(evt_default);
98         bfin_write_EVT15(evt_default);
99         bfin_write_ILAT(0);
100         CSYNC();
101         /* enable hardware error irq */
102         irq_flags = 0x3f;
103         local_irq_enable();
104         return 0;
105 }