]> git.karo-electronics.de Git - karo-tx-linux.git/blob - drivers/char/drm/ati_pcigart.c
e5a0e97cfdda63b1e386013239d549368eaf4bf4
[karo-tx-linux.git] / drivers / char / drm / ati_pcigart.c
1 /**
2  * \file ati_pcigart.c
3  * ATI PCI GART support
4  *
5  * \author Gareth Hughes <gareth@valinux.com>
6  */
7
8 /*
9  * Created: Wed Dec 13 21:52:19 2000 by gareth@valinux.com
10  *
11  * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
12  * All Rights Reserved.
13  *
14  * Permission is hereby granted, free of charge, to any person obtaining a
15  * copy of this software and associated documentation files (the "Software"),
16  * to deal in the Software without restriction, including without limitation
17  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
18  * and/or sell copies of the Software, and to permit persons to whom the
19  * Software is furnished to do so, subject to the following conditions:
20  *
21  * The above copyright notice and this permission notice (including the next
22  * paragraph) shall be included in all copies or substantial portions of the
23  * Software.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
26  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
27  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
28  * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
29  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
30  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
31  * DEALINGS IN THE SOFTWARE.
32  */
33
34 #include "drmP.h"
35
36 # define ATI_PCIGART_PAGE_SIZE          4096    /**< PCI GART page size */
37
38 static int drm_ati_alloc_pcigart_table(struct drm_device *dev,
39                                        struct drm_ati_pcigart_info *gart_info)
40 {
41         gart_info->table_handle = drm_pci_alloc(dev, gart_info->table_size,
42                                                 PAGE_SIZE,
43                                                 gart_info->table_mask);
44         if (gart_info->table_handle == NULL)
45                 return -ENOMEM;
46
47         return 0;
48 }
49
50 static void drm_ati_free_pcigart_table(struct drm_device *dev,
51                                        struct drm_ati_pcigart_info *gart_info)
52 {
53         drm_pci_free(dev, gart_info->table_handle);
54         gart_info->table_handle = NULL;
55 }
56
57 int drm_ati_pcigart_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
58 {
59         struct drm_sg_mem *entry = dev->sg;
60         unsigned long pages;
61         int i;
62         int max_pages;
63
64         /* we need to support large memory configurations */
65         if (!entry) {
66                 DRM_ERROR("no scatter/gather memory!\n");
67                 return 0;
68         }
69
70         if (gart_info->bus_addr) {
71
72                 max_pages = (gart_info->table_size / sizeof(u32));
73                 pages = (entry->pages <= max_pages)
74                   ? entry->pages : max_pages;
75
76                 for (i = 0; i < pages; i++) {
77                         if (!entry->busaddr[i])
78                                 break;
79                         pci_unmap_single(dev->pdev, entry->busaddr[i],
80                                          PAGE_SIZE, PCI_DMA_TODEVICE);
81                 }
82
83                 if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
84                         gart_info->bus_addr = 0;
85         }
86
87         if (gart_info->gart_table_location == DRM_ATI_GART_MAIN &&
88             gart_info->table_handle) {
89                 drm_ati_free_pcigart_table(dev, gart_info);
90         }
91
92         return 1;
93 }
94 EXPORT_SYMBOL(drm_ati_pcigart_cleanup);
95
96 int drm_ati_pcigart_init(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
97 {
98         struct drm_sg_mem *entry = dev->sg;
99         void *address = NULL;
100         unsigned long pages;
101         u32 *pci_gart, page_base;
102         dma_addr_t bus_address = 0;
103         int i, j, ret = 0;
104         int max_pages;
105
106         if (!entry) {
107                 DRM_ERROR("no scatter/gather memory!\n");
108                 goto done;
109         }
110
111         if (gart_info->gart_table_location == DRM_ATI_GART_MAIN) {
112                 DRM_DEBUG("PCI: no table in VRAM: using normal RAM\n");
113
114                 ret = drm_ati_alloc_pcigart_table(dev, gart_info);
115                 if (ret) {
116                         DRM_ERROR("cannot allocate PCI GART page!\n");
117                         goto done;
118                 }
119
120                 address = gart_info->table_handle->vaddr;
121                 bus_address = gart_info->table_handle->busaddr;
122         } else {
123                 address = gart_info->addr;
124                 bus_address = gart_info->bus_addr;
125                 DRM_DEBUG("PCI: Gart Table: VRAM %08X mapped at %08lX\n",
126                           bus_address, (unsigned long)address);
127         }
128
129         pci_gart = (u32 *) address;
130
131         max_pages = (gart_info->table_size / sizeof(u32));
132         pages = (entry->pages <= max_pages)
133             ? entry->pages : max_pages;
134
135         memset(pci_gart, 0, max_pages * sizeof(u32));
136
137         for (i = 0; i < pages; i++) {
138                 /* we need to support large memory configurations */
139                 entry->busaddr[i] = pci_map_single(dev->pdev,
140                                                    page_address(entry->
141                                                                 pagelist[i]),
142                                                    PAGE_SIZE, PCI_DMA_TODEVICE);
143                 if (entry->busaddr[i] == 0) {
144                         DRM_ERROR("unable to map PCIGART pages!\n");
145                         drm_ati_pcigart_cleanup(dev, gart_info);
146                         address = NULL;
147                         bus_address = 0;
148                         goto done;
149                 }
150                 page_base = (u32) entry->busaddr[i];
151
152                 for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
153                         switch(gart_info->gart_reg_if) {
154                         case DRM_ATI_GART_IGP:
155                                 *pci_gart = cpu_to_le32((page_base) | 0xc);
156                                 break;
157                         case DRM_ATI_GART_PCIE:
158                                 *pci_gart = cpu_to_le32((page_base >> 8) | 0xc);
159                                 break;
160                         default:
161                         case DRM_ATI_GART_PCI:
162                                 *pci_gart = cpu_to_le32(page_base);
163                                 break;
164                         }
165                         pci_gart++;
166                         page_base += ATI_PCIGART_PAGE_SIZE;
167                 }
168         }
169
170         ret = 1;
171
172 #if defined(__i386__) || defined(__x86_64__)
173         wbinvd();
174 #else
175         mb();
176 #endif
177
178       done:
179         gart_info->addr = address;
180         gart_info->bus_addr = bus_address;
181         return ret;
182 }
183 EXPORT_SYMBOL(drm_ati_pcigart_init);