2 * AMD 76x Memory Controller kernel module
3 * (C) 2003 Linux Networx (http://lnxi.com)
4 * This file may be distributed under the terms of the
5 * GNU General Public License.
7 * Written by Thayne Harbaugh
8 * Based on work by Dan Hollis <goemon at anime dot net> and others.
9 * http://www.anime.net/~goemon/linux-ecc/
11 * $Id: edac_amd76x.c,v 1.4.2.5 2005/10/05 00:43:44 dsp_llnl Exp $
15 #include <linux/module.h>
16 #include <linux/init.h>
17 #include <linux/pci.h>
18 #include <linux/pci_ids.h>
19 #include <linux/slab.h>
20 #include "edac_core.h"
22 #define AMD76X_REVISION " Ver: 2.0.2 " __DATE__
23 #define EDAC_MOD_STR "amd76x_edac"
25 #define amd76x_printk(level, fmt, arg...) \
26 edac_printk(level, "amd76x", fmt, ##arg)
28 #define amd76x_mc_printk(mci, level, fmt, arg...) \
29 edac_mc_chipset_printk(mci, level, "amd76x", fmt, ##arg)
31 #define AMD76X_NR_CSROWS 8
32 #define AMD76X_NR_CHANS 1
33 #define AMD76X_NR_DIMMS 4
35 /* AMD 76x register addresses - device 0 function 0 - PCI bridge */
37 #define AMD76X_ECC_MODE_STATUS 0x48 /* Mode and status of ECC (32b)
40 * 15:14 SERR enabled: x1=ue 1x=ce
42 * 12 diag: disabled, enabled
43 * 11:10 mode: dis, EC, ECC, ECC+scrub
44 * 9:8 status: x1=ue 1x=ce
49 #define AMD76X_DRAM_MODE_STATUS 0x58 /* DRAM Mode and status (32b)
51 * 31:26 clock disable 5 - 0
54 * 23 mode register service
55 * 22:21 suspend to RAM
56 * 20 burst refresh enable
59 * 17:16 cycles-per-refresh
61 * 7:0 x4 mode enable 7 - 0
64 #define AMD76X_MEM_BASE_ADDR 0xC0 /* Memory base address (8 x 32b)
66 * 31:23 chip-select base
68 * 15:7 chip-select mask
71 * 0 chip-select enable
74 struct amd76x_error_info {
83 struct amd76x_dev_info {
87 static const struct amd76x_dev_info amd76x_devs[] = {
89 .ctl_name = "AMD761"},
91 .ctl_name = "AMD762"},
95 * amd76x_get_error_info - fetch error information
96 * @mci: Memory controller
97 * @info: Info to fill in
99 * Fetch and store the AMD76x ECC status. Clear pending status
100 * on the chip so that further errors will be reported
102 static void amd76x_get_error_info(struct mem_ctl_info *mci,
103 struct amd76x_error_info *info)
105 struct pci_dev *pdev;
107 pdev = to_pci_dev(mci->dev);
108 pci_read_config_dword(pdev, AMD76X_ECC_MODE_STATUS,
109 &info->ecc_mode_status);
111 if (info->ecc_mode_status & BIT(8))
112 pci_write_bits32(pdev, AMD76X_ECC_MODE_STATUS,
113 (u32) BIT(8), (u32) BIT(8));
115 if (info->ecc_mode_status & BIT(9))
116 pci_write_bits32(pdev, AMD76X_ECC_MODE_STATUS,
117 (u32) BIT(9), (u32) BIT(9));
121 * amd76x_process_error_info - Error check
122 * @mci: Memory controller
123 * @info: Previously fetched information from chip
124 * @handle_errors: 1 if we should do recovery
126 * Process the chip state and decide if an error has occurred.
127 * A return of 1 indicates an error. Also if handle_errors is true
128 * then attempt to handle and clean up after the error
130 static int amd76x_process_error_info(struct mem_ctl_info *mci,
131 struct amd76x_error_info *info,
140 * Check for an uncorrectable error
142 if (info->ecc_mode_status & BIT(8)) {
146 row = (info->ecc_mode_status >> 4) & 0xf;
147 edac_mc_handle_ue(mci, mci->csrows[row].first_page, 0,
153 * Check for a correctable error
155 if (info->ecc_mode_status & BIT(9)) {
159 row = info->ecc_mode_status & 0xf;
160 edac_mc_handle_ce(mci, mci->csrows[row].first_page, 0,
161 0, row, 0, mci->ctl_name);
169 * amd76x_check - Poll the controller
170 * @mci: Memory controller
172 * Called by the poll handlers this function reads the status
173 * from the controller and checks for errors.
175 static void amd76x_check(struct mem_ctl_info *mci)
177 struct amd76x_error_info info;
178 debugf3("%s()\n", __func__);
179 amd76x_get_error_info(mci, &info);
180 amd76x_process_error_info(mci, &info, 1);
183 static void amd76x_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev,
184 enum edac_type edac_mode)
186 struct csrow_info *csrow;
187 u32 mba, mba_base, mba_mask, dms;
190 for (index = 0; index < mci->nr_csrows; index++) {
191 csrow = &mci->csrows[index];
193 /* find the DRAM Chip Select Base address and mask */
194 pci_read_config_dword(pdev,
195 AMD76X_MEM_BASE_ADDR + (index * 4), &mba);
200 mba_base = mba & 0xff800000UL;
201 mba_mask = ((mba & 0xff80) << 16) | 0x7fffffUL;
202 pci_read_config_dword(pdev, AMD76X_DRAM_MODE_STATUS, &dms);
203 csrow->first_page = mba_base >> PAGE_SHIFT;
204 csrow->nr_pages = (mba_mask + 1) >> PAGE_SHIFT;
205 csrow->last_page = csrow->first_page + csrow->nr_pages - 1;
206 csrow->page_mask = mba_mask >> PAGE_SHIFT;
207 csrow->grain = csrow->nr_pages << PAGE_SHIFT;
208 csrow->mtype = MEM_RDDR;
209 csrow->dtype = ((dms >> index) & 0x1) ? DEV_X4 : DEV_UNKNOWN;
210 csrow->edac_mode = edac_mode;
215 * amd76x_probe1 - Perform set up for detected device
216 * @pdev; PCI device detected
217 * @dev_idx: Device type index
219 * We have found an AMD76x and now need to set up the memory
220 * controller status reporting. We configure and set up the
221 * memory controller reporting and claim the device.
223 static int amd76x_probe1(struct pci_dev *pdev, int dev_idx)
225 static const enum edac_type ems_modes[] = {
231 struct mem_ctl_info *mci = NULL;
234 struct amd76x_error_info discard;
236 debugf0("%s()\n", __func__);
237 pci_read_config_dword(pdev, AMD76X_ECC_MODE_STATUS, &ems);
238 ems_mode = (ems >> 10) & 0x3;
239 mci = edac_mc_alloc(0, AMD76X_NR_CSROWS, AMD76X_NR_CHANS);
245 debugf0("%s(): mci = %p\n", __func__, mci);
246 mci->dev = &pdev->dev;
247 mci->mtype_cap = MEM_FLAG_RDDR;
248 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
249 mci->edac_cap = ems_mode ?
250 (EDAC_FLAG_EC | EDAC_FLAG_SECDED) : EDAC_FLAG_NONE;
251 mci->mod_name = EDAC_MOD_STR;
252 mci->mod_ver = AMD76X_REVISION;
253 mci->ctl_name = amd76x_devs[dev_idx].ctl_name;
254 mci->dev_name = pci_name(pdev);
255 mci->edac_check = amd76x_check;
256 mci->ctl_page_to_phys = NULL;
258 amd76x_init_csrows(mci, pdev, ems_modes[ems_mode]);
259 amd76x_get_error_info(mci, &discard); /* clear counters */
261 /* Here we assume that we will never see multiple instances of this
262 * type of memory controller. The ID is therefore hardcoded to 0.
264 if (edac_mc_add_mc(mci, 0)) {
265 debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
269 /* get this far and it's successful */
270 debugf3("%s(): success\n", __func__);
278 /* returns count (>= 0), or negative on error */
279 static int __devinit amd76x_init_one(struct pci_dev *pdev,
280 const struct pci_device_id *ent)
282 debugf0("%s()\n", __func__);
284 /* don't need to call pci_device_enable() */
285 return amd76x_probe1(pdev, ent->driver_data);
289 * amd76x_remove_one - driver shutdown
290 * @pdev: PCI device being handed back
292 * Called when the driver is unloaded. Find the matching mci
293 * structure for the device then delete the mci and free the
296 static void __devexit amd76x_remove_one(struct pci_dev *pdev)
298 struct mem_ctl_info *mci;
300 debugf0("%s()\n", __func__);
302 if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL)
308 static const struct pci_device_id amd76x_pci_tbl[] __devinitdata = {
310 PCI_VEND_DEV(AMD, FE_GATE_700C), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
313 PCI_VEND_DEV(AMD, FE_GATE_700E), PCI_ANY_ID, PCI_ANY_ID, 0, 0,
317 } /* 0 terminated list. */
320 MODULE_DEVICE_TABLE(pci, amd76x_pci_tbl);
322 static struct pci_driver amd76x_driver = {
323 .name = EDAC_MOD_STR,
324 .probe = amd76x_init_one,
325 .remove = __devexit_p(amd76x_remove_one),
326 .id_table = amd76x_pci_tbl,
329 static int __init amd76x_init(void)
331 return pci_register_driver(&amd76x_driver);
334 static void __exit amd76x_exit(void)
336 pci_unregister_driver(&amd76x_driver);
339 module_init(amd76x_init);
340 module_exit(amd76x_exit);
342 MODULE_LICENSE("GPL");
343 MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh");
344 MODULE_DESCRIPTION("MC support for AMD 76x memory controllers");