2 * GPIO driver for Marvell SoCs
4 * Copyright (C) 2012 Marvell
6 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
7 * Andrew Lunn <andrew@lunn.ch>
8 * Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
10 * This file is licensed under the terms of the GNU General Public
11 * License version 2. This program is licensed "as is" without any
12 * warranty of any kind, whether express or implied.
14 * This driver is a fairly straightforward GPIO driver for the
15 * complete family of Marvell EBU SoC platforms (Orion, Dove,
16 * Kirkwood, Discovery, Armada 370/XP). The only complexity of this
17 * driver is the different register layout that exists between the
18 * non-SMP platforms (Orion, Dove, Kirkwood, Armada 370) and the SMP
19 * platforms (MV78200 from the Discovery family and the Armada
20 * XP). Therefore, this driver handles three variants of the GPIO
22 * - the basic variant, called "orion-gpio", with the simplest
23 * register set. Used on Orion, Dove, Kirkwoord, Armada 370 and
24 * non-SMP Discovery systems
25 * - the mv78200 variant for MV78200 Discovery systems. This variant
26 * turns the edge mask and level mask registers into CPU0 edge
27 * mask/level mask registers, and adds CPU1 edge mask/level mask
29 * - the armadaxp variant for Armada XP systems. This variant keeps
30 * the normal cause/edge mask/level mask registers when the global
31 * interrupts are used, but adds per-CPU cause/edge mask/level mask
32 * registers n a separate memory area for the per-CPU GPIO
36 #include <linux/err.h>
37 #include <linux/module.h>
38 #include <linux/gpio.h>
39 #include <linux/irq.h>
40 #include <linux/slab.h>
41 #include <linux/irqdomain.h>
43 #include <linux/of_irq.h>
44 #include <linux/of_device.h>
45 #include <linux/clk.h>
46 #include <linux/pinctrl/consumer.h>
47 #include <linux/irqchip/chained_irq.h>
50 * GPIO unit register offsets.
52 #define GPIO_OUT_OFF 0x0000
53 #define GPIO_IO_CONF_OFF 0x0004
54 #define GPIO_BLINK_EN_OFF 0x0008
55 #define GPIO_IN_POL_OFF 0x000c
56 #define GPIO_DATA_IN_OFF 0x0010
57 #define GPIO_EDGE_CAUSE_OFF 0x0014
58 #define GPIO_EDGE_MASK_OFF 0x0018
59 #define GPIO_LEVEL_MASK_OFF 0x001c
61 /* The MV78200 has per-CPU registers for edge mask and level mask */
62 #define GPIO_EDGE_MASK_MV78200_OFF(cpu) ((cpu) ? 0x30 : 0x18)
63 #define GPIO_LEVEL_MASK_MV78200_OFF(cpu) ((cpu) ? 0x34 : 0x1C)
65 /* The Armada XP has per-CPU registers for interrupt cause, interrupt
66 * mask and interrupt level mask. Those are relative to the
68 #define GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu) ((cpu) * 0x4)
69 #define GPIO_EDGE_MASK_ARMADAXP_OFF(cpu) (0x10 + (cpu) * 0x4)
70 #define GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu) (0x20 + (cpu) * 0x4)
72 #define MVEBU_GPIO_SOC_VARIANT_ORION 0x1
73 #define MVEBU_GPIO_SOC_VARIANT_MV78200 0x2
74 #define MVEBU_GPIO_SOC_VARIANT_ARMADAXP 0x3
76 #define MVEBU_MAX_GPIO_PER_BANK 32
78 struct mvebu_gpio_chip {
79 struct gpio_chip chip;
81 void __iomem *membase;
82 void __iomem *percpu_membase;
84 struct irq_domain *domain;
89 * Functions returning addresses of individual registers for a given
92 static inline void __iomem *mvebu_gpioreg_out(struct mvebu_gpio_chip *mvchip)
94 return mvchip->membase + GPIO_OUT_OFF;
97 static inline void __iomem *mvebu_gpioreg_blink(struct mvebu_gpio_chip *mvchip)
99 return mvchip->membase + GPIO_BLINK_EN_OFF;
102 static inline void __iomem *mvebu_gpioreg_io_conf(struct mvebu_gpio_chip *mvchip)
104 return mvchip->membase + GPIO_IO_CONF_OFF;
107 static inline void __iomem *mvebu_gpioreg_in_pol(struct mvebu_gpio_chip *mvchip)
109 return mvchip->membase + GPIO_IN_POL_OFF;
112 static inline void __iomem *mvebu_gpioreg_data_in(struct mvebu_gpio_chip *mvchip)
114 return mvchip->membase + GPIO_DATA_IN_OFF;
117 static inline void __iomem *mvebu_gpioreg_edge_cause(struct mvebu_gpio_chip *mvchip)
121 switch (mvchip->soc_variant) {
122 case MVEBU_GPIO_SOC_VARIANT_ORION:
123 case MVEBU_GPIO_SOC_VARIANT_MV78200:
124 return mvchip->membase + GPIO_EDGE_CAUSE_OFF;
125 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
126 cpu = smp_processor_id();
127 return mvchip->percpu_membase + GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu);
133 static inline void __iomem *mvebu_gpioreg_edge_mask(struct mvebu_gpio_chip *mvchip)
137 switch (mvchip->soc_variant) {
138 case MVEBU_GPIO_SOC_VARIANT_ORION:
139 return mvchip->membase + GPIO_EDGE_MASK_OFF;
140 case MVEBU_GPIO_SOC_VARIANT_MV78200:
141 cpu = smp_processor_id();
142 return mvchip->membase + GPIO_EDGE_MASK_MV78200_OFF(cpu);
143 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
144 cpu = smp_processor_id();
145 return mvchip->percpu_membase + GPIO_EDGE_MASK_ARMADAXP_OFF(cpu);
151 static void __iomem *mvebu_gpioreg_level_mask(struct mvebu_gpio_chip *mvchip)
155 switch (mvchip->soc_variant) {
156 case MVEBU_GPIO_SOC_VARIANT_ORION:
157 return mvchip->membase + GPIO_LEVEL_MASK_OFF;
158 case MVEBU_GPIO_SOC_VARIANT_MV78200:
159 cpu = smp_processor_id();
160 return mvchip->membase + GPIO_LEVEL_MASK_MV78200_OFF(cpu);
161 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
162 cpu = smp_processor_id();
163 return mvchip->percpu_membase + GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu);
170 * Functions implementing the gpio_chip methods
173 static int mvebu_gpio_request(struct gpio_chip *chip, unsigned pin)
175 return pinctrl_request_gpio(chip->base + pin);
178 static void mvebu_gpio_free(struct gpio_chip *chip, unsigned pin)
180 pinctrl_free_gpio(chip->base + pin);
183 static void mvebu_gpio_set(struct gpio_chip *chip, unsigned pin, int value)
185 struct mvebu_gpio_chip *mvchip =
186 container_of(chip, struct mvebu_gpio_chip, chip);
190 spin_lock_irqsave(&mvchip->lock, flags);
191 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
196 writel_relaxed(u, mvebu_gpioreg_out(mvchip));
197 spin_unlock_irqrestore(&mvchip->lock, flags);
200 static int mvebu_gpio_get(struct gpio_chip *chip, unsigned pin)
202 struct mvebu_gpio_chip *mvchip =
203 container_of(chip, struct mvebu_gpio_chip, chip);
206 if (readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin)) {
207 u = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) ^
208 readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
210 u = readl_relaxed(mvebu_gpioreg_out(mvchip));
213 return (u >> pin) & 1;
216 static void mvebu_gpio_blink(struct gpio_chip *chip, unsigned pin, int value)
218 struct mvebu_gpio_chip *mvchip =
219 container_of(chip, struct mvebu_gpio_chip, chip);
223 spin_lock_irqsave(&mvchip->lock, flags);
224 u = readl_relaxed(mvebu_gpioreg_blink(mvchip));
229 writel_relaxed(u, mvebu_gpioreg_blink(mvchip));
230 spin_unlock_irqrestore(&mvchip->lock, flags);
233 static int mvebu_gpio_direction_input(struct gpio_chip *chip, unsigned pin)
235 struct mvebu_gpio_chip *mvchip =
236 container_of(chip, struct mvebu_gpio_chip, chip);
241 /* Check with the pinctrl driver whether this pin is usable as
243 ret = pinctrl_gpio_direction_input(chip->base + pin);
247 spin_lock_irqsave(&mvchip->lock, flags);
248 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
250 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
251 spin_unlock_irqrestore(&mvchip->lock, flags);
256 static int mvebu_gpio_direction_output(struct gpio_chip *chip, unsigned pin,
259 struct mvebu_gpio_chip *mvchip =
260 container_of(chip, struct mvebu_gpio_chip, chip);
265 /* Check with the pinctrl driver whether this pin is usable as
267 ret = pinctrl_gpio_direction_output(chip->base + pin);
271 mvebu_gpio_blink(chip, pin, 0);
272 mvebu_gpio_set(chip, pin, value);
274 spin_lock_irqsave(&mvchip->lock, flags);
275 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
277 writel_relaxed(u, mvebu_gpioreg_io_conf(mvchip));
278 spin_unlock_irqrestore(&mvchip->lock, flags);
283 static int mvebu_gpio_to_irq(struct gpio_chip *chip, unsigned pin)
285 struct mvebu_gpio_chip *mvchip =
286 container_of(chip, struct mvebu_gpio_chip, chip);
287 return irq_create_mapping(mvchip->domain, pin);
291 * Functions implementing the irq_chip methods
293 static void mvebu_gpio_irq_ack(struct irq_data *d)
295 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
296 struct mvebu_gpio_chip *mvchip = gc->private;
297 u32 mask = ~(1 << (d->irq - gc->irq_base));
300 writel_relaxed(mask, mvebu_gpioreg_edge_cause(mvchip));
304 static void mvebu_gpio_edge_irq_mask(struct irq_data *d)
306 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
307 struct mvebu_gpio_chip *mvchip = gc->private;
308 u32 mask = 1 << (d->irq - gc->irq_base);
311 gc->mask_cache &= ~mask;
312 writel_relaxed(gc->mask_cache, mvebu_gpioreg_edge_mask(mvchip));
316 static void mvebu_gpio_edge_irq_unmask(struct irq_data *d)
318 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
319 struct mvebu_gpio_chip *mvchip = gc->private;
320 u32 mask = 1 << (d->irq - gc->irq_base);
323 gc->mask_cache |= mask;
324 writel_relaxed(gc->mask_cache, mvebu_gpioreg_edge_mask(mvchip));
328 static void mvebu_gpio_level_irq_mask(struct irq_data *d)
330 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
331 struct mvebu_gpio_chip *mvchip = gc->private;
332 u32 mask = 1 << (d->irq - gc->irq_base);
335 gc->mask_cache &= ~mask;
336 writel_relaxed(gc->mask_cache, mvebu_gpioreg_level_mask(mvchip));
340 static void mvebu_gpio_level_irq_unmask(struct irq_data *d)
342 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
343 struct mvebu_gpio_chip *mvchip = gc->private;
344 u32 mask = 1 << (d->irq - gc->irq_base);
347 gc->mask_cache |= mask;
348 writel_relaxed(gc->mask_cache, mvebu_gpioreg_level_mask(mvchip));
352 /*****************************************************************************
355 * GPIO_IN_POL register controls whether GPIO_DATA_IN will hold the same
356 * value of the line or the opposite value.
358 * Level IRQ handlers: DATA_IN is used directly as cause register.
359 * Interrupt are masked by LEVEL_MASK registers.
360 * Edge IRQ handlers: Change in DATA_IN are latched in EDGE_CAUSE.
361 * Interrupt are masked by EDGE_MASK registers.
362 * Both-edge handlers: Similar to regular Edge handlers, but also swaps
363 * the polarity to catch the next line transaction.
364 * This is a race condition that might not perfectly
365 * work on some use cases.
367 * Every eight GPIO lines are grouped (OR'ed) before going up to main
371 * data-in /--------| |-----| |----\
372 * -----| |----- ---- to main cause reg
373 * X \----------------| |----/
374 * polarity LEVEL mask
376 ****************************************************************************/
378 static int mvebu_gpio_irq_set_type(struct irq_data *d, unsigned int type)
380 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
381 struct irq_chip_type *ct = irq_data_get_chip_type(d);
382 struct mvebu_gpio_chip *mvchip = gc->private;
388 u = readl_relaxed(mvebu_gpioreg_io_conf(mvchip)) & (1 << pin);
393 type &= IRQ_TYPE_SENSE_MASK;
394 if (type == IRQ_TYPE_NONE)
397 /* Check if we need to change chip and handler */
398 if (!(ct->type & type))
399 if (irq_setup_alt_chip(d, type))
403 * Configure interrupt polarity.
406 case IRQ_TYPE_EDGE_RISING:
407 case IRQ_TYPE_LEVEL_HIGH:
408 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
410 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
412 case IRQ_TYPE_EDGE_FALLING:
413 case IRQ_TYPE_LEVEL_LOW:
414 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
416 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
418 case IRQ_TYPE_EDGE_BOTH: {
421 v = readl_relaxed(mvebu_gpioreg_in_pol(mvchip)) ^
422 readl_relaxed(mvebu_gpioreg_data_in(mvchip));
425 * set initial polarity based on current input level
427 u = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
429 u |= 1 << pin; /* falling */
431 u &= ~(1 << pin); /* rising */
432 writel_relaxed(u, mvebu_gpioreg_in_pol(mvchip));
439 static void mvebu_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
441 struct mvebu_gpio_chip *mvchip = irq_get_handler_data(irq);
442 struct irq_chip *chip = irq_desc_get_chip(desc);
449 chained_irq_enter(chip, desc);
451 cause = readl_relaxed(mvebu_gpioreg_data_in(mvchip)) &
452 readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
453 cause |= readl_relaxed(mvebu_gpioreg_edge_cause(mvchip)) &
454 readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
456 for (i = 0; i < mvchip->chip.ngpio; i++) {
459 irq = mvchip->irqbase + i;
461 if (!(cause & (1 << i)))
464 type = irq_get_trigger_type(irq);
465 if ((type & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
466 /* Swap polarity (race with GPIO line) */
469 polarity = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
471 writel_relaxed(polarity, mvebu_gpioreg_in_pol(mvchip));
474 generic_handle_irq(irq);
477 chained_irq_exit(chip, desc);
480 #ifdef CONFIG_DEBUG_FS
481 #include <linux/seq_file.h>
483 static void mvebu_gpio_dbg_show(struct seq_file *s, struct gpio_chip *chip)
485 struct mvebu_gpio_chip *mvchip =
486 container_of(chip, struct mvebu_gpio_chip, chip);
487 u32 out, io_conf, blink, in_pol, data_in, cause, edg_msk, lvl_msk;
490 out = readl_relaxed(mvebu_gpioreg_out(mvchip));
491 io_conf = readl_relaxed(mvebu_gpioreg_io_conf(mvchip));
492 blink = readl_relaxed(mvebu_gpioreg_blink(mvchip));
493 in_pol = readl_relaxed(mvebu_gpioreg_in_pol(mvchip));
494 data_in = readl_relaxed(mvebu_gpioreg_data_in(mvchip));
495 cause = readl_relaxed(mvebu_gpioreg_edge_cause(mvchip));
496 edg_msk = readl_relaxed(mvebu_gpioreg_edge_mask(mvchip));
497 lvl_msk = readl_relaxed(mvebu_gpioreg_level_mask(mvchip));
499 for (i = 0; i < chip->ngpio; i++) {
504 label = gpiochip_is_requested(chip, i);
509 is_out = !(io_conf & msk);
511 seq_printf(s, " gpio-%-3d (%-20.20s)", chip->base + i, label);
514 seq_printf(s, " out %s %s\n",
515 out & msk ? "hi" : "lo",
516 blink & msk ? "(blink )" : "");
520 seq_printf(s, " in %s (act %s) - IRQ",
521 (data_in ^ in_pol) & msk ? "hi" : "lo",
522 in_pol & msk ? "lo" : "hi");
523 if (!((edg_msk | lvl_msk) & msk)) {
524 seq_printf(s, " disabled\n");
528 seq_printf(s, " edge ");
530 seq_printf(s, " level");
531 seq_printf(s, " (%s)\n", cause & msk ? "pending" : "clear ");
535 #define mvebu_gpio_dbg_show NULL
538 static const struct of_device_id mvebu_gpio_of_match[] = {
540 .compatible = "marvell,orion-gpio",
541 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ORION,
544 .compatible = "marvell,mv78200-gpio",
545 .data = (void *) MVEBU_GPIO_SOC_VARIANT_MV78200,
548 .compatible = "marvell,armadaxp-gpio",
549 .data = (void *) MVEBU_GPIO_SOC_VARIANT_ARMADAXP,
555 MODULE_DEVICE_TABLE(of, mvebu_gpio_of_match);
557 static int mvebu_gpio_probe(struct platform_device *pdev)
559 struct mvebu_gpio_chip *mvchip;
560 const struct of_device_id *match;
561 struct device_node *np = pdev->dev.of_node;
562 struct resource *res;
563 struct irq_chip_generic *gc;
564 struct irq_chip_type *ct;
570 match = of_match_device(mvebu_gpio_of_match, &pdev->dev);
572 soc_variant = (int) match->data;
574 soc_variant = MVEBU_GPIO_SOC_VARIANT_ORION;
576 mvchip = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_gpio_chip), GFP_KERNEL);
580 if (of_property_read_u32(pdev->dev.of_node, "ngpios", &ngpios)) {
581 dev_err(&pdev->dev, "Missing ngpios OF property\n");
585 id = of_alias_get_id(pdev->dev.of_node, "gpio");
587 dev_err(&pdev->dev, "Couldn't get OF id\n");
591 clk = devm_clk_get(&pdev->dev, NULL);
592 /* Not all SoCs require a clock.*/
594 clk_prepare_enable(clk);
596 mvchip->soc_variant = soc_variant;
597 mvchip->chip.label = dev_name(&pdev->dev);
598 mvchip->chip.dev = &pdev->dev;
599 mvchip->chip.request = mvebu_gpio_request;
600 mvchip->chip.free = mvebu_gpio_free;
601 mvchip->chip.direction_input = mvebu_gpio_direction_input;
602 mvchip->chip.get = mvebu_gpio_get;
603 mvchip->chip.direction_output = mvebu_gpio_direction_output;
604 mvchip->chip.set = mvebu_gpio_set;
605 mvchip->chip.to_irq = mvebu_gpio_to_irq;
606 mvchip->chip.base = id * MVEBU_MAX_GPIO_PER_BANK;
607 mvchip->chip.ngpio = ngpios;
608 mvchip->chip.can_sleep = false;
609 mvchip->chip.of_node = np;
610 mvchip->chip.dbg_show = mvebu_gpio_dbg_show;
612 spin_lock_init(&mvchip->lock);
613 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
614 mvchip->membase = devm_ioremap_resource(&pdev->dev, res);
615 if (IS_ERR(mvchip->membase))
616 return PTR_ERR(mvchip->membase);
618 /* The Armada XP has a second range of registers for the
619 * per-CPU registers */
620 if (soc_variant == MVEBU_GPIO_SOC_VARIANT_ARMADAXP) {
621 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
622 mvchip->percpu_membase = devm_ioremap_resource(&pdev->dev,
624 if (IS_ERR(mvchip->percpu_membase))
625 return PTR_ERR(mvchip->percpu_membase);
629 * Mask and clear GPIO interrupts.
631 switch (soc_variant) {
632 case MVEBU_GPIO_SOC_VARIANT_ORION:
633 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
634 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
635 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
637 case MVEBU_GPIO_SOC_VARIANT_MV78200:
638 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
639 for (cpu = 0; cpu < 2; cpu++) {
640 writel_relaxed(0, mvchip->membase +
641 GPIO_EDGE_MASK_MV78200_OFF(cpu));
642 writel_relaxed(0, mvchip->membase +
643 GPIO_LEVEL_MASK_MV78200_OFF(cpu));
646 case MVEBU_GPIO_SOC_VARIANT_ARMADAXP:
647 writel_relaxed(0, mvchip->membase + GPIO_EDGE_CAUSE_OFF);
648 writel_relaxed(0, mvchip->membase + GPIO_EDGE_MASK_OFF);
649 writel_relaxed(0, mvchip->membase + GPIO_LEVEL_MASK_OFF);
650 for (cpu = 0; cpu < 4; cpu++) {
651 writel_relaxed(0, mvchip->percpu_membase +
652 GPIO_EDGE_CAUSE_ARMADAXP_OFF(cpu));
653 writel_relaxed(0, mvchip->percpu_membase +
654 GPIO_EDGE_MASK_ARMADAXP_OFF(cpu));
655 writel_relaxed(0, mvchip->percpu_membase +
656 GPIO_LEVEL_MASK_ARMADAXP_OFF(cpu));
663 gpiochip_add(&mvchip->chip);
665 /* Some gpio controllers do not provide irq support */
666 if (!of_irq_count(np))
669 /* Setup the interrupt handlers. Each chip can have up to 4
670 * interrupt handlers, with each handler dealing with 8 GPIO
672 for (i = 0; i < 4; i++) {
674 irq = platform_get_irq(pdev, i);
677 irq_set_handler_data(irq, mvchip);
678 irq_set_chained_handler(irq, mvebu_gpio_irq_handler);
681 mvchip->irqbase = irq_alloc_descs(-1, 0, ngpios, -1);
682 if (mvchip->irqbase < 0) {
683 dev_err(&pdev->dev, "no irqs\n");
684 return mvchip->irqbase;
687 gc = irq_alloc_generic_chip("mvebu_gpio_irq", 2, mvchip->irqbase,
688 mvchip->membase, handle_level_irq);
690 dev_err(&pdev->dev, "Cannot allocate generic irq_chip\n");
694 gc->private = mvchip;
695 ct = &gc->chip_types[0];
696 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
697 ct->chip.irq_mask = mvebu_gpio_level_irq_mask;
698 ct->chip.irq_unmask = mvebu_gpio_level_irq_unmask;
699 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
700 ct->chip.name = mvchip->chip.label;
702 ct = &gc->chip_types[1];
703 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
704 ct->chip.irq_ack = mvebu_gpio_irq_ack;
705 ct->chip.irq_mask = mvebu_gpio_edge_irq_mask;
706 ct->chip.irq_unmask = mvebu_gpio_edge_irq_unmask;
707 ct->chip.irq_set_type = mvebu_gpio_irq_set_type;
708 ct->handler = handle_edge_irq;
709 ct->chip.name = mvchip->chip.label;
711 irq_setup_generic_chip(gc, IRQ_MSK(ngpios), 0,
712 IRQ_NOREQUEST, IRQ_LEVEL | IRQ_NOPROBE);
714 /* Setup irq domain on top of the generic chip. */
715 mvchip->domain = irq_domain_add_simple(np, mvchip->chip.ngpio,
717 &irq_domain_simple_ops,
719 if (!mvchip->domain) {
720 dev_err(&pdev->dev, "couldn't allocate irq domain %s (DT).\n",
722 irq_remove_generic_chip(gc, IRQ_MSK(ngpios), IRQ_NOREQUEST,
723 IRQ_LEVEL | IRQ_NOPROBE);
731 static struct platform_driver mvebu_gpio_driver = {
733 .name = "mvebu-gpio",
734 .owner = THIS_MODULE,
735 .of_match_table = mvebu_gpio_of_match,
737 .probe = mvebu_gpio_probe,
739 module_platform_driver(mvebu_gpio_driver);