2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "amdgpu_pm.h"
26 #include "amdgpu_i2c.h"
29 #include "amdgpu_atombios.h"
30 #include "atombios_crtc.h"
31 #include "atombios_encoders.h"
32 #include "amdgpu_pll.h"
33 #include "amdgpu_connectors.h"
34 #include "dce_v10_0.h"
36 #include "dce/dce_10_0_d.h"
37 #include "dce/dce_10_0_sh_mask.h"
38 #include "dce/dce_10_0_enum.h"
39 #include "oss/oss_3_0_d.h"
40 #include "oss/oss_3_0_sh_mask.h"
41 #include "gmc/gmc_8_1_d.h"
42 #include "gmc/gmc_8_1_sh_mask.h"
44 static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
45 static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
47 static const u32 crtc_offsets[] =
49 CRTC0_REGISTER_OFFSET,
50 CRTC1_REGISTER_OFFSET,
51 CRTC2_REGISTER_OFFSET,
52 CRTC3_REGISTER_OFFSET,
53 CRTC4_REGISTER_OFFSET,
54 CRTC5_REGISTER_OFFSET,
58 static const u32 hpd_offsets[] =
68 static const uint32_t dig_offsets[] = {
84 } interrupt_status_offsets[] = { {
85 .reg = mmDISP_INTERRUPT_STATUS,
86 .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
87 .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
88 .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
90 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
91 .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
92 .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
93 .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
95 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
96 .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
97 .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
98 .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
100 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
101 .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
102 .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
103 .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
105 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
106 .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
107 .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
108 .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
110 .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
111 .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
112 .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
113 .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
116 static const u32 golden_settings_tonga_a11[] =
118 mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
119 mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
120 mmFBC_MISC, 0x1f311fff, 0x12300000,
121 mmHDMI_CONTROL, 0x31000111, 0x00000011,
124 static const u32 tonga_mgcg_cgcg_init[] =
126 mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
127 mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
130 static const u32 golden_settings_fiji_a10[] =
132 mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
133 mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
134 mmFBC_MISC, 0x1f311fff, 0x12300000,
135 mmHDMI_CONTROL, 0x31000111, 0x00000011,
138 static const u32 fiji_mgcg_cgcg_init[] =
140 mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
141 mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
144 static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
146 switch (adev->asic_type) {
148 amdgpu_program_register_sequence(adev,
150 (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
151 amdgpu_program_register_sequence(adev,
152 golden_settings_fiji_a10,
153 (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
156 amdgpu_program_register_sequence(adev,
157 tonga_mgcg_cgcg_init,
158 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
159 amdgpu_program_register_sequence(adev,
160 golden_settings_tonga_a11,
161 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
168 static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
169 u32 block_offset, u32 reg)
174 spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
175 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
176 r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
177 spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
182 static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
183 u32 block_offset, u32 reg, u32 v)
187 spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
188 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
189 WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
190 spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
193 static bool dce_v10_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
195 if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
196 CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
202 static bool dce_v10_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
206 pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
207 pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
216 * dce_v10_0_vblank_wait - vblank wait asic callback.
218 * @adev: amdgpu_device pointer
219 * @crtc: crtc to wait for vblank on
221 * Wait for vblank on the requested crtc (evergreen+).
223 static void dce_v10_0_vblank_wait(struct amdgpu_device *adev, int crtc)
227 if (crtc >= adev->mode_info.num_crtc)
230 if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
233 /* depending on when we hit vblank, we may be close to active; if so,
234 * wait for another frame.
236 while (dce_v10_0_is_in_vblank(adev, crtc)) {
239 if (!dce_v10_0_is_counter_moving(adev, crtc))
244 while (!dce_v10_0_is_in_vblank(adev, crtc)) {
247 if (!dce_v10_0_is_counter_moving(adev, crtc))
253 static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
255 if (crtc >= adev->mode_info.num_crtc)
258 return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
261 static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
265 /* Enable pflip interrupts */
266 for (i = 0; i < adev->mode_info.num_crtc; i++)
267 amdgpu_irq_get(adev, &adev->pageflip_irq, i);
270 static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
274 /* Disable pflip interrupts */
275 for (i = 0; i < adev->mode_info.num_crtc; i++)
276 amdgpu_irq_put(adev, &adev->pageflip_irq, i);
280 * dce_v10_0_page_flip - pageflip callback.
282 * @adev: amdgpu_device pointer
283 * @crtc_id: crtc to cleanup pageflip on
284 * @crtc_base: new address of the crtc (GPU MC address)
286 * Triggers the actual pageflip by updating the primary
287 * surface base address.
289 static void dce_v10_0_page_flip(struct amdgpu_device *adev,
290 int crtc_id, u64 crtc_base, bool async)
292 struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
295 /* flip at hsync for async, default is vsync */
296 tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
297 tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
298 GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
299 WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
300 /* update the primary scanout address */
301 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
302 upper_32_bits(crtc_base));
303 /* writing to the low address triggers the update */
304 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
305 lower_32_bits(crtc_base));
307 RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
310 static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
311 u32 *vbl, u32 *position)
313 if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
316 *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
317 *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
323 * dce_v10_0_hpd_sense - hpd sense callback.
325 * @adev: amdgpu_device pointer
326 * @hpd: hpd (hotplug detect) pin
328 * Checks if a digital monitor is connected (evergreen+).
329 * Returns true if connected, false if not connected.
331 static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
332 enum amdgpu_hpd_id hpd)
334 bool connected = false;
336 if (hpd >= adev->mode_info.num_hpd)
339 if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[hpd]) &
340 DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
347 * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
349 * @adev: amdgpu_device pointer
350 * @hpd: hpd (hotplug detect) pin
352 * Set the polarity of the hpd pin (evergreen+).
354 static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
355 enum amdgpu_hpd_id hpd)
358 bool connected = dce_v10_0_hpd_sense(adev, hpd);
360 if (hpd >= adev->mode_info.num_hpd)
363 tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
365 tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
367 tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
368 WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
372 * dce_v10_0_hpd_init - hpd setup callback.
374 * @adev: amdgpu_device pointer
376 * Setup the hpd pins used by the card (evergreen+).
377 * Enable the pin, set the polarity, and enable the hpd interrupts.
379 static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
381 struct drm_device *dev = adev->ddev;
382 struct drm_connector *connector;
385 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
386 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
388 if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
391 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
392 connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
393 /* don't try to enable hpd on eDP or LVDS avoid breaking the
394 * aux dp channel on imac and help (but not completely fix)
395 * https://bugzilla.redhat.com/show_bug.cgi?id=726143
396 * also avoid interrupt storms during dpms.
398 tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
399 tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
400 WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
404 tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
405 tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
406 WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
408 tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd]);
409 tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
410 DC_HPD_CONNECT_INT_DELAY,
411 AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
412 tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
413 DC_HPD_DISCONNECT_INT_DELAY,
414 AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
415 WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
417 dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
418 amdgpu_irq_get(adev, &adev->hpd_irq,
419 amdgpu_connector->hpd.hpd);
424 * dce_v10_0_hpd_fini - hpd tear down callback.
426 * @adev: amdgpu_device pointer
428 * Tear down the hpd pins used by the card (evergreen+).
429 * Disable the hpd interrupts.
431 static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
433 struct drm_device *dev = adev->ddev;
434 struct drm_connector *connector;
437 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
438 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
440 if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
443 tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
444 tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
445 WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
447 amdgpu_irq_put(adev, &adev->hpd_irq,
448 amdgpu_connector->hpd.hpd);
452 static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
454 return mmDC_GPIO_HPD_A;
457 static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
463 for (i = 0; i < adev->mode_info.num_crtc; i++) {
464 tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
465 if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
466 crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
467 crtc_hung |= (1 << i);
471 for (j = 0; j < 10; j++) {
472 for (i = 0; i < adev->mode_info.num_crtc; i++) {
473 if (crtc_hung & (1 << i)) {
474 tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
475 if (tmp != crtc_status[i])
476 crtc_hung &= ~(1 << i);
487 static void dce_v10_0_stop_mc_access(struct amdgpu_device *adev,
488 struct amdgpu_mode_mc_save *save)
490 u32 crtc_enabled, tmp;
493 save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
494 save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
496 /* disable VGA render */
497 tmp = RREG32(mmVGA_RENDER_CONTROL);
498 tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
499 WREG32(mmVGA_RENDER_CONTROL, tmp);
501 /* blank the display controllers */
502 for (i = 0; i < adev->mode_info.num_crtc; i++) {
503 crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
504 CRTC_CONTROL, CRTC_MASTER_EN);
510 save->crtc_enabled[i] = true;
511 tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
512 if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
513 amdgpu_display_vblank_wait(adev, i);
514 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
515 tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
516 WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
517 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
519 /* wait for the next frame */
520 frame_count = amdgpu_display_vblank_get_counter(adev, i);
521 for (j = 0; j < adev->usec_timeout; j++) {
522 if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
526 tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
527 if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK) == 0) {
528 tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 1);
529 WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
531 tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
532 if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK) == 0) {
533 tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 1);
534 WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
537 /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
538 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
539 tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
540 tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
541 WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
542 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
543 save->crtc_enabled[i] = false;
547 save->crtc_enabled[i] = false;
552 static void dce_v10_0_resume_mc_access(struct amdgpu_device *adev,
553 struct amdgpu_mode_mc_save *save)
555 u32 tmp, frame_count;
558 /* update crtc base addresses */
559 for (i = 0; i < adev->mode_info.num_crtc; i++) {
560 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
561 upper_32_bits(adev->mc.vram_start));
562 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
563 upper_32_bits(adev->mc.vram_start));
564 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
565 (u32)adev->mc.vram_start);
566 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + crtc_offsets[i],
567 (u32)adev->mc.vram_start);
569 if (save->crtc_enabled[i]) {
570 tmp = RREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i]);
571 if (REG_GET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE) != 0) {
572 tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_MODE, MASTER_UPDATE_MODE, 0);
573 WREG32(mmMASTER_UPDATE_MODE + crtc_offsets[i], tmp);
575 tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
576 if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK)) {
577 tmp = REG_SET_FIELD(tmp, GRPH_UPDATE, GRPH_UPDATE_LOCK, 0);
578 WREG32(mmGRPH_UPDATE + crtc_offsets[i], tmp);
580 tmp = RREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i]);
581 if (REG_GET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK)) {
582 tmp = REG_SET_FIELD(tmp, MASTER_UPDATE_LOCK, MASTER_UPDATE_LOCK, 0);
583 WREG32(mmMASTER_UPDATE_LOCK + crtc_offsets[i], tmp);
585 for (j = 0; j < adev->usec_timeout; j++) {
586 tmp = RREG32(mmGRPH_UPDATE + crtc_offsets[i]);
587 if (REG_GET_FIELD(tmp, GRPH_UPDATE, GRPH_SURFACE_UPDATE_PENDING) == 0)
591 tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
592 tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
593 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
594 WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
595 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
596 /* wait for the next frame */
597 frame_count = amdgpu_display_vblank_get_counter(adev, i);
598 for (j = 0; j < adev->usec_timeout; j++) {
599 if (amdgpu_display_vblank_get_counter(adev, i) != frame_count)
606 WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
607 WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
609 /* Unlock vga access */
610 WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
612 WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
615 static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
620 /* Lockout access through VGA aperture*/
621 tmp = RREG32(mmVGA_HDP_CONTROL);
623 tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
625 tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
626 WREG32(mmVGA_HDP_CONTROL, tmp);
628 /* disable VGA render */
629 tmp = RREG32(mmVGA_RENDER_CONTROL);
631 tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
633 tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
634 WREG32(mmVGA_RENDER_CONTROL, tmp);
637 static int dce_v10_0_get_num_crtc(struct amdgpu_device *adev)
641 switch (adev->asic_type) {
652 void dce_v10_0_disable_dce(struct amdgpu_device *adev)
654 /*Disable VGA render and enabled crtc, if has DCE engine*/
655 if (amdgpu_atombios_has_dce_engine_info(adev)) {
659 dce_v10_0_set_vga_render_state(adev, false);
662 for (i = 0; i < dce_v10_0_get_num_crtc(adev); i++) {
663 crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
664 CRTC_CONTROL, CRTC_MASTER_EN);
666 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
667 tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
668 tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
669 WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
670 WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
676 static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
678 struct drm_device *dev = encoder->dev;
679 struct amdgpu_device *adev = dev->dev_private;
680 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
681 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
682 struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
685 enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
688 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
689 bpc = amdgpu_connector_get_monitor_bpc(connector);
690 dither = amdgpu_connector->dither;
693 /* LVDS/eDP FMT is set up by atom */
694 if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
697 /* not needed for analog */
698 if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
699 (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
707 if (dither == AMDGPU_FMT_DITHER_ENABLE) {
708 /* XXX sort out optimal dither settings */
709 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
710 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
711 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
712 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
714 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
715 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
719 if (dither == AMDGPU_FMT_DITHER_ENABLE) {
720 /* XXX sort out optimal dither settings */
721 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
722 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
723 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
724 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
725 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
727 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
728 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
732 if (dither == AMDGPU_FMT_DITHER_ENABLE) {
733 /* XXX sort out optimal dither settings */
734 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
735 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
736 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
737 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
738 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
740 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
741 tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
749 WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
753 /* display watermark setup */
755 * dce_v10_0_line_buffer_adjust - Set up the line buffer
757 * @adev: amdgpu_device pointer
758 * @amdgpu_crtc: the selected display controller
759 * @mode: the current display mode on the selected display
762 * Setup up the line buffer allocation for
763 * the selected display controller (CIK).
764 * Returns the line buffer size in pixels.
766 static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
767 struct amdgpu_crtc *amdgpu_crtc,
768 struct drm_display_mode *mode)
770 u32 tmp, buffer_alloc, i, mem_cfg;
771 u32 pipe_offset = amdgpu_crtc->crtc_id;
774 * There are 6 line buffers, one for each display controllers.
775 * There are 3 partitions per LB. Select the number of partitions
776 * to enable based on the display width. For display widths larger
777 * than 4096, you need use to use 2 display controllers and combine
778 * them using the stereo blender.
780 if (amdgpu_crtc->base.enabled && mode) {
781 if (mode->crtc_hdisplay < 1920) {
784 } else if (mode->crtc_hdisplay < 2560) {
787 } else if (mode->crtc_hdisplay < 4096) {
789 buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
791 DRM_DEBUG_KMS("Mode too big for LB!\n");
793 buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
800 tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
801 tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
802 WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
804 tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
805 tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
806 WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
808 for (i = 0; i < adev->usec_timeout; i++) {
809 tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
810 if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
815 if (amdgpu_crtc->base.enabled && mode) {
827 /* controller not enabled, so no lb used */
832 * cik_get_number_of_dram_channels - get the number of dram channels
834 * @adev: amdgpu_device pointer
836 * Look up the number of video ram channels (CIK).
837 * Used for display watermark bandwidth calculations
838 * Returns the number of dram channels
840 static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
842 u32 tmp = RREG32(mmMC_SHARED_CHMAP);
844 switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
867 struct dce10_wm_params {
868 u32 dram_channels; /* number of dram channels */
869 u32 yclk; /* bandwidth per dram data pin in kHz */
870 u32 sclk; /* engine clock in kHz */
871 u32 disp_clk; /* display clock in kHz */
872 u32 src_width; /* viewport width */
873 u32 active_time; /* active display time in ns */
874 u32 blank_time; /* blank time in ns */
875 bool interlaced; /* mode is interlaced */
876 fixed20_12 vsc; /* vertical scale ratio */
877 u32 num_heads; /* number of active crtcs */
878 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
879 u32 lb_size; /* line buffer allocated to pipe */
880 u32 vtaps; /* vertical scaler taps */
884 * dce_v10_0_dram_bandwidth - get the dram bandwidth
886 * @wm: watermark calculation data
888 * Calculate the raw dram bandwidth (CIK).
889 * Used for display watermark bandwidth calculations
890 * Returns the dram bandwidth in MBytes/s
892 static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
894 /* Calculate raw DRAM Bandwidth */
895 fixed20_12 dram_efficiency; /* 0.7 */
896 fixed20_12 yclk, dram_channels, bandwidth;
899 a.full = dfixed_const(1000);
900 yclk.full = dfixed_const(wm->yclk);
901 yclk.full = dfixed_div(yclk, a);
902 dram_channels.full = dfixed_const(wm->dram_channels * 4);
903 a.full = dfixed_const(10);
904 dram_efficiency.full = dfixed_const(7);
905 dram_efficiency.full = dfixed_div(dram_efficiency, a);
906 bandwidth.full = dfixed_mul(dram_channels, yclk);
907 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
909 return dfixed_trunc(bandwidth);
913 * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
915 * @wm: watermark calculation data
917 * Calculate the dram bandwidth used for display (CIK).
918 * Used for display watermark bandwidth calculations
919 * Returns the dram bandwidth for display in MBytes/s
921 static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
923 /* Calculate DRAM Bandwidth and the part allocated to display. */
924 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
925 fixed20_12 yclk, dram_channels, bandwidth;
928 a.full = dfixed_const(1000);
929 yclk.full = dfixed_const(wm->yclk);
930 yclk.full = dfixed_div(yclk, a);
931 dram_channels.full = dfixed_const(wm->dram_channels * 4);
932 a.full = dfixed_const(10);
933 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
934 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
935 bandwidth.full = dfixed_mul(dram_channels, yclk);
936 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
938 return dfixed_trunc(bandwidth);
942 * dce_v10_0_data_return_bandwidth - get the data return bandwidth
944 * @wm: watermark calculation data
946 * Calculate the data return bandwidth used for display (CIK).
947 * Used for display watermark bandwidth calculations
948 * Returns the data return bandwidth in MBytes/s
950 static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
952 /* Calculate the display Data return Bandwidth */
953 fixed20_12 return_efficiency; /* 0.8 */
954 fixed20_12 sclk, bandwidth;
957 a.full = dfixed_const(1000);
958 sclk.full = dfixed_const(wm->sclk);
959 sclk.full = dfixed_div(sclk, a);
960 a.full = dfixed_const(10);
961 return_efficiency.full = dfixed_const(8);
962 return_efficiency.full = dfixed_div(return_efficiency, a);
963 a.full = dfixed_const(32);
964 bandwidth.full = dfixed_mul(a, sclk);
965 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
967 return dfixed_trunc(bandwidth);
971 * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
973 * @wm: watermark calculation data
975 * Calculate the dmif bandwidth used for display (CIK).
976 * Used for display watermark bandwidth calculations
977 * Returns the dmif bandwidth in MBytes/s
979 static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
981 /* Calculate the DMIF Request Bandwidth */
982 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
983 fixed20_12 disp_clk, bandwidth;
986 a.full = dfixed_const(1000);
987 disp_clk.full = dfixed_const(wm->disp_clk);
988 disp_clk.full = dfixed_div(disp_clk, a);
989 a.full = dfixed_const(32);
990 b.full = dfixed_mul(a, disp_clk);
992 a.full = dfixed_const(10);
993 disp_clk_request_efficiency.full = dfixed_const(8);
994 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
996 bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
998 return dfixed_trunc(bandwidth);
1002 * dce_v10_0_available_bandwidth - get the min available bandwidth
1004 * @wm: watermark calculation data
1006 * Calculate the min available bandwidth used for display (CIK).
1007 * Used for display watermark bandwidth calculations
1008 * Returns the min available bandwidth in MBytes/s
1010 static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
1012 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
1013 u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
1014 u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
1015 u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
1017 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
1021 * dce_v10_0_average_bandwidth - get the average available bandwidth
1023 * @wm: watermark calculation data
1025 * Calculate the average available bandwidth used for display (CIK).
1026 * Used for display watermark bandwidth calculations
1027 * Returns the average available bandwidth in MBytes/s
1029 static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
1031 /* Calculate the display mode Average Bandwidth
1032 * DisplayMode should contain the source and destination dimensions,
1036 fixed20_12 line_time;
1037 fixed20_12 src_width;
1038 fixed20_12 bandwidth;
1041 a.full = dfixed_const(1000);
1042 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
1043 line_time.full = dfixed_div(line_time, a);
1044 bpp.full = dfixed_const(wm->bytes_per_pixel);
1045 src_width.full = dfixed_const(wm->src_width);
1046 bandwidth.full = dfixed_mul(src_width, bpp);
1047 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
1048 bandwidth.full = dfixed_div(bandwidth, line_time);
1050 return dfixed_trunc(bandwidth);
1054 * dce_v10_0_latency_watermark - get the latency watermark
1056 * @wm: watermark calculation data
1058 * Calculate the latency watermark (CIK).
1059 * Used for display watermark bandwidth calculations
1060 * Returns the latency watermark in ns
1062 static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
1064 /* First calculate the latency in ns */
1065 u32 mc_latency = 2000; /* 2000 ns. */
1066 u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
1067 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
1068 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
1069 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
1070 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
1071 (wm->num_heads * cursor_line_pair_return_time);
1072 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
1073 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
1074 u32 tmp, dmif_size = 12288;
1077 if (wm->num_heads == 0)
1080 a.full = dfixed_const(2);
1081 b.full = dfixed_const(1);
1082 if ((wm->vsc.full > a.full) ||
1083 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
1085 ((wm->vsc.full >= a.full) && wm->interlaced))
1086 max_src_lines_per_dst_line = 4;
1088 max_src_lines_per_dst_line = 2;
1090 a.full = dfixed_const(available_bandwidth);
1091 b.full = dfixed_const(wm->num_heads);
1092 a.full = dfixed_div(a, b);
1093 tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
1094 tmp = min(dfixed_trunc(a), tmp);
1096 lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
1098 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
1099 b.full = dfixed_const(1000);
1100 c.full = dfixed_const(lb_fill_bw);
1101 b.full = dfixed_div(c, b);
1102 a.full = dfixed_div(a, b);
1103 line_fill_time = dfixed_trunc(a);
1105 if (line_fill_time < wm->active_time)
1108 return latency + (line_fill_time - wm->active_time);
1113 * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
1114 * average and available dram bandwidth
1116 * @wm: watermark calculation data
1118 * Check if the display average bandwidth fits in the display
1119 * dram bandwidth (CIK).
1120 * Used for display watermark bandwidth calculations
1121 * Returns true if the display fits, false if not.
1123 static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
1125 if (dce_v10_0_average_bandwidth(wm) <=
1126 (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
1133 * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
1134 * average and available bandwidth
1136 * @wm: watermark calculation data
1138 * Check if the display average bandwidth fits in the display
1139 * available bandwidth (CIK).
1140 * Used for display watermark bandwidth calculations
1141 * Returns true if the display fits, false if not.
1143 static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
1145 if (dce_v10_0_average_bandwidth(wm) <=
1146 (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
1153 * dce_v10_0_check_latency_hiding - check latency hiding
1155 * @wm: watermark calculation data
1157 * Check latency hiding (CIK).
1158 * Used for display watermark bandwidth calculations
1159 * Returns true if the display fits, false if not.
1161 static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
1163 u32 lb_partitions = wm->lb_size / wm->src_width;
1164 u32 line_time = wm->active_time + wm->blank_time;
1165 u32 latency_tolerant_lines;
1169 a.full = dfixed_const(1);
1170 if (wm->vsc.full > a.full)
1171 latency_tolerant_lines = 1;
1173 if (lb_partitions <= (wm->vtaps + 1))
1174 latency_tolerant_lines = 1;
1176 latency_tolerant_lines = 2;
1179 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
1181 if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
1188 * dce_v10_0_program_watermarks - program display watermarks
1190 * @adev: amdgpu_device pointer
1191 * @amdgpu_crtc: the selected display controller
1192 * @lb_size: line buffer size
1193 * @num_heads: number of display controllers in use
1195 * Calculate and program the display watermarks for the
1196 * selected display controller (CIK).
1198 static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
1199 struct amdgpu_crtc *amdgpu_crtc,
1200 u32 lb_size, u32 num_heads)
1202 struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
1203 struct dce10_wm_params wm_low, wm_high;
1206 u32 latency_watermark_a = 0, latency_watermark_b = 0;
1207 u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
1209 if (amdgpu_crtc->base.enabled && num_heads && mode) {
1210 active_time = 1000000UL * (u32)mode->crtc_hdisplay / (u32)mode->clock;
1211 line_time = min((u32) (1000000UL * (u32)mode->crtc_htotal / (u32)mode->clock), (u32)65535);
1213 /* watermark for high clocks */
1214 if (adev->pm.dpm_enabled) {
1216 amdgpu_dpm_get_mclk(adev, false) * 10;
1218 amdgpu_dpm_get_sclk(adev, false) * 10;
1220 wm_high.yclk = adev->pm.current_mclk * 10;
1221 wm_high.sclk = adev->pm.current_sclk * 10;
1224 wm_high.disp_clk = mode->clock;
1225 wm_high.src_width = mode->crtc_hdisplay;
1226 wm_high.active_time = active_time;
1227 wm_high.blank_time = line_time - wm_high.active_time;
1228 wm_high.interlaced = false;
1229 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1230 wm_high.interlaced = true;
1231 wm_high.vsc = amdgpu_crtc->vsc;
1233 if (amdgpu_crtc->rmx_type != RMX_OFF)
1235 wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
1236 wm_high.lb_size = lb_size;
1237 wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
1238 wm_high.num_heads = num_heads;
1240 /* set for high clocks */
1241 latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
1243 /* possibly force display priority to high */
1244 /* should really do this at mode validation time... */
1245 if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
1246 !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
1247 !dce_v10_0_check_latency_hiding(&wm_high) ||
1248 (adev->mode_info.disp_priority == 2)) {
1249 DRM_DEBUG_KMS("force priority to high\n");
1252 /* watermark for low clocks */
1253 if (adev->pm.dpm_enabled) {
1255 amdgpu_dpm_get_mclk(adev, true) * 10;
1257 amdgpu_dpm_get_sclk(adev, true) * 10;
1259 wm_low.yclk = adev->pm.current_mclk * 10;
1260 wm_low.sclk = adev->pm.current_sclk * 10;
1263 wm_low.disp_clk = mode->clock;
1264 wm_low.src_width = mode->crtc_hdisplay;
1265 wm_low.active_time = active_time;
1266 wm_low.blank_time = line_time - wm_low.active_time;
1267 wm_low.interlaced = false;
1268 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1269 wm_low.interlaced = true;
1270 wm_low.vsc = amdgpu_crtc->vsc;
1272 if (amdgpu_crtc->rmx_type != RMX_OFF)
1274 wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
1275 wm_low.lb_size = lb_size;
1276 wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
1277 wm_low.num_heads = num_heads;
1279 /* set for low clocks */
1280 latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
1282 /* possibly force display priority to high */
1283 /* should really do this at mode validation time... */
1284 if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
1285 !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
1286 !dce_v10_0_check_latency_hiding(&wm_low) ||
1287 (adev->mode_info.disp_priority == 2)) {
1288 DRM_DEBUG_KMS("force priority to high\n");
1290 lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
1294 wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
1295 tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
1296 WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1297 tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
1298 tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
1299 tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
1300 WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1302 tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
1303 WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1304 tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
1305 tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
1306 tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
1307 WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
1308 /* restore original selection */
1309 WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
1311 /* save values for DPM */
1312 amdgpu_crtc->line_time = line_time;
1313 amdgpu_crtc->wm_high = latency_watermark_a;
1314 amdgpu_crtc->wm_low = latency_watermark_b;
1315 /* Save number of lines the linebuffer leads before the scanout */
1316 amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
1320 * dce_v10_0_bandwidth_update - program display watermarks
1322 * @adev: amdgpu_device pointer
1324 * Calculate and program the display watermarks and line
1325 * buffer allocation (CIK).
1327 static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
1329 struct drm_display_mode *mode = NULL;
1330 u32 num_heads = 0, lb_size;
1333 amdgpu_update_display_priority(adev);
1335 for (i = 0; i < adev->mode_info.num_crtc; i++) {
1336 if (adev->mode_info.crtcs[i]->base.enabled)
1339 for (i = 0; i < adev->mode_info.num_crtc; i++) {
1340 mode = &adev->mode_info.crtcs[i]->base.mode;
1341 lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
1342 dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
1343 lb_size, num_heads);
1347 static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
1352 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1353 offset = adev->mode_info.audio.pin[i].offset;
1354 tmp = RREG32_AUDIO_ENDPT(offset,
1355 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
1357 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
1358 AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
1359 adev->mode_info.audio.pin[i].connected = false;
1361 adev->mode_info.audio.pin[i].connected = true;
1365 static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
1369 dce_v10_0_audio_get_connected_pins(adev);
1371 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1372 if (adev->mode_info.audio.pin[i].connected)
1373 return &adev->mode_info.audio.pin[i];
1375 DRM_ERROR("No connected audio pins found!\n");
1379 static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
1381 struct amdgpu_device *adev = encoder->dev->dev_private;
1382 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1383 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1386 if (!dig || !dig->afmt || !dig->afmt->pin)
1389 tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
1390 tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
1391 WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
1394 static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
1395 struct drm_display_mode *mode)
1397 struct amdgpu_device *adev = encoder->dev->dev_private;
1398 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1399 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1400 struct drm_connector *connector;
1401 struct amdgpu_connector *amdgpu_connector = NULL;
1405 if (!dig || !dig->afmt || !dig->afmt->pin)
1408 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
1409 if (connector->encoder == encoder) {
1410 amdgpu_connector = to_amdgpu_connector(connector);
1415 if (!amdgpu_connector) {
1416 DRM_ERROR("Couldn't find encoder's connector\n");
1420 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
1422 if (connector->latency_present[interlace]) {
1423 tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1424 VIDEO_LIPSYNC, connector->video_latency[interlace]);
1425 tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1426 AUDIO_LIPSYNC, connector->audio_latency[interlace]);
1428 tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1430 tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
1433 WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
1434 ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
1437 static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
1439 struct amdgpu_device *adev = encoder->dev->dev_private;
1440 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1441 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1442 struct drm_connector *connector;
1443 struct amdgpu_connector *amdgpu_connector = NULL;
1448 if (!dig || !dig->afmt || !dig->afmt->pin)
1451 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
1452 if (connector->encoder == encoder) {
1453 amdgpu_connector = to_amdgpu_connector(connector);
1458 if (!amdgpu_connector) {
1459 DRM_ERROR("Couldn't find encoder's connector\n");
1463 sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
1464 if (sad_count < 0) {
1465 DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
1469 /* program the speaker allocation */
1470 tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
1471 ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
1472 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1475 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1476 HDMI_CONNECTION, 1);
1478 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1479 SPEAKER_ALLOCATION, sadb[0]);
1481 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
1482 SPEAKER_ALLOCATION, 5); /* stereo */
1483 WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
1484 ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
1489 static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
1491 struct amdgpu_device *adev = encoder->dev->dev_private;
1492 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1493 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1494 struct drm_connector *connector;
1495 struct amdgpu_connector *amdgpu_connector = NULL;
1496 struct cea_sad *sads;
1499 static const u16 eld_reg_to_type[][2] = {
1500 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
1501 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
1502 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
1503 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
1504 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
1505 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
1506 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
1507 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
1508 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
1509 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
1510 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
1511 { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
1514 if (!dig || !dig->afmt || !dig->afmt->pin)
1517 list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
1518 if (connector->encoder == encoder) {
1519 amdgpu_connector = to_amdgpu_connector(connector);
1524 if (!amdgpu_connector) {
1525 DRM_ERROR("Couldn't find encoder's connector\n");
1529 sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
1530 if (sad_count <= 0) {
1531 DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
1536 for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
1538 u8 stereo_freqs = 0;
1539 int max_channels = -1;
1542 for (j = 0; j < sad_count; j++) {
1543 struct cea_sad *sad = &sads[j];
1545 if (sad->format == eld_reg_to_type[i][1]) {
1546 if (sad->channels > max_channels) {
1547 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1548 MAX_CHANNELS, sad->channels);
1549 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1550 DESCRIPTOR_BYTE_2, sad->byte2);
1551 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1552 SUPPORTED_FREQUENCIES, sad->freq);
1553 max_channels = sad->channels;
1556 if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
1557 stereo_freqs |= sad->freq;
1563 tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
1564 SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
1565 WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
1571 static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
1572 struct amdgpu_audio_pin *pin,
1578 WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
1579 enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
1582 static const u32 pin_offsets[] =
1584 AUD0_REGISTER_OFFSET,
1585 AUD1_REGISTER_OFFSET,
1586 AUD2_REGISTER_OFFSET,
1587 AUD3_REGISTER_OFFSET,
1588 AUD4_REGISTER_OFFSET,
1589 AUD5_REGISTER_OFFSET,
1590 AUD6_REGISTER_OFFSET,
1593 static int dce_v10_0_audio_init(struct amdgpu_device *adev)
1600 adev->mode_info.audio.enabled = true;
1602 adev->mode_info.audio.num_pins = 7;
1604 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
1605 adev->mode_info.audio.pin[i].channels = -1;
1606 adev->mode_info.audio.pin[i].rate = -1;
1607 adev->mode_info.audio.pin[i].bits_per_sample = -1;
1608 adev->mode_info.audio.pin[i].status_bits = 0;
1609 adev->mode_info.audio.pin[i].category_code = 0;
1610 adev->mode_info.audio.pin[i].connected = false;
1611 adev->mode_info.audio.pin[i].offset = pin_offsets[i];
1612 adev->mode_info.audio.pin[i].id = i;
1613 /* disable audio. it will be set up later */
1614 /* XXX remove once we switch to ip funcs */
1615 dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1621 static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
1628 if (!adev->mode_info.audio.enabled)
1631 for (i = 0; i < adev->mode_info.audio.num_pins; i++)
1632 dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
1634 adev->mode_info.audio.enabled = false;
1638 * update the N and CTS parameters for a given pixel clock rate
1640 static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
1642 struct drm_device *dev = encoder->dev;
1643 struct amdgpu_device *adev = dev->dev_private;
1644 struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
1645 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1646 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1649 tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
1650 tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
1651 WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
1652 tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
1653 tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
1654 WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
1656 tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
1657 tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
1658 WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
1659 tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
1660 tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
1661 WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
1663 tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
1664 tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
1665 WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
1666 tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
1667 tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
1668 WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
1673 * build a HDMI Video Info Frame
1675 static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
1676 void *buffer, size_t size)
1678 struct drm_device *dev = encoder->dev;
1679 struct amdgpu_device *adev = dev->dev_private;
1680 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1681 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1682 uint8_t *frame = buffer + 3;
1683 uint8_t *header = buffer;
1685 WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
1686 frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
1687 WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
1688 frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
1689 WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
1690 frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
1691 WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
1692 frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
1695 static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
1697 struct drm_device *dev = encoder->dev;
1698 struct amdgpu_device *adev = dev->dev_private;
1699 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1700 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1701 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1702 u32 dto_phase = 24 * 1000;
1703 u32 dto_modulo = clock;
1706 if (!dig || !dig->afmt)
1709 /* XXX two dtos; generally use dto0 for hdmi */
1710 /* Express [24MHz / target pixel clock] as an exact rational
1711 * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
1712 * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
1714 tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
1715 tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
1716 amdgpu_crtc->crtc_id);
1717 WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
1718 WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
1719 WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
1723 * update the info frames with the data from the current display mode
1725 static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
1726 struct drm_display_mode *mode)
1728 struct drm_device *dev = encoder->dev;
1729 struct amdgpu_device *adev = dev->dev_private;
1730 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1731 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1732 struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
1733 u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
1734 struct hdmi_avi_infoframe frame;
1739 if (!dig || !dig->afmt)
1742 /* Silent, r600_hdmi_enable will raise WARN for us */
1743 if (!dig->afmt->enabled)
1746 /* hdmi deep color mode general control packets setup, if bpc > 8 */
1747 if (encoder->crtc) {
1748 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
1749 bpc = amdgpu_crtc->bpc;
1752 /* disable audio prior to setting up hw */
1753 dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
1754 dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
1756 dce_v10_0_audio_set_dto(encoder, mode->clock);
1758 tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
1759 tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
1760 WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
1762 WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
1764 tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
1771 tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
1772 tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
1773 DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
1774 connector->name, bpc);
1777 tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
1778 tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
1779 DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
1783 tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
1784 tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
1785 DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
1789 WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
1791 tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
1792 tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
1793 tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
1794 tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
1795 WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
1797 tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
1798 /* enable audio info frames (frames won't be set until audio is enabled) */
1799 tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
1800 /* required for audio info values to be updated */
1801 tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
1802 WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
1804 tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
1805 /* required for audio info values to be updated */
1806 tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
1807 WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
1809 tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
1810 /* anything other than 0 */
1811 tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
1812 WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
1814 WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
1816 tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1817 /* set the default audio delay */
1818 tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
1819 /* should be suffient for all audio modes and small enough for all hblanks */
1820 tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
1821 WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1823 tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1824 /* allow 60958 channel status fields to be updated */
1825 tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
1826 WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1828 tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
1830 /* clear SW CTS value */
1831 tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
1833 /* select SW CTS value */
1834 tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
1835 /* allow hw to sent ACR packets when required */
1836 tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
1837 WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
1839 dce_v10_0_afmt_update_ACR(encoder, mode->clock);
1841 tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
1842 tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
1843 WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
1845 tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
1846 tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
1847 WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
1849 tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
1850 tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
1851 tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
1852 tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
1853 tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
1854 tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
1855 tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
1856 WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
1858 dce_v10_0_audio_write_speaker_allocation(encoder);
1860 WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
1861 (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
1863 dce_v10_0_afmt_audio_select_pin(encoder);
1864 dce_v10_0_audio_write_sad_regs(encoder);
1865 dce_v10_0_audio_write_latency_fields(encoder, mode);
1867 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
1869 DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
1873 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
1875 DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
1879 dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
1881 tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
1882 /* enable AVI info frames */
1883 tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
1884 /* required for audio info values to be updated */
1885 tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
1886 WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
1888 tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
1889 tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
1890 WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
1892 tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
1893 /* send audio packets */
1894 tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
1895 WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
1897 WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
1898 WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
1899 WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
1900 WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
1902 /* enable audio after to setting up hw */
1903 dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
1906 static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
1908 struct drm_device *dev = encoder->dev;
1909 struct amdgpu_device *adev = dev->dev_private;
1910 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
1911 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
1913 if (!dig || !dig->afmt)
1916 /* Silent, r600_hdmi_enable will raise WARN for us */
1917 if (enable && dig->afmt->enabled)
1919 if (!enable && !dig->afmt->enabled)
1922 if (!enable && dig->afmt->pin) {
1923 dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
1924 dig->afmt->pin = NULL;
1927 dig->afmt->enabled = enable;
1929 DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
1930 enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
1933 static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
1937 for (i = 0; i < adev->mode_info.num_dig; i++)
1938 adev->mode_info.afmt[i] = NULL;
1940 /* DCE10 has audio blocks tied to DIG encoders */
1941 for (i = 0; i < adev->mode_info.num_dig; i++) {
1942 adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
1943 if (adev->mode_info.afmt[i]) {
1944 adev->mode_info.afmt[i]->offset = dig_offsets[i];
1945 adev->mode_info.afmt[i]->id = i;
1948 for (j = 0; j < i; j++) {
1949 kfree(adev->mode_info.afmt[j]);
1950 adev->mode_info.afmt[j] = NULL;
1958 static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
1962 for (i = 0; i < adev->mode_info.num_dig; i++) {
1963 kfree(adev->mode_info.afmt[i]);
1964 adev->mode_info.afmt[i] = NULL;
1968 static const u32 vga_control_regs[6] =
1978 static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
1980 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1981 struct drm_device *dev = crtc->dev;
1982 struct amdgpu_device *adev = dev->dev_private;
1985 vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
1987 WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
1989 WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
1992 static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
1994 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
1995 struct drm_device *dev = crtc->dev;
1996 struct amdgpu_device *adev = dev->dev_private;
1999 WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
2001 WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
2004 static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
2005 struct drm_framebuffer *fb,
2006 int x, int y, int atomic)
2008 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2009 struct drm_device *dev = crtc->dev;
2010 struct amdgpu_device *adev = dev->dev_private;
2011 struct amdgpu_framebuffer *amdgpu_fb;
2012 struct drm_framebuffer *target_fb;
2013 struct drm_gem_object *obj;
2014 struct amdgpu_bo *abo;
2015 uint64_t fb_location, tiling_flags;
2016 uint32_t fb_format, fb_pitch_pixels;
2017 u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
2019 u32 tmp, viewport_w, viewport_h;
2021 bool bypass_lut = false;
2022 struct drm_format_name_buf format_name;
2025 if (!atomic && !crtc->primary->fb) {
2026 DRM_DEBUG_KMS("No FB bound\n");
2031 amdgpu_fb = to_amdgpu_framebuffer(fb);
2034 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
2035 target_fb = crtc->primary->fb;
2038 /* If atomic, assume fb object is pinned & idle & fenced and
2039 * just update base pointers
2041 obj = amdgpu_fb->obj;
2042 abo = gem_to_amdgpu_bo(obj);
2043 r = amdgpu_bo_reserve(abo, false);
2044 if (unlikely(r != 0))
2048 fb_location = amdgpu_bo_gpu_offset(abo);
2050 r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
2051 if (unlikely(r != 0)) {
2052 amdgpu_bo_unreserve(abo);
2057 amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
2058 amdgpu_bo_unreserve(abo);
2060 pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
2062 switch (target_fb->format->format) {
2064 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
2065 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
2067 case DRM_FORMAT_XRGB4444:
2068 case DRM_FORMAT_ARGB4444:
2069 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
2070 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
2072 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2076 case DRM_FORMAT_XRGB1555:
2077 case DRM_FORMAT_ARGB1555:
2078 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
2079 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
2081 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2085 case DRM_FORMAT_BGRX5551:
2086 case DRM_FORMAT_BGRA5551:
2087 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
2088 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
2090 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2094 case DRM_FORMAT_RGB565:
2095 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
2096 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
2098 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2102 case DRM_FORMAT_XRGB8888:
2103 case DRM_FORMAT_ARGB8888:
2104 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
2105 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
2107 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2111 case DRM_FORMAT_XRGB2101010:
2112 case DRM_FORMAT_ARGB2101010:
2113 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
2114 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
2116 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2119 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
2122 case DRM_FORMAT_BGRX1010102:
2123 case DRM_FORMAT_BGRA1010102:
2124 fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
2125 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
2127 fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
2130 /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
2134 DRM_ERROR("Unsupported screen format %s\n",
2135 drm_get_format_name(target_fb->format->format, &format_name));
2139 if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
2140 unsigned bankw, bankh, mtaspect, tile_split, num_banks;
2142 bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
2143 bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
2144 mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
2145 tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
2146 num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
2148 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
2149 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
2150 ARRAY_2D_TILED_THIN1);
2151 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
2153 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
2154 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
2155 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
2157 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
2158 ADDR_SURF_MICRO_TILING_DISPLAY);
2159 } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
2160 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
2161 ARRAY_1D_TILED_THIN1);
2164 fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
2167 dce_v10_0_vga_enable(crtc, false);
2169 /* Make sure surface address is updated at vertical blank rather than
2172 tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
2173 tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
2174 GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
2175 WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2177 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2178 upper_32_bits(fb_location));
2179 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2180 upper_32_bits(fb_location));
2181 WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2182 (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
2183 WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2184 (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
2185 WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
2186 WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
2189 * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
2190 * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
2191 * retain the full precision throughout the pipeline.
2193 tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
2195 tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
2197 tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
2198 WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
2201 DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
2203 WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
2204 WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
2205 WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
2206 WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
2207 WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
2208 WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
2210 fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
2211 WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
2213 dce_v10_0_grph_enable(crtc, true);
2215 WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
2220 WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
2222 viewport_w = crtc->mode.hdisplay;
2223 viewport_h = (crtc->mode.vdisplay + 1) & ~1;
2224 WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
2225 (viewport_w << 16) | viewport_h);
2227 /* set pageflip to happen anywhere in vblank interval */
2228 WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
2230 if (!atomic && fb && fb != crtc->primary->fb) {
2231 amdgpu_fb = to_amdgpu_framebuffer(fb);
2232 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
2233 r = amdgpu_bo_reserve(abo, true);
2234 if (unlikely(r != 0))
2236 amdgpu_bo_unpin(abo);
2237 amdgpu_bo_unreserve(abo);
2240 /* Bytes per pixel may have changed */
2241 dce_v10_0_bandwidth_update(adev);
2246 static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
2247 struct drm_display_mode *mode)
2249 struct drm_device *dev = crtc->dev;
2250 struct amdgpu_device *adev = dev->dev_private;
2251 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2254 tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
2255 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
2256 tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
2258 tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
2259 WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
2262 static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
2264 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2265 struct drm_device *dev = crtc->dev;
2266 struct amdgpu_device *adev = dev->dev_private;
2270 DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
2272 tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
2273 tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
2274 tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
2275 WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2277 tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
2278 tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
2279 WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2281 tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
2282 tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
2283 WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2285 tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
2286 tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
2287 tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
2288 WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2290 WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
2292 WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
2293 WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
2294 WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
2296 WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
2297 WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
2298 WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
2300 WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
2301 WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
2303 WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
2304 for (i = 0; i < 256; i++) {
2305 WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
2306 (amdgpu_crtc->lut_r[i] << 20) |
2307 (amdgpu_crtc->lut_g[i] << 10) |
2308 (amdgpu_crtc->lut_b[i] << 0));
2311 tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
2312 tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
2313 tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
2314 tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
2315 WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2317 tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
2318 tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
2319 tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
2320 WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2322 tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
2323 tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
2324 tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
2325 WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2327 tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
2328 tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
2329 tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
2330 WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2332 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
2333 WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
2334 /* XXX this only needs to be programmed once per crtc at startup,
2335 * not sure where the best place for it is
2337 tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
2338 tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
2339 WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2342 static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
2344 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
2345 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
2347 switch (amdgpu_encoder->encoder_id) {
2348 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
2354 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
2360 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
2366 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
2370 DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
2376 * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
2380 * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
2381 * a single PPLL can be used for all DP crtcs/encoders. For non-DP
2382 * monitors a dedicated PPLL must be used. If a particular board has
2383 * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
2384 * as there is no need to program the PLL itself. If we are not able to
2385 * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
2386 * avoid messing up an existing monitor.
2388 * Asic specific PLL information
2392 * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
2394 * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
2397 static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
2399 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2400 struct drm_device *dev = crtc->dev;
2401 struct amdgpu_device *adev = dev->dev_private;
2405 if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
2406 if (adev->clock.dp_extclk)
2407 /* skip PPLL programming if using ext clock */
2408 return ATOM_PPLL_INVALID;
2410 /* use the same PPLL for all DP monitors */
2411 pll = amdgpu_pll_get_shared_dp_ppll(crtc);
2412 if (pll != ATOM_PPLL_INVALID)
2416 /* use the same PPLL for all monitors with the same clock */
2417 pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
2418 if (pll != ATOM_PPLL_INVALID)
2422 /* DCE10 has PPLL0, PPLL1, and PPLL2 */
2423 pll_in_use = amdgpu_pll_get_use_mask(crtc);
2424 if (!(pll_in_use & (1 << ATOM_PPLL2)))
2426 if (!(pll_in_use & (1 << ATOM_PPLL1)))
2428 if (!(pll_in_use & (1 << ATOM_PPLL0)))
2430 DRM_ERROR("unable to allocate a PPLL\n");
2431 return ATOM_PPLL_INVALID;
2434 static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
2436 struct amdgpu_device *adev = crtc->dev->dev_private;
2437 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2440 cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
2442 cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
2444 cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
2445 WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
2448 static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
2450 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2451 struct amdgpu_device *adev = crtc->dev->dev_private;
2454 tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
2455 tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
2456 WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2459 static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
2461 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2462 struct amdgpu_device *adev = crtc->dev->dev_private;
2465 WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
2466 upper_32_bits(amdgpu_crtc->cursor_addr));
2467 WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
2468 lower_32_bits(amdgpu_crtc->cursor_addr));
2470 tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
2471 tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
2472 tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
2473 WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
2476 static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
2479 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2480 struct amdgpu_device *adev = crtc->dev->dev_private;
2481 int xorigin = 0, yorigin = 0;
2483 amdgpu_crtc->cursor_x = x;
2484 amdgpu_crtc->cursor_y = y;
2486 /* avivo cursor are offset into the total surface */
2489 DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
2492 xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
2496 yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
2500 WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
2501 WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
2502 WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
2503 ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
2508 static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
2513 dce_v10_0_lock_cursor(crtc, true);
2514 ret = dce_v10_0_cursor_move_locked(crtc, x, y);
2515 dce_v10_0_lock_cursor(crtc, false);
2520 static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
2521 struct drm_file *file_priv,
2528 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2529 struct drm_gem_object *obj;
2530 struct amdgpu_bo *aobj;
2534 /* turn off cursor */
2535 dce_v10_0_hide_cursor(crtc);
2540 if ((width > amdgpu_crtc->max_cursor_width) ||
2541 (height > amdgpu_crtc->max_cursor_height)) {
2542 DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
2546 obj = drm_gem_object_lookup(file_priv, handle);
2548 DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
2552 aobj = gem_to_amdgpu_bo(obj);
2553 ret = amdgpu_bo_reserve(aobj, false);
2555 drm_gem_object_unreference_unlocked(obj);
2559 ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
2560 amdgpu_bo_unreserve(aobj);
2562 DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
2563 drm_gem_object_unreference_unlocked(obj);
2567 dce_v10_0_lock_cursor(crtc, true);
2569 if (width != amdgpu_crtc->cursor_width ||
2570 height != amdgpu_crtc->cursor_height ||
2571 hot_x != amdgpu_crtc->cursor_hot_x ||
2572 hot_y != amdgpu_crtc->cursor_hot_y) {
2575 x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
2576 y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
2578 dce_v10_0_cursor_move_locked(crtc, x, y);
2580 amdgpu_crtc->cursor_width = width;
2581 amdgpu_crtc->cursor_height = height;
2582 amdgpu_crtc->cursor_hot_x = hot_x;
2583 amdgpu_crtc->cursor_hot_y = hot_y;
2586 dce_v10_0_show_cursor(crtc);
2587 dce_v10_0_lock_cursor(crtc, false);
2590 if (amdgpu_crtc->cursor_bo) {
2591 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2592 ret = amdgpu_bo_reserve(aobj, true);
2593 if (likely(ret == 0)) {
2594 amdgpu_bo_unpin(aobj);
2595 amdgpu_bo_unreserve(aobj);
2597 drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
2600 amdgpu_crtc->cursor_bo = obj;
2604 static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
2606 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2608 if (amdgpu_crtc->cursor_bo) {
2609 dce_v10_0_lock_cursor(crtc, true);
2611 dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
2612 amdgpu_crtc->cursor_y);
2614 dce_v10_0_show_cursor(crtc);
2616 dce_v10_0_lock_cursor(crtc, false);
2620 static int dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
2621 u16 *blue, uint32_t size,
2622 struct drm_modeset_acquire_ctx *ctx)
2624 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2627 /* userspace palettes are always correct as is */
2628 for (i = 0; i < size; i++) {
2629 amdgpu_crtc->lut_r[i] = red[i] >> 6;
2630 amdgpu_crtc->lut_g[i] = green[i] >> 6;
2631 amdgpu_crtc->lut_b[i] = blue[i] >> 6;
2633 dce_v10_0_crtc_load_lut(crtc);
2638 static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
2640 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2642 drm_crtc_cleanup(crtc);
2646 static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
2647 .cursor_set2 = dce_v10_0_crtc_cursor_set2,
2648 .cursor_move = dce_v10_0_crtc_cursor_move,
2649 .gamma_set = dce_v10_0_crtc_gamma_set,
2650 .set_config = amdgpu_crtc_set_config,
2651 .destroy = dce_v10_0_crtc_destroy,
2652 .page_flip_target = amdgpu_crtc_page_flip_target,
2655 static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
2657 struct drm_device *dev = crtc->dev;
2658 struct amdgpu_device *adev = dev->dev_private;
2659 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2663 case DRM_MODE_DPMS_ON:
2664 amdgpu_crtc->enabled = true;
2665 amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
2666 dce_v10_0_vga_enable(crtc, true);
2667 amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
2668 dce_v10_0_vga_enable(crtc, false);
2669 /* Make sure VBLANK and PFLIP interrupts are still enabled */
2670 type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
2671 amdgpu_irq_update(adev, &adev->crtc_irq, type);
2672 amdgpu_irq_update(adev, &adev->pageflip_irq, type);
2673 drm_crtc_vblank_on(crtc);
2674 dce_v10_0_crtc_load_lut(crtc);
2676 case DRM_MODE_DPMS_STANDBY:
2677 case DRM_MODE_DPMS_SUSPEND:
2678 case DRM_MODE_DPMS_OFF:
2679 drm_crtc_vblank_off(crtc);
2680 if (amdgpu_crtc->enabled) {
2681 dce_v10_0_vga_enable(crtc, true);
2682 amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
2683 dce_v10_0_vga_enable(crtc, false);
2685 amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
2686 amdgpu_crtc->enabled = false;
2689 /* adjust pm to dpms */
2690 amdgpu_pm_compute_clocks(adev);
2693 static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
2695 /* disable crtc pair power gating before programming */
2696 amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
2697 amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
2698 dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2701 static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
2703 dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
2704 amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
2707 static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
2709 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2710 struct drm_device *dev = crtc->dev;
2711 struct amdgpu_device *adev = dev->dev_private;
2712 struct amdgpu_atom_ss ss;
2715 dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
2716 if (crtc->primary->fb) {
2718 struct amdgpu_framebuffer *amdgpu_fb;
2719 struct amdgpu_bo *abo;
2721 amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
2722 abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
2723 r = amdgpu_bo_reserve(abo, true);
2725 DRM_ERROR("failed to reserve abo before unpin\n");
2727 amdgpu_bo_unpin(abo);
2728 amdgpu_bo_unreserve(abo);
2731 /* disable the GRPH */
2732 dce_v10_0_grph_enable(crtc, false);
2734 amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
2736 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2737 if (adev->mode_info.crtcs[i] &&
2738 adev->mode_info.crtcs[i]->enabled &&
2739 i != amdgpu_crtc->crtc_id &&
2740 amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
2741 /* one other crtc is using this pll don't turn
2748 switch (amdgpu_crtc->pll_id) {
2752 /* disable the ppll */
2753 amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
2754 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
2760 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2761 amdgpu_crtc->adjusted_clock = 0;
2762 amdgpu_crtc->encoder = NULL;
2763 amdgpu_crtc->connector = NULL;
2766 static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
2767 struct drm_display_mode *mode,
2768 struct drm_display_mode *adjusted_mode,
2769 int x, int y, struct drm_framebuffer *old_fb)
2771 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2773 if (!amdgpu_crtc->adjusted_clock)
2776 amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
2777 amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
2778 dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2779 amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
2780 amdgpu_atombios_crtc_scaler_setup(crtc);
2781 dce_v10_0_cursor_reset(crtc);
2782 /* update the hw version fpr dpm */
2783 amdgpu_crtc->hw_mode = *adjusted_mode;
2788 static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
2789 const struct drm_display_mode *mode,
2790 struct drm_display_mode *adjusted_mode)
2792 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2793 struct drm_device *dev = crtc->dev;
2794 struct drm_encoder *encoder;
2796 /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
2797 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
2798 if (encoder->crtc == crtc) {
2799 amdgpu_crtc->encoder = encoder;
2800 amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
2804 if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
2805 amdgpu_crtc->encoder = NULL;
2806 amdgpu_crtc->connector = NULL;
2809 if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
2811 if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
2814 amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
2815 /* if we can't get a PPLL for a non-DP encoder, fail */
2816 if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
2817 !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
2823 static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
2824 struct drm_framebuffer *old_fb)
2826 return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
2829 static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
2830 struct drm_framebuffer *fb,
2831 int x, int y, enum mode_set_atomic state)
2833 return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
2836 static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
2837 .dpms = dce_v10_0_crtc_dpms,
2838 .mode_fixup = dce_v10_0_crtc_mode_fixup,
2839 .mode_set = dce_v10_0_crtc_mode_set,
2840 .mode_set_base = dce_v10_0_crtc_set_base,
2841 .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
2842 .prepare = dce_v10_0_crtc_prepare,
2843 .commit = dce_v10_0_crtc_commit,
2844 .load_lut = dce_v10_0_crtc_load_lut,
2845 .disable = dce_v10_0_crtc_disable,
2848 static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
2850 struct amdgpu_crtc *amdgpu_crtc;
2853 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
2854 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
2855 if (amdgpu_crtc == NULL)
2858 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
2860 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
2861 amdgpu_crtc->crtc_id = index;
2862 adev->mode_info.crtcs[index] = amdgpu_crtc;
2864 amdgpu_crtc->max_cursor_width = 128;
2865 amdgpu_crtc->max_cursor_height = 128;
2866 adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
2867 adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
2869 for (i = 0; i < 256; i++) {
2870 amdgpu_crtc->lut_r[i] = i << 2;
2871 amdgpu_crtc->lut_g[i] = i << 2;
2872 amdgpu_crtc->lut_b[i] = i << 2;
2875 switch (amdgpu_crtc->crtc_id) {
2878 amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
2881 amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
2884 amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
2887 amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
2890 amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
2893 amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
2897 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
2898 amdgpu_crtc->adjusted_clock = 0;
2899 amdgpu_crtc->encoder = NULL;
2900 amdgpu_crtc->connector = NULL;
2901 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
2906 static int dce_v10_0_early_init(void *handle)
2908 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2910 adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
2911 adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
2913 dce_v10_0_set_display_funcs(adev);
2914 dce_v10_0_set_irq_funcs(adev);
2916 adev->mode_info.num_crtc = dce_v10_0_get_num_crtc(adev);
2918 switch (adev->asic_type) {
2921 adev->mode_info.num_hpd = 6;
2922 adev->mode_info.num_dig = 7;
2925 /* FIXME: not supported yet */
2932 static int dce_v10_0_sw_init(void *handle)
2935 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
2937 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2938 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
2943 for (i = 8; i < 20; i += 2) {
2944 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->pageflip_irq);
2950 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 42, &adev->hpd_irq);
2954 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
2956 adev->ddev->mode_config.async_page_flip = true;
2958 adev->ddev->mode_config.max_width = 16384;
2959 adev->ddev->mode_config.max_height = 16384;
2961 adev->ddev->mode_config.preferred_depth = 24;
2962 adev->ddev->mode_config.prefer_shadow = 1;
2964 adev->ddev->mode_config.fb_base = adev->mc.aper_base;
2966 r = amdgpu_modeset_create_props(adev);
2970 adev->ddev->mode_config.max_width = 16384;
2971 adev->ddev->mode_config.max_height = 16384;
2973 /* allocate crtcs */
2974 for (i = 0; i < adev->mode_info.num_crtc; i++) {
2975 r = dce_v10_0_crtc_init(adev, i);
2980 if (amdgpu_atombios_get_connector_info_from_object_table(adev))
2981 amdgpu_print_display_setup(adev->ddev);
2986 r = dce_v10_0_afmt_init(adev);
2990 r = dce_v10_0_audio_init(adev);
2994 drm_kms_helper_poll_init(adev->ddev);
2996 adev->mode_info.mode_config_initialized = true;
3000 static int dce_v10_0_sw_fini(void *handle)
3002 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3004 kfree(adev->mode_info.bios_hardcoded_edid);
3006 drm_kms_helper_poll_fini(adev->ddev);
3008 dce_v10_0_audio_fini(adev);
3010 dce_v10_0_afmt_fini(adev);
3012 drm_mode_config_cleanup(adev->ddev);
3013 adev->mode_info.mode_config_initialized = false;
3018 static int dce_v10_0_hw_init(void *handle)
3021 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3023 dce_v10_0_init_golden_registers(adev);
3025 /* init dig PHYs, disp eng pll */
3026 amdgpu_atombios_encoder_init_dig(adev);
3027 amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
3029 /* initialize hpd */
3030 dce_v10_0_hpd_init(adev);
3032 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
3033 dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
3036 dce_v10_0_pageflip_interrupt_init(adev);
3041 static int dce_v10_0_hw_fini(void *handle)
3044 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3046 dce_v10_0_hpd_fini(adev);
3048 for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
3049 dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
3052 dce_v10_0_pageflip_interrupt_fini(adev);
3057 static int dce_v10_0_suspend(void *handle)
3059 return dce_v10_0_hw_fini(handle);
3062 static int dce_v10_0_resume(void *handle)
3064 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3067 ret = dce_v10_0_hw_init(handle);
3069 /* turn on the BL */
3070 if (adev->mode_info.bl_encoder) {
3071 u8 bl_level = amdgpu_display_backlight_get_level(adev,
3072 adev->mode_info.bl_encoder);
3073 amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
3080 static bool dce_v10_0_is_idle(void *handle)
3085 static int dce_v10_0_wait_for_idle(void *handle)
3090 static bool dce_v10_0_check_soft_reset(void *handle)
3092 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3094 return dce_v10_0_is_display_hung(adev);
3097 static int dce_v10_0_soft_reset(void *handle)
3099 u32 srbm_soft_reset = 0, tmp;
3100 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
3102 if (dce_v10_0_is_display_hung(adev))
3103 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
3105 if (srbm_soft_reset) {
3106 tmp = RREG32(mmSRBM_SOFT_RESET);
3107 tmp |= srbm_soft_reset;
3108 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
3109 WREG32(mmSRBM_SOFT_RESET, tmp);
3110 tmp = RREG32(mmSRBM_SOFT_RESET);
3114 tmp &= ~srbm_soft_reset;
3115 WREG32(mmSRBM_SOFT_RESET, tmp);
3116 tmp = RREG32(mmSRBM_SOFT_RESET);
3118 /* Wait a little for things to settle down */
3124 static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
3126 enum amdgpu_interrupt_state state)
3128 u32 lb_interrupt_mask;
3130 if (crtc >= adev->mode_info.num_crtc) {
3131 DRM_DEBUG("invalid crtc %d\n", crtc);
3136 case AMDGPU_IRQ_STATE_DISABLE:
3137 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
3138 lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
3139 VBLANK_INTERRUPT_MASK, 0);
3140 WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
3142 case AMDGPU_IRQ_STATE_ENABLE:
3143 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
3144 lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
3145 VBLANK_INTERRUPT_MASK, 1);
3146 WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
3153 static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
3155 enum amdgpu_interrupt_state state)
3157 u32 lb_interrupt_mask;
3159 if (crtc >= adev->mode_info.num_crtc) {
3160 DRM_DEBUG("invalid crtc %d\n", crtc);
3165 case AMDGPU_IRQ_STATE_DISABLE:
3166 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
3167 lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
3168 VLINE_INTERRUPT_MASK, 0);
3169 WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
3171 case AMDGPU_IRQ_STATE_ENABLE:
3172 lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
3173 lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
3174 VLINE_INTERRUPT_MASK, 1);
3175 WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
3182 static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
3183 struct amdgpu_irq_src *source,
3185 enum amdgpu_interrupt_state state)
3189 if (hpd >= adev->mode_info.num_hpd) {
3190 DRM_DEBUG("invalid hdp %d\n", hpd);
3195 case AMDGPU_IRQ_STATE_DISABLE:
3196 tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
3197 tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
3198 WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
3200 case AMDGPU_IRQ_STATE_ENABLE:
3201 tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
3202 tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
3203 WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
3212 static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
3213 struct amdgpu_irq_src *source,
3215 enum amdgpu_interrupt_state state)
3218 case AMDGPU_CRTC_IRQ_VBLANK1:
3219 dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
3221 case AMDGPU_CRTC_IRQ_VBLANK2:
3222 dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
3224 case AMDGPU_CRTC_IRQ_VBLANK3:
3225 dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
3227 case AMDGPU_CRTC_IRQ_VBLANK4:
3228 dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
3230 case AMDGPU_CRTC_IRQ_VBLANK5:
3231 dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
3233 case AMDGPU_CRTC_IRQ_VBLANK6:
3234 dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
3236 case AMDGPU_CRTC_IRQ_VLINE1:
3237 dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
3239 case AMDGPU_CRTC_IRQ_VLINE2:
3240 dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
3242 case AMDGPU_CRTC_IRQ_VLINE3:
3243 dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
3245 case AMDGPU_CRTC_IRQ_VLINE4:
3246 dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
3248 case AMDGPU_CRTC_IRQ_VLINE5:
3249 dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
3251 case AMDGPU_CRTC_IRQ_VLINE6:
3252 dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
3260 static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
3261 struct amdgpu_irq_src *src,
3263 enum amdgpu_interrupt_state state)
3267 if (type >= adev->mode_info.num_crtc) {
3268 DRM_ERROR("invalid pageflip crtc %d\n", type);
3272 reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
3273 if (state == AMDGPU_IRQ_STATE_DISABLE)
3274 WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3275 reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3277 WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
3278 reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
3283 static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
3284 struct amdgpu_irq_src *source,
3285 struct amdgpu_iv_entry *entry)
3287 unsigned long flags;
3289 struct amdgpu_crtc *amdgpu_crtc;
3290 struct amdgpu_flip_work *works;
3292 crtc_id = (entry->src_id - 8) >> 1;
3293 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
3295 if (crtc_id >= adev->mode_info.num_crtc) {
3296 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
3300 if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
3301 GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
3302 WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
3303 GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
3305 /* IRQ could occur when in initial stage */
3306 if (amdgpu_crtc == NULL)
3309 spin_lock_irqsave(&adev->ddev->event_lock, flags);
3310 works = amdgpu_crtc->pflip_works;
3311 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
3312 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
3313 "AMDGPU_FLIP_SUBMITTED(%d)\n",
3314 amdgpu_crtc->pflip_status,
3315 AMDGPU_FLIP_SUBMITTED);
3316 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
3320 /* page flip completed. clean up */
3321 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
3322 amdgpu_crtc->pflip_works = NULL;
3324 /* wakeup usersapce */
3326 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
3328 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
3330 drm_crtc_vblank_put(&amdgpu_crtc->base);
3331 schedule_work(&works->unpin_work);
3336 static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
3341 if (hpd >= adev->mode_info.num_hpd) {
3342 DRM_DEBUG("invalid hdp %d\n", hpd);
3346 tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
3347 tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
3348 WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
3351 static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
3356 if (crtc >= adev->mode_info.num_crtc) {
3357 DRM_DEBUG("invalid crtc %d\n", crtc);
3361 tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
3362 tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
3363 WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
3366 static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
3371 if (crtc >= adev->mode_info.num_crtc) {
3372 DRM_DEBUG("invalid crtc %d\n", crtc);
3376 tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
3377 tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
3378 WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
3381 static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
3382 struct amdgpu_irq_src *source,
3383 struct amdgpu_iv_entry *entry)
3385 unsigned crtc = entry->src_id - 1;
3386 uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
3387 unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
3389 switch (entry->src_data[0]) {
3390 case 0: /* vblank */
3391 if (disp_int & interrupt_status_offsets[crtc].vblank)
3392 dce_v10_0_crtc_vblank_int_ack(adev, crtc);
3394 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3396 if (amdgpu_irq_enabled(adev, source, irq_type)) {
3397 drm_handle_vblank(adev->ddev, crtc);
3399 DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
3403 if (disp_int & interrupt_status_offsets[crtc].vline)
3404 dce_v10_0_crtc_vline_int_ack(adev, crtc);
3406 DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
3408 DRM_DEBUG("IH: D%d vline\n", crtc + 1);
3412 DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3419 static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
3420 struct amdgpu_irq_src *source,
3421 struct amdgpu_iv_entry *entry)
3423 uint32_t disp_int, mask;
3426 if (entry->src_data[0] >= adev->mode_info.num_hpd) {
3427 DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
3431 hpd = entry->src_data[0];
3432 disp_int = RREG32(interrupt_status_offsets[hpd].reg);
3433 mask = interrupt_status_offsets[hpd].hpd;
3435 if (disp_int & mask) {
3436 dce_v10_0_hpd_int_ack(adev, hpd);
3437 schedule_work(&adev->hotplug_work);
3438 DRM_DEBUG("IH: HPD%d\n", hpd + 1);
3444 static int dce_v10_0_set_clockgating_state(void *handle,
3445 enum amd_clockgating_state state)
3450 static int dce_v10_0_set_powergating_state(void *handle,
3451 enum amd_powergating_state state)
3456 static const struct amd_ip_funcs dce_v10_0_ip_funcs = {
3457 .name = "dce_v10_0",
3458 .early_init = dce_v10_0_early_init,
3460 .sw_init = dce_v10_0_sw_init,
3461 .sw_fini = dce_v10_0_sw_fini,
3462 .hw_init = dce_v10_0_hw_init,
3463 .hw_fini = dce_v10_0_hw_fini,
3464 .suspend = dce_v10_0_suspend,
3465 .resume = dce_v10_0_resume,
3466 .is_idle = dce_v10_0_is_idle,
3467 .wait_for_idle = dce_v10_0_wait_for_idle,
3468 .check_soft_reset = dce_v10_0_check_soft_reset,
3469 .soft_reset = dce_v10_0_soft_reset,
3470 .set_clockgating_state = dce_v10_0_set_clockgating_state,
3471 .set_powergating_state = dce_v10_0_set_powergating_state,
3475 dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
3476 struct drm_display_mode *mode,
3477 struct drm_display_mode *adjusted_mode)
3479 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3481 amdgpu_encoder->pixel_clock = adjusted_mode->clock;
3483 /* need to call this here rather than in prepare() since we need some crtc info */
3484 amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3486 /* set scaler clears this on some chips */
3487 dce_v10_0_set_interleave(encoder->crtc, mode);
3489 if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
3490 dce_v10_0_afmt_enable(encoder, true);
3491 dce_v10_0_afmt_setmode(encoder, adjusted_mode);
3495 static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
3497 struct amdgpu_device *adev = encoder->dev->dev_private;
3498 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3499 struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
3501 if ((amdgpu_encoder->active_device &
3502 (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
3503 (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
3504 ENCODER_OBJECT_ID_NONE)) {
3505 struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
3507 dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
3508 if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
3509 dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
3513 amdgpu_atombios_scratch_regs_lock(adev, true);
3516 struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
3518 /* select the clock/data port if it uses a router */
3519 if (amdgpu_connector->router.cd_valid)
3520 amdgpu_i2c_router_select_cd_port(amdgpu_connector);
3522 /* turn eDP panel on for mode set */
3523 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3524 amdgpu_atombios_encoder_set_edp_panel_power(connector,
3525 ATOM_TRANSMITTER_ACTION_POWER_ON);
3528 /* this is needed for the pll/ss setup to work correctly in some cases */
3529 amdgpu_atombios_encoder_set_crtc_source(encoder);
3530 /* set up the FMT blocks */
3531 dce_v10_0_program_fmt(encoder);
3534 static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
3536 struct drm_device *dev = encoder->dev;
3537 struct amdgpu_device *adev = dev->dev_private;
3539 /* need to call this here as we need the crtc set up */
3540 amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
3541 amdgpu_atombios_scratch_regs_lock(adev, false);
3544 static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
3546 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3547 struct amdgpu_encoder_atom_dig *dig;
3549 amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
3551 if (amdgpu_atombios_encoder_is_digital(encoder)) {
3552 if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
3553 dce_v10_0_afmt_enable(encoder, false);
3554 dig = amdgpu_encoder->enc_priv;
3555 dig->dig_encoder = -1;
3557 amdgpu_encoder->active_device = 0;
3560 /* these are handled by the primary encoders */
3561 static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
3566 static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
3572 dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
3573 struct drm_display_mode *mode,
3574 struct drm_display_mode *adjusted_mode)
3579 static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
3585 dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
3590 static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
3591 .dpms = dce_v10_0_ext_dpms,
3592 .prepare = dce_v10_0_ext_prepare,
3593 .mode_set = dce_v10_0_ext_mode_set,
3594 .commit = dce_v10_0_ext_commit,
3595 .disable = dce_v10_0_ext_disable,
3596 /* no detect for TMDS/LVDS yet */
3599 static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
3600 .dpms = amdgpu_atombios_encoder_dpms,
3601 .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3602 .prepare = dce_v10_0_encoder_prepare,
3603 .mode_set = dce_v10_0_encoder_mode_set,
3604 .commit = dce_v10_0_encoder_commit,
3605 .disable = dce_v10_0_encoder_disable,
3606 .detect = amdgpu_atombios_encoder_dig_detect,
3609 static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
3610 .dpms = amdgpu_atombios_encoder_dpms,
3611 .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
3612 .prepare = dce_v10_0_encoder_prepare,
3613 .mode_set = dce_v10_0_encoder_mode_set,
3614 .commit = dce_v10_0_encoder_commit,
3615 .detect = amdgpu_atombios_encoder_dac_detect,
3618 static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
3620 struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
3621 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3622 amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
3623 kfree(amdgpu_encoder->enc_priv);
3624 drm_encoder_cleanup(encoder);
3625 kfree(amdgpu_encoder);
3628 static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
3629 .destroy = dce_v10_0_encoder_destroy,
3632 static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
3633 uint32_t encoder_enum,
3634 uint32_t supported_device,
3637 struct drm_device *dev = adev->ddev;
3638 struct drm_encoder *encoder;
3639 struct amdgpu_encoder *amdgpu_encoder;
3641 /* see if we already added it */
3642 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
3643 amdgpu_encoder = to_amdgpu_encoder(encoder);
3644 if (amdgpu_encoder->encoder_enum == encoder_enum) {
3645 amdgpu_encoder->devices |= supported_device;
3652 amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
3653 if (!amdgpu_encoder)
3656 encoder = &amdgpu_encoder->base;
3657 switch (adev->mode_info.num_crtc) {
3659 encoder->possible_crtcs = 0x1;
3663 encoder->possible_crtcs = 0x3;
3666 encoder->possible_crtcs = 0xf;
3669 encoder->possible_crtcs = 0x3f;
3673 amdgpu_encoder->enc_priv = NULL;
3675 amdgpu_encoder->encoder_enum = encoder_enum;
3676 amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
3677 amdgpu_encoder->devices = supported_device;
3678 amdgpu_encoder->rmx_type = RMX_OFF;
3679 amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
3680 amdgpu_encoder->is_ext_encoder = false;
3681 amdgpu_encoder->caps = caps;
3683 switch (amdgpu_encoder->encoder_id) {
3684 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
3685 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
3686 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3687 DRM_MODE_ENCODER_DAC, NULL);
3688 drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
3690 case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
3691 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
3692 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
3693 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
3694 case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
3695 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
3696 amdgpu_encoder->rmx_type = RMX_FULL;
3697 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3698 DRM_MODE_ENCODER_LVDS, NULL);
3699 amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
3700 } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
3701 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3702 DRM_MODE_ENCODER_DAC, NULL);
3703 amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3705 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3706 DRM_MODE_ENCODER_TMDS, NULL);
3707 amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
3709 drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
3711 case ENCODER_OBJECT_ID_SI170B:
3712 case ENCODER_OBJECT_ID_CH7303:
3713 case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
3714 case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
3715 case ENCODER_OBJECT_ID_TITFP513:
3716 case ENCODER_OBJECT_ID_VT1623:
3717 case ENCODER_OBJECT_ID_HDMI_SI1930:
3718 case ENCODER_OBJECT_ID_TRAVIS:
3719 case ENCODER_OBJECT_ID_NUTMEG:
3720 /* these are handled by the primary encoders */
3721 amdgpu_encoder->is_ext_encoder = true;
3722 if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
3723 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3724 DRM_MODE_ENCODER_LVDS, NULL);
3725 else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
3726 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3727 DRM_MODE_ENCODER_DAC, NULL);
3729 drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
3730 DRM_MODE_ENCODER_TMDS, NULL);
3731 drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
3736 static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
3737 .set_vga_render_state = &dce_v10_0_set_vga_render_state,
3738 .bandwidth_update = &dce_v10_0_bandwidth_update,
3739 .vblank_get_counter = &dce_v10_0_vblank_get_counter,
3740 .vblank_wait = &dce_v10_0_vblank_wait,
3741 .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
3742 .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
3743 .hpd_sense = &dce_v10_0_hpd_sense,
3744 .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
3745 .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
3746 .page_flip = &dce_v10_0_page_flip,
3747 .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
3748 .add_encoder = &dce_v10_0_encoder_add,
3749 .add_connector = &amdgpu_connector_add,
3750 .stop_mc_access = &dce_v10_0_stop_mc_access,
3751 .resume_mc_access = &dce_v10_0_resume_mc_access,
3754 static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
3756 if (adev->mode_info.funcs == NULL)
3757 adev->mode_info.funcs = &dce_v10_0_display_funcs;
3760 static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
3761 .set = dce_v10_0_set_crtc_irq_state,
3762 .process = dce_v10_0_crtc_irq,
3765 static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
3766 .set = dce_v10_0_set_pageflip_irq_state,
3767 .process = dce_v10_0_pageflip_irq,
3770 static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
3771 .set = dce_v10_0_set_hpd_irq_state,
3772 .process = dce_v10_0_hpd_irq,
3775 static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
3777 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
3778 adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
3780 adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
3781 adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
3783 adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
3784 adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
3787 const struct amdgpu_ip_block_version dce_v10_0_ip_block =
3789 .type = AMD_IP_BLOCK_TYPE_DCE,
3793 .funcs = &dce_v10_0_ip_funcs,
3796 const struct amdgpu_ip_block_version dce_v10_1_ip_block =
3798 .type = AMD_IP_BLOCK_TYPE_DCE,
3802 .funcs = &dce_v10_0_ip_funcs,