]> git.karo-electronics.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/amd/amdgpu/si_dpm.c
cpufreq: intel_pstate: Add support for Gemini Lake
[karo-tx-linux.git] / drivers / gpu / drm / amd / amdgpu / si_dpm.c
1 /*
2  * Copyright 2013 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23
24 #include "drmP.h"
25 #include "amdgpu.h"
26 #include "amdgpu_pm.h"
27 #include "amdgpu_dpm.h"
28 #include "amdgpu_atombios.h"
29 #include "sid.h"
30 #include "r600_dpm.h"
31 #include "si_dpm.h"
32 #include "atom.h"
33 #include "../include/pptable.h"
34 #include <linux/math64.h>
35 #include <linux/seq_file.h>
36 #include <linux/firmware.h>
37
38 #define MC_CG_ARB_FREQ_F0           0x0a
39 #define MC_CG_ARB_FREQ_F1           0x0b
40 #define MC_CG_ARB_FREQ_F2           0x0c
41 #define MC_CG_ARB_FREQ_F3           0x0d
42
43 #define SMC_RAM_END                 0x20000
44
45 #define SCLK_MIN_DEEPSLEEP_FREQ     1350
46
47
48 /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
49 #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
50 #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
51 #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
52 #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
53 #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
54 #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
55
56 #define BIOS_SCRATCH_4                                    0x5cd
57
58 MODULE_FIRMWARE("radeon/tahiti_smc.bin");
59 MODULE_FIRMWARE("radeon/pitcairn_smc.bin");
60 MODULE_FIRMWARE("radeon/pitcairn_k_smc.bin");
61 MODULE_FIRMWARE("radeon/verde_smc.bin");
62 MODULE_FIRMWARE("radeon/verde_k_smc.bin");
63 MODULE_FIRMWARE("radeon/oland_smc.bin");
64 MODULE_FIRMWARE("radeon/oland_k_smc.bin");
65 MODULE_FIRMWARE("radeon/hainan_smc.bin");
66 MODULE_FIRMWARE("radeon/hainan_k_smc.bin");
67 MODULE_FIRMWARE("radeon/banks_k_2_smc.bin");
68
69 union power_info {
70         struct _ATOM_POWERPLAY_INFO info;
71         struct _ATOM_POWERPLAY_INFO_V2 info_2;
72         struct _ATOM_POWERPLAY_INFO_V3 info_3;
73         struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
74         struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
75         struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
76         struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
77         struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
78 };
79
80 union fan_info {
81         struct _ATOM_PPLIB_FANTABLE fan;
82         struct _ATOM_PPLIB_FANTABLE2 fan2;
83         struct _ATOM_PPLIB_FANTABLE3 fan3;
84 };
85
86 union pplib_clock_info {
87         struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
88         struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
89         struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
90         struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
91         struct _ATOM_PPLIB_SI_CLOCK_INFO si;
92 };
93
94 static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
95 {
96         R600_UTC_DFLT_00,
97         R600_UTC_DFLT_01,
98         R600_UTC_DFLT_02,
99         R600_UTC_DFLT_03,
100         R600_UTC_DFLT_04,
101         R600_UTC_DFLT_05,
102         R600_UTC_DFLT_06,
103         R600_UTC_DFLT_07,
104         R600_UTC_DFLT_08,
105         R600_UTC_DFLT_09,
106         R600_UTC_DFLT_10,
107         R600_UTC_DFLT_11,
108         R600_UTC_DFLT_12,
109         R600_UTC_DFLT_13,
110         R600_UTC_DFLT_14,
111 };
112
113 static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
114 {
115         R600_DTC_DFLT_00,
116         R600_DTC_DFLT_01,
117         R600_DTC_DFLT_02,
118         R600_DTC_DFLT_03,
119         R600_DTC_DFLT_04,
120         R600_DTC_DFLT_05,
121         R600_DTC_DFLT_06,
122         R600_DTC_DFLT_07,
123         R600_DTC_DFLT_08,
124         R600_DTC_DFLT_09,
125         R600_DTC_DFLT_10,
126         R600_DTC_DFLT_11,
127         R600_DTC_DFLT_12,
128         R600_DTC_DFLT_13,
129         R600_DTC_DFLT_14,
130 };
131
132 static const struct si_cac_config_reg cac_weights_tahiti[] =
133 {
134         { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
135         { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
136         { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
137         { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
138         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
139         { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
140         { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
141         { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
142         { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
143         { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
144         { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
145         { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
146         { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
147         { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
148         { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
149         { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
150         { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
151         { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
152         { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
153         { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
154         { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
155         { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
156         { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
157         { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
158         { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
159         { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
160         { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
161         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
162         { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
163         { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
164         { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
165         { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
166         { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
167         { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
168         { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
169         { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
170         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
171         { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
172         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
173         { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
174         { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
175         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
176         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
177         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
178         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
179         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
180         { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
181         { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
182         { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
183         { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
184         { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
185         { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
186         { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
187         { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
188         { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
189         { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
190         { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
191         { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
192         { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
193         { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
194         { 0xFFFFFFFF }
195 };
196
197 static const struct si_cac_config_reg lcac_tahiti[] =
198 {
199         { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
200         { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
201         { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
202         { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
203         { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
204         { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
205         { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
206         { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
207         { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
208         { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
209         { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
210         { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
211         { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
212         { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
213         { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
214         { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
215         { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
216         { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
217         { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
218         { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
219         { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
220         { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
221         { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
222         { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
223         { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
224         { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
225         { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
226         { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
227         { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
228         { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
229         { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
230         { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
231         { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
232         { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
233         { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
234         { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
235         { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
236         { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
237         { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
238         { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
239         { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
240         { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
241         { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
242         { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
243         { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
244         { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
245         { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
246         { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
247         { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
248         { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
249         { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
250         { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
251         { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
252         { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
253         { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
254         { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
255         { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
256         { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
257         { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
258         { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
259         { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
260         { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
261         { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
262         { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
263         { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
264         { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
265         { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
266         { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
267         { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
268         { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
269         { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
270         { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
271         { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
272         { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
273         { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
274         { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
275         { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
276         { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
277         { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
278         { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
279         { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
280         { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
281         { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
282         { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
283         { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
284         { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
285         { 0xFFFFFFFF }
286
287 };
288
289 static const struct si_cac_config_reg cac_override_tahiti[] =
290 {
291         { 0xFFFFFFFF }
292 };
293
294 static const struct si_powertune_data powertune_data_tahiti =
295 {
296         ((1 << 16) | 27027),
297         6,
298         0,
299         4,
300         95,
301         {
302                 0UL,
303                 0UL,
304                 4521550UL,
305                 309631529UL,
306                 -1270850L,
307                 4513710L,
308                 40
309         },
310         595000000UL,
311         12,
312         {
313                 0,
314                 0,
315                 0,
316                 0,
317                 0,
318                 0,
319                 0,
320                 0
321         },
322         true
323 };
324
325 static const struct si_dte_data dte_data_tahiti =
326 {
327         { 1159409, 0, 0, 0, 0 },
328         { 777, 0, 0, 0, 0 },
329         2,
330         54000,
331         127000,
332         25,
333         2,
334         10,
335         13,
336         { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
337         { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
338         { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
339         85,
340         false
341 };
342
343 #if 0
344 static const struct si_dte_data dte_data_tahiti_le =
345 {
346         { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
347         { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
348         0x5,
349         0xAFC8,
350         0x64,
351         0x32,
352         1,
353         0,
354         0x10,
355         { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
356         { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
357         { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
358         85,
359         true
360 };
361 #endif
362
363 static const struct si_dte_data dte_data_tahiti_pro =
364 {
365         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
366         { 0x0, 0x0, 0x0, 0x0, 0x0 },
367         5,
368         45000,
369         100,
370         0xA,
371         1,
372         0,
373         0x10,
374         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
375         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
376         { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
377         90,
378         true
379 };
380
381 static const struct si_dte_data dte_data_new_zealand =
382 {
383         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
384         { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
385         0x5,
386         0xAFC8,
387         0x69,
388         0x32,
389         1,
390         0,
391         0x10,
392         { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
393         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
394         { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
395         85,
396         true
397 };
398
399 static const struct si_dte_data dte_data_aruba_pro =
400 {
401         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
402         { 0x0, 0x0, 0x0, 0x0, 0x0 },
403         5,
404         45000,
405         100,
406         0xA,
407         1,
408         0,
409         0x10,
410         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
411         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
412         { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
413         90,
414         true
415 };
416
417 static const struct si_dte_data dte_data_malta =
418 {
419         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
420         { 0x0, 0x0, 0x0, 0x0, 0x0 },
421         5,
422         45000,
423         100,
424         0xA,
425         1,
426         0,
427         0x10,
428         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
429         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
430         { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
431         90,
432         true
433 };
434
435 static const struct si_cac_config_reg cac_weights_pitcairn[] =
436 {
437         { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
438         { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
439         { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
440         { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
441         { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
442         { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
443         { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
444         { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
445         { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
446         { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
447         { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
448         { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
449         { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
450         { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
451         { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
452         { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
453         { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
454         { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
455         { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
456         { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
457         { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
458         { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
459         { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
460         { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
461         { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
462         { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
463         { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
464         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
465         { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
466         { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
467         { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
468         { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
469         { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
470         { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
471         { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
472         { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
473         { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
474         { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
475         { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
476         { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
477         { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
478         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
479         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
480         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
481         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
482         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
483         { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
484         { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
485         { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
486         { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
487         { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
488         { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
489         { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
490         { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
491         { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
492         { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
493         { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
494         { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
495         { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
496         { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
497         { 0xFFFFFFFF }
498 };
499
500 static const struct si_cac_config_reg lcac_pitcairn[] =
501 {
502         { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
503         { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
504         { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
505         { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
506         { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
507         { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
508         { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
509         { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
510         { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
511         { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
512         { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
513         { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
514         { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
515         { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
516         { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
517         { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
518         { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
519         { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
520         { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
521         { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
522         { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
523         { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
524         { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
525         { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
526         { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
527         { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
528         { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
529         { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
530         { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
531         { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
532         { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
533         { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
534         { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
535         { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
536         { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
537         { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
538         { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
539         { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
540         { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
541         { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
542         { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
543         { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
544         { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
545         { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
546         { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
547         { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
548         { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
549         { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
550         { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
551         { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
552         { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
553         { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
554         { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
555         { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
556         { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
557         { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
558         { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
559         { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
560         { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
561         { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
562         { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
563         { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
564         { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
565         { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
566         { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
567         { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
568         { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
569         { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
570         { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
571         { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
572         { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
573         { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
574         { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
575         { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
576         { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
577         { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
578         { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
579         { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
580         { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
581         { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
582         { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
583         { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
584         { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
585         { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
586         { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
587         { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
588         { 0xFFFFFFFF }
589 };
590
591 static const struct si_cac_config_reg cac_override_pitcairn[] =
592 {
593     { 0xFFFFFFFF }
594 };
595
596 static const struct si_powertune_data powertune_data_pitcairn =
597 {
598         ((1 << 16) | 27027),
599         5,
600         0,
601         6,
602         100,
603         {
604                 51600000UL,
605                 1800000UL,
606                 7194395UL,
607                 309631529UL,
608                 -1270850L,
609                 4513710L,
610                 100
611         },
612         117830498UL,
613         12,
614         {
615                 0,
616                 0,
617                 0,
618                 0,
619                 0,
620                 0,
621                 0,
622                 0
623         },
624         true
625 };
626
627 static const struct si_dte_data dte_data_pitcairn =
628 {
629         { 0, 0, 0, 0, 0 },
630         { 0, 0, 0, 0, 0 },
631         0,
632         0,
633         0,
634         0,
635         0,
636         0,
637         0,
638         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
639         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
640         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
641         0,
642         false
643 };
644
645 static const struct si_dte_data dte_data_curacao_xt =
646 {
647         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
648         { 0x0, 0x0, 0x0, 0x0, 0x0 },
649         5,
650         45000,
651         100,
652         0xA,
653         1,
654         0,
655         0x10,
656         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
657         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
658         { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
659         90,
660         true
661 };
662
663 static const struct si_dte_data dte_data_curacao_pro =
664 {
665         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
666         { 0x0, 0x0, 0x0, 0x0, 0x0 },
667         5,
668         45000,
669         100,
670         0xA,
671         1,
672         0,
673         0x10,
674         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
675         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
676         { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
677         90,
678         true
679 };
680
681 static const struct si_dte_data dte_data_neptune_xt =
682 {
683         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
684         { 0x0, 0x0, 0x0, 0x0, 0x0 },
685         5,
686         45000,
687         100,
688         0xA,
689         1,
690         0,
691         0x10,
692         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
693         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
694         { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
695         90,
696         true
697 };
698
699 static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
700 {
701         { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
702         { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
703         { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
704         { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
705         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
706         { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
707         { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
708         { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
709         { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
710         { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
711         { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
712         { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
713         { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
714         { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715         { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
716         { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
717         { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
718         { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
719         { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
720         { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
721         { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
722         { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
723         { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
724         { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
725         { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
726         { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
727         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
728         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
729         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
730         { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
731         { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
732         { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
733         { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
734         { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
735         { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
736         { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
737         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
738         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
739         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
740         { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
741         { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
742         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
743         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
744         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
745         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
746         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
747         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
748         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
749         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
750         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
751         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
752         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
753         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
754         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
755         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
756         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
757         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
758         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
759         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
760         { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
761         { 0xFFFFFFFF }
762 };
763
764 static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
765 {
766         { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
767         { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
768         { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
769         { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
770         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
771         { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
772         { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
773         { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
774         { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
775         { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
776         { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
777         { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
778         { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
779         { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780         { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
781         { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
782         { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
783         { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
784         { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
785         { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
786         { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
787         { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
788         { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
789         { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
790         { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
791         { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
792         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
793         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
794         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
795         { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
796         { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
797         { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
798         { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
799         { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
800         { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
801         { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
802         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
803         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
804         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
805         { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
806         { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
807         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
808         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
809         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
810         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
811         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
812         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
813         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
814         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
815         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
816         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
817         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
818         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
819         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
820         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
821         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
822         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
823         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
824         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
825         { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
826         { 0xFFFFFFFF }
827 };
828
829 static const struct si_cac_config_reg cac_weights_heathrow[] =
830 {
831         { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
832         { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
833         { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
834         { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
835         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
836         { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
837         { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
838         { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
839         { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
840         { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
841         { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
842         { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
843         { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
844         { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845         { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
846         { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
847         { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
848         { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
849         { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
850         { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
851         { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
852         { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
853         { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
854         { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
855         { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
856         { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
857         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
858         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
859         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
860         { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
861         { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
862         { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
863         { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
864         { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
865         { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
866         { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
867         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
868         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
869         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
870         { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
871         { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
872         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
873         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
874         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
875         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
876         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
877         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
878         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
879         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
880         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
881         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
882         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
883         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
884         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
885         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
886         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
887         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
888         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
889         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
890         { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
891         { 0xFFFFFFFF }
892 };
893
894 static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
895 {
896         { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
897         { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
898         { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
899         { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
900         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
901         { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
902         { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
903         { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
904         { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
905         { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
906         { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
907         { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
908         { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
909         { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910         { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
911         { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
912         { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
913         { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
914         { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
915         { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
916         { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
917         { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
918         { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
919         { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
920         { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
921         { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
922         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
923         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
924         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
925         { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
926         { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
927         { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
928         { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
929         { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
930         { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
931         { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
932         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
933         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
934         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
935         { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
936         { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
937         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
938         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
939         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
940         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
941         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
942         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
943         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
944         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
945         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
946         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
947         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
948         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
949         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
950         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
951         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
952         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
953         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
954         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
955         { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
956         { 0xFFFFFFFF }
957 };
958
959 static const struct si_cac_config_reg cac_weights_cape_verde[] =
960 {
961         { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
962         { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
963         { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
964         { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
965         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
966         { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
967         { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
968         { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
969         { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
970         { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
971         { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
972         { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
973         { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
974         { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
975         { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
976         { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
977         { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
978         { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
979         { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
980         { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
981         { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
982         { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
983         { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
984         { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
985         { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
986         { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
987         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
988         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
989         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
990         { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
991         { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
992         { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
993         { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
994         { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
995         { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
996         { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
997         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
998         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
999         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1000         { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1001         { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1002         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1003         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1004         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1005         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1006         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1007         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1008         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1009         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1010         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1011         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1012         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1013         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1014         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1015         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1016         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1017         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1018         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1019         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1020         { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1021         { 0xFFFFFFFF }
1022 };
1023
1024 static const struct si_cac_config_reg lcac_cape_verde[] =
1025 {
1026         { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1027         { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1028         { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1029         { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1030         { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1031         { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1032         { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1033         { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1034         { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1035         { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1036         { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1037         { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1038         { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1039         { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1040         { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1041         { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1042         { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1043         { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1044         { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
1045         { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1046         { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1047         { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1048         { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1049         { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1050         { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1051         { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1052         { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1053         { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1054         { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1055         { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1056         { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1057         { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1058         { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1059         { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1060         { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1061         { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1062         { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1063         { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1064         { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1065         { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1066         { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1067         { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1068         { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1069         { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1070         { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1071         { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1072         { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1073         { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1074         { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1075         { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1076         { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1077         { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1078         { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1079         { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1080         { 0xFFFFFFFF }
1081 };
1082
1083 static const struct si_cac_config_reg cac_override_cape_verde[] =
1084 {
1085     { 0xFFFFFFFF }
1086 };
1087
1088 static const struct si_powertune_data powertune_data_cape_verde =
1089 {
1090         ((1 << 16) | 0x6993),
1091         5,
1092         0,
1093         7,
1094         105,
1095         {
1096                 0UL,
1097                 0UL,
1098                 7194395UL,
1099                 309631529UL,
1100                 -1270850L,
1101                 4513710L,
1102                 100
1103         },
1104         117830498UL,
1105         12,
1106         {
1107                 0,
1108                 0,
1109                 0,
1110                 0,
1111                 0,
1112                 0,
1113                 0,
1114                 0
1115         },
1116         true
1117 };
1118
1119 static const struct si_dte_data dte_data_cape_verde =
1120 {
1121         { 0, 0, 0, 0, 0 },
1122         { 0, 0, 0, 0, 0 },
1123         0,
1124         0,
1125         0,
1126         0,
1127         0,
1128         0,
1129         0,
1130         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1131         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1132         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1133         0,
1134         false
1135 };
1136
1137 static const struct si_dte_data dte_data_venus_xtx =
1138 {
1139         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1140         { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1141         5,
1142         55000,
1143         0x69,
1144         0xA,
1145         1,
1146         0,
1147         0x3,
1148         { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1149         { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1150         { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1151         90,
1152         true
1153 };
1154
1155 static const struct si_dte_data dte_data_venus_xt =
1156 {
1157         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1158         { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1159         5,
1160         55000,
1161         0x69,
1162         0xA,
1163         1,
1164         0,
1165         0x3,
1166         { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1167         { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1168         { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1169         90,
1170         true
1171 };
1172
1173 static const struct si_dte_data dte_data_venus_pro =
1174 {
1175         {  0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1176         { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1177         5,
1178         55000,
1179         0x69,
1180         0xA,
1181         1,
1182         0,
1183         0x3,
1184         { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1185         { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1186         { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1187         90,
1188         true
1189 };
1190
1191 static const struct si_cac_config_reg cac_weights_oland[] =
1192 {
1193         { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1194         { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1195         { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1196         { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1197         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1198         { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1199         { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1200         { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1201         { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1202         { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1203         { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1204         { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1205         { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1206         { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1207         { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1208         { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1209         { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1210         { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1211         { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1212         { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1213         { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1214         { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1215         { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1216         { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1217         { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1218         { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1219         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1220         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1222         { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1223         { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1224         { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1225         { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1226         { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1227         { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1228         { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1229         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1230         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1231         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1232         { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1233         { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1234         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1235         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1236         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1237         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1238         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1239         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1240         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1241         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1242         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1243         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1244         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1245         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1246         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1247         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1248         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1249         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1250         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1251         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1252         { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1253         { 0xFFFFFFFF }
1254 };
1255
1256 static const struct si_cac_config_reg cac_weights_mars_pro[] =
1257 {
1258         { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1259         { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1260         { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1261         { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1262         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1263         { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1264         { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1265         { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1266         { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1267         { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1268         { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1269         { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1270         { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1271         { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1272         { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1273         { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1274         { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1275         { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1276         { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1277         { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1278         { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1279         { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1280         { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1281         { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1282         { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1283         { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1284         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1285         { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1286         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1287         { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1288         { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1289         { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1290         { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1291         { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1292         { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1293         { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1294         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1295         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1296         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1297         { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1298         { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1299         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1300         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1301         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1302         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1303         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1304         { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1305         { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1306         { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1307         { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1308         { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1309         { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1310         { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1311         { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1312         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1313         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1314         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1315         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1316         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1317         { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1318         { 0xFFFFFFFF }
1319 };
1320
1321 static const struct si_cac_config_reg cac_weights_mars_xt[] =
1322 {
1323         { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1324         { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1325         { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1326         { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1327         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1328         { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1329         { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1330         { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1331         { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1332         { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1333         { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1334         { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1335         { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1336         { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1337         { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1338         { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1339         { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1340         { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1341         { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1342         { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1343         { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1344         { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1345         { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1346         { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1347         { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1348         { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1349         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1350         { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1351         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1352         { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1353         { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1354         { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1355         { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1356         { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1357         { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1358         { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1359         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1360         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1361         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1362         { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1363         { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1364         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1365         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1366         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1367         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1368         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1369         { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1370         { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1371         { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1372         { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1373         { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1374         { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1375         { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1376         { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1377         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1378         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1379         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1380         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1381         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1382         { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1383         { 0xFFFFFFFF }
1384 };
1385
1386 static const struct si_cac_config_reg cac_weights_oland_pro[] =
1387 {
1388         { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1389         { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1390         { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1391         { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1392         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1393         { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1394         { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1395         { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1396         { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1397         { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1398         { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1399         { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1400         { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1401         { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1402         { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1403         { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1404         { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1405         { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1406         { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1407         { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1408         { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1409         { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1410         { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1411         { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1412         { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1413         { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1414         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1415         { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1416         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1417         { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1418         { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1419         { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1420         { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1421         { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1422         { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1423         { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1424         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1425         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1426         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1427         { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1428         { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1429         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1430         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1431         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1432         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1433         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1434         { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1435         { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1436         { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1437         { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1438         { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1439         { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1440         { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1441         { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1442         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1443         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1444         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1445         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1446         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1447         { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1448         { 0xFFFFFFFF }
1449 };
1450
1451 static const struct si_cac_config_reg cac_weights_oland_xt[] =
1452 {
1453         { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1454         { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1455         { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1456         { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1457         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1458         { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1459         { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1460         { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1461         { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1462         { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1463         { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1464         { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1465         { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1466         { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1467         { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1468         { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1469         { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1470         { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1471         { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1472         { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1473         { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1474         { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1475         { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1476         { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1477         { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1478         { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1479         { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1480         { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1481         { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482         { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1483         { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1484         { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1485         { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1486         { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1487         { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1488         { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1489         { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1490         { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1491         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1492         { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1493         { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1494         { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1495         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1496         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1497         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1498         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1499         { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1500         { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1501         { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1502         { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1503         { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1504         { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1505         { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1506         { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1507         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1508         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1509         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1510         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1511         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1512         { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1513         { 0xFFFFFFFF }
1514 };
1515
1516 static const struct si_cac_config_reg lcac_oland[] =
1517 {
1518         { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1519         { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1520         { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1521         { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1522         { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1523         { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1524         { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1525         { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1526         { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1527         { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1528         { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1529         { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1530         { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1531         { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1532         { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1533         { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1534         { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1535         { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1536         { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1537         { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1538         { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1539         { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1540         { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1541         { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1542         { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1543         { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1544         { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1545         { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1546         { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1547         { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1548         { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1549         { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1550         { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1551         { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1552         { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1553         { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1554         { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1555         { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1556         { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1557         { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1558         { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1559         { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1560         { 0xFFFFFFFF }
1561 };
1562
1563 static const struct si_cac_config_reg lcac_mars_pro[] =
1564 {
1565         { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1566         { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1567         { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1568         { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1569         { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1570         { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1571         { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1572         { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1573         { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1574         { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1575         { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1576         { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1577         { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1578         { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1579         { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1580         { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1581         { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1582         { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1583         { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1584         { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1585         { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1586         { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1587         { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1588         { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1589         { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1590         { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1591         { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1592         { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1593         { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1594         { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1595         { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1596         { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1597         { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1598         { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1599         { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1600         { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1601         { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1602         { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1603         { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1604         { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1605         { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1606         { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1607         { 0xFFFFFFFF }
1608 };
1609
1610 static const struct si_cac_config_reg cac_override_oland[] =
1611 {
1612         { 0xFFFFFFFF }
1613 };
1614
1615 static const struct si_powertune_data powertune_data_oland =
1616 {
1617         ((1 << 16) | 0x6993),
1618         5,
1619         0,
1620         7,
1621         105,
1622         {
1623                 0UL,
1624                 0UL,
1625                 7194395UL,
1626                 309631529UL,
1627                 -1270850L,
1628                 4513710L,
1629                 100
1630         },
1631         117830498UL,
1632         12,
1633         {
1634                 0,
1635                 0,
1636                 0,
1637                 0,
1638                 0,
1639                 0,
1640                 0,
1641                 0
1642         },
1643         true
1644 };
1645
1646 static const struct si_powertune_data powertune_data_mars_pro =
1647 {
1648         ((1 << 16) | 0x6993),
1649         5,
1650         0,
1651         7,
1652         105,
1653         {
1654                 0UL,
1655                 0UL,
1656                 7194395UL,
1657                 309631529UL,
1658                 -1270850L,
1659                 4513710L,
1660                 100
1661         },
1662         117830498UL,
1663         12,
1664         {
1665                 0,
1666                 0,
1667                 0,
1668                 0,
1669                 0,
1670                 0,
1671                 0,
1672                 0
1673         },
1674         true
1675 };
1676
1677 static const struct si_dte_data dte_data_oland =
1678 {
1679         { 0, 0, 0, 0, 0 },
1680         { 0, 0, 0, 0, 0 },
1681         0,
1682         0,
1683         0,
1684         0,
1685         0,
1686         0,
1687         0,
1688         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1689         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1690         { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1691         0,
1692         false
1693 };
1694
1695 static const struct si_dte_data dte_data_mars_pro =
1696 {
1697         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1698         { 0x0, 0x0, 0x0, 0x0, 0x0 },
1699         5,
1700         55000,
1701         105,
1702         0xA,
1703         1,
1704         0,
1705         0x10,
1706         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1707         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1708         { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1709         90,
1710         true
1711 };
1712
1713 static const struct si_dte_data dte_data_sun_xt =
1714 {
1715         { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1716         { 0x0, 0x0, 0x0, 0x0, 0x0 },
1717         5,
1718         55000,
1719         105,
1720         0xA,
1721         1,
1722         0,
1723         0x10,
1724         { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1725         { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1726         { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1727         90,
1728         true
1729 };
1730
1731
1732 static const struct si_cac_config_reg cac_weights_hainan[] =
1733 {
1734         { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1735         { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1736         { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1737         { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1738         { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1739         { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1740         { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1741         { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1742         { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1743         { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1744         { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1745         { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1746         { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1747         { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1748         { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1749         { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1750         { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1751         { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1752         { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1753         { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1754         { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1755         { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1756         { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1757         { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1758         { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1759         { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1760         { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1761         { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1762         { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1763         { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1764         { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1765         { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1766         { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1767         { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1768         { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1769         { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1770         { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1771         { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1772         { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1773         { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1774         { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1775         { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1776         { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1777         { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1778         { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1779         { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1780         { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1781         { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1782         { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1783         { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1784         { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1785         { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1786         { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1787         { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1788         { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1789         { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1790         { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1791         { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1792         { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1793         { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1794         { 0xFFFFFFFF }
1795 };
1796
1797 static const struct si_powertune_data powertune_data_hainan =
1798 {
1799         ((1 << 16) | 0x6993),
1800         5,
1801         0,
1802         9,
1803         105,
1804         {
1805                 0UL,
1806                 0UL,
1807                 7194395UL,
1808                 309631529UL,
1809                 -1270850L,
1810                 4513710L,
1811                 100
1812         },
1813         117830498UL,
1814         12,
1815         {
1816                 0,
1817                 0,
1818                 0,
1819                 0,
1820                 0,
1821                 0,
1822                 0,
1823                 0
1824         },
1825         true
1826 };
1827
1828 static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
1829 static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
1830 static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
1831 static struct  si_ps *si_get_ps(struct amdgpu_ps *rps);
1832
1833 static int si_populate_voltage_value(struct amdgpu_device *adev,
1834                                      const struct atom_voltage_table *table,
1835                                      u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1836 static int si_get_std_voltage_value(struct amdgpu_device *adev,
1837                                     SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1838                                     u16 *std_voltage);
1839 static int si_write_smc_soft_register(struct amdgpu_device *adev,
1840                                       u16 reg_offset, u32 value);
1841 static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
1842                                          struct rv7xx_pl *pl,
1843                                          SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1844 static int si_calculate_sclk_params(struct amdgpu_device *adev,
1845                                     u32 engine_clock,
1846                                     SISLANDS_SMC_SCLK_VALUE *sclk);
1847
1848 static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
1849 static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
1850 static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev);
1851 static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
1852
1853 static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
1854 {
1855         struct si_power_info *pi = adev->pm.dpm.priv;
1856         return pi;
1857 }
1858
1859 static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1860                                                      u16 v, s32 t, u32 ileakage, u32 *leakage)
1861 {
1862         s64 kt, kv, leakage_w, i_leakage, vddc;
1863         s64 temperature, t_slope, t_intercept, av, bv, t_ref;
1864         s64 tmp;
1865
1866         i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1867         vddc = div64_s64(drm_int2fixp(v), 1000);
1868         temperature = div64_s64(drm_int2fixp(t), 1000);
1869
1870         t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1871         t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1872         av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1873         bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1874         t_ref = drm_int2fixp(coeff->t_ref);
1875
1876         tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1877         kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1878         kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
1879         kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1880
1881         leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1882
1883         *leakage = drm_fixp2int(leakage_w * 1000);
1884 }
1885
1886 static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
1887                                              const struct ni_leakage_coeffients *coeff,
1888                                              u16 v,
1889                                              s32 t,
1890                                              u32 i_leakage,
1891                                              u32 *leakage)
1892 {
1893         si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1894 }
1895
1896 static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1897                                                const u32 fixed_kt, u16 v,
1898                                                u32 ileakage, u32 *leakage)
1899 {
1900         s64 kt, kv, leakage_w, i_leakage, vddc;
1901
1902         i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1903         vddc = div64_s64(drm_int2fixp(v), 1000);
1904
1905         kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1906         kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1907                           drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1908
1909         leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1910
1911         *leakage = drm_fixp2int(leakage_w * 1000);
1912 }
1913
1914 static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
1915                                        const struct ni_leakage_coeffients *coeff,
1916                                        const u32 fixed_kt,
1917                                        u16 v,
1918                                        u32 i_leakage,
1919                                        u32 *leakage)
1920 {
1921         si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1922 }
1923
1924
1925 static void si_update_dte_from_pl2(struct amdgpu_device *adev,
1926                                    struct si_dte_data *dte_data)
1927 {
1928         u32 p_limit1 = adev->pm.dpm.tdp_limit;
1929         u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
1930         u32 k = dte_data->k;
1931         u32 t_max = dte_data->max_t;
1932         u32 t_split[5] = { 10, 15, 20, 25, 30 };
1933         u32 t_0 = dte_data->t0;
1934         u32 i;
1935
1936         if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1937                 dte_data->tdep_count = 3;
1938
1939                 for (i = 0; i < k; i++) {
1940                         dte_data->r[i] =
1941                                 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1942                                 (p_limit2  * (u32)100);
1943                 }
1944
1945                 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1946
1947                 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1948                         dte_data->tdep_r[i] = dte_data->r[4];
1949                 }
1950         } else {
1951                 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1952         }
1953 }
1954
1955 static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
1956 {
1957         struct rv7xx_power_info *pi = adev->pm.dpm.priv;
1958
1959         return pi;
1960 }
1961
1962 static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
1963 {
1964         struct ni_power_info *pi = adev->pm.dpm.priv;
1965
1966         return pi;
1967 }
1968
1969 static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
1970 {
1971         struct  si_ps *ps = aps->ps_priv;
1972
1973         return ps;
1974 }
1975
1976 static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
1977 {
1978         struct ni_power_info *ni_pi = ni_get_pi(adev);
1979         struct si_power_info *si_pi = si_get_pi(adev);
1980         bool update_dte_from_pl2 = false;
1981
1982         if (adev->asic_type == CHIP_TAHITI) {
1983                 si_pi->cac_weights = cac_weights_tahiti;
1984                 si_pi->lcac_config = lcac_tahiti;
1985                 si_pi->cac_override = cac_override_tahiti;
1986                 si_pi->powertune_data = &powertune_data_tahiti;
1987                 si_pi->dte_data = dte_data_tahiti;
1988
1989                 switch (adev->pdev->device) {
1990                 case 0x6798:
1991                         si_pi->dte_data.enable_dte_by_default = true;
1992                         break;
1993                 case 0x6799:
1994                         si_pi->dte_data = dte_data_new_zealand;
1995                         break;
1996                 case 0x6790:
1997                 case 0x6791:
1998                 case 0x6792:
1999                 case 0x679E:
2000                         si_pi->dte_data = dte_data_aruba_pro;
2001                         update_dte_from_pl2 = true;
2002                         break;
2003                 case 0x679B:
2004                         si_pi->dte_data = dte_data_malta;
2005                         update_dte_from_pl2 = true;
2006                         break;
2007                 case 0x679A:
2008                         si_pi->dte_data = dte_data_tahiti_pro;
2009                         update_dte_from_pl2 = true;
2010                         break;
2011                 default:
2012                         if (si_pi->dte_data.enable_dte_by_default == true)
2013                                 DRM_ERROR("DTE is not enabled!\n");
2014                         break;
2015                 }
2016         } else if (adev->asic_type == CHIP_PITCAIRN) {
2017                 si_pi->cac_weights = cac_weights_pitcairn;
2018                 si_pi->lcac_config = lcac_pitcairn;
2019                 si_pi->cac_override = cac_override_pitcairn;
2020                 si_pi->powertune_data = &powertune_data_pitcairn;
2021
2022                 switch (adev->pdev->device) {
2023                 case 0x6810:
2024                 case 0x6818:
2025                         si_pi->dte_data = dte_data_curacao_xt;
2026                         update_dte_from_pl2 = true;
2027                         break;
2028                 case 0x6819:
2029                 case 0x6811:
2030                         si_pi->dte_data = dte_data_curacao_pro;
2031                         update_dte_from_pl2 = true;
2032                         break;
2033                 case 0x6800:
2034                 case 0x6806:
2035                         si_pi->dte_data = dte_data_neptune_xt;
2036                         update_dte_from_pl2 = true;
2037                         break;
2038                 default:
2039                         si_pi->dte_data = dte_data_pitcairn;
2040                         break;
2041                 }
2042         } else if (adev->asic_type == CHIP_VERDE) {
2043                 si_pi->lcac_config = lcac_cape_verde;
2044                 si_pi->cac_override = cac_override_cape_verde;
2045                 si_pi->powertune_data = &powertune_data_cape_verde;
2046
2047                 switch (adev->pdev->device) {
2048                 case 0x683B:
2049                 case 0x683F:
2050                 case 0x6829:
2051                 case 0x6835:
2052                         si_pi->cac_weights = cac_weights_cape_verde_pro;
2053                         si_pi->dte_data = dte_data_cape_verde;
2054                         break;
2055                 case 0x682C:
2056                         si_pi->cac_weights = cac_weights_cape_verde_pro;
2057                         si_pi->dte_data = dte_data_sun_xt;
2058                         break;
2059                 case 0x6825:
2060                 case 0x6827:
2061                         si_pi->cac_weights = cac_weights_heathrow;
2062                         si_pi->dte_data = dte_data_cape_verde;
2063                         break;
2064                 case 0x6824:
2065                 case 0x682D:
2066                         si_pi->cac_weights = cac_weights_chelsea_xt;
2067                         si_pi->dte_data = dte_data_cape_verde;
2068                         break;
2069                 case 0x682F:
2070                         si_pi->cac_weights = cac_weights_chelsea_pro;
2071                         si_pi->dte_data = dte_data_cape_verde;
2072                         break;
2073                 case 0x6820:
2074                         si_pi->cac_weights = cac_weights_heathrow;
2075                         si_pi->dte_data = dte_data_venus_xtx;
2076                         break;
2077                 case 0x6821:
2078                         si_pi->cac_weights = cac_weights_heathrow;
2079                         si_pi->dte_data = dte_data_venus_xt;
2080                         break;
2081                 case 0x6823:
2082                 case 0x682B:
2083                 case 0x6822:
2084                 case 0x682A:
2085                         si_pi->cac_weights = cac_weights_chelsea_pro;
2086                         si_pi->dte_data = dte_data_venus_pro;
2087                         break;
2088                 default:
2089                         si_pi->cac_weights = cac_weights_cape_verde;
2090                         si_pi->dte_data = dte_data_cape_verde;
2091                         break;
2092                 }
2093         } else if (adev->asic_type == CHIP_OLAND) {
2094                 si_pi->lcac_config = lcac_mars_pro;
2095                 si_pi->cac_override = cac_override_oland;
2096                 si_pi->powertune_data = &powertune_data_mars_pro;
2097                 si_pi->dte_data = dte_data_mars_pro;
2098
2099                 switch (adev->pdev->device) {
2100                 case 0x6601:
2101                 case 0x6621:
2102                 case 0x6603:
2103                 case 0x6605:
2104                         si_pi->cac_weights = cac_weights_mars_pro;
2105                         update_dte_from_pl2 = true;
2106                         break;
2107                 case 0x6600:
2108                 case 0x6606:
2109                 case 0x6620:
2110                 case 0x6604:
2111                         si_pi->cac_weights = cac_weights_mars_xt;
2112                         update_dte_from_pl2 = true;
2113                         break;
2114                 case 0x6611:
2115                 case 0x6613:
2116                 case 0x6608:
2117                         si_pi->cac_weights = cac_weights_oland_pro;
2118                         update_dte_from_pl2 = true;
2119                         break;
2120                 case 0x6610:
2121                         si_pi->cac_weights = cac_weights_oland_xt;
2122                         update_dte_from_pl2 = true;
2123                         break;
2124                 default:
2125                         si_pi->cac_weights = cac_weights_oland;
2126                         si_pi->lcac_config = lcac_oland;
2127                         si_pi->cac_override = cac_override_oland;
2128                         si_pi->powertune_data = &powertune_data_oland;
2129                         si_pi->dte_data = dte_data_oland;
2130                         break;
2131                 }
2132         } else if (adev->asic_type == CHIP_HAINAN) {
2133                 si_pi->cac_weights = cac_weights_hainan;
2134                 si_pi->lcac_config = lcac_oland;
2135                 si_pi->cac_override = cac_override_oland;
2136                 si_pi->powertune_data = &powertune_data_hainan;
2137                 si_pi->dte_data = dte_data_sun_xt;
2138                 update_dte_from_pl2 = true;
2139         } else {
2140                 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2141                 return;
2142         }
2143
2144         ni_pi->enable_power_containment = false;
2145         ni_pi->enable_cac = false;
2146         ni_pi->enable_sq_ramping = false;
2147         si_pi->enable_dte = false;
2148
2149         if (si_pi->powertune_data->enable_powertune_by_default) {
2150                 ni_pi->enable_power_containment = true;
2151                 ni_pi->enable_cac = true;
2152                 if (si_pi->dte_data.enable_dte_by_default) {
2153                         si_pi->enable_dte = true;
2154                         if (update_dte_from_pl2)
2155                                 si_update_dte_from_pl2(adev, &si_pi->dte_data);
2156
2157                 }
2158                 ni_pi->enable_sq_ramping = true;
2159         }
2160
2161         ni_pi->driver_calculate_cac_leakage = true;
2162         ni_pi->cac_configuration_required = true;
2163
2164         if (ni_pi->cac_configuration_required) {
2165                 ni_pi->support_cac_long_term_average = true;
2166                 si_pi->dyn_powertune_data.l2_lta_window_size =
2167                         si_pi->powertune_data->l2_lta_window_size_default;
2168                 si_pi->dyn_powertune_data.lts_truncate =
2169                         si_pi->powertune_data->lts_truncate_default;
2170         } else {
2171                 ni_pi->support_cac_long_term_average = false;
2172                 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2173                 si_pi->dyn_powertune_data.lts_truncate = 0;
2174         }
2175
2176         si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2177 }
2178
2179 static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
2180 {
2181         return 1;
2182 }
2183
2184 static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
2185 {
2186         u32 xclk;
2187         u32 wintime;
2188         u32 cac_window;
2189         u32 cac_window_size;
2190
2191         xclk = amdgpu_asic_get_xclk(adev);
2192
2193         if (xclk == 0)
2194                 return 0;
2195
2196         cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2197         cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2198
2199         wintime = (cac_window_size * 100) / xclk;
2200
2201         return wintime;
2202 }
2203
2204 static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2205 {
2206         return power_in_watts;
2207 }
2208
2209 static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
2210                                             bool adjust_polarity,
2211                                             u32 tdp_adjustment,
2212                                             u32 *tdp_limit,
2213                                             u32 *near_tdp_limit)
2214 {
2215         u32 adjustment_delta, max_tdp_limit;
2216
2217         if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
2218                 return -EINVAL;
2219
2220         max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
2221
2222         if (adjust_polarity) {
2223                 *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2224                 *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
2225         } else {
2226                 *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
2227                 adjustment_delta  = adev->pm.dpm.tdp_limit - *tdp_limit;
2228                 if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
2229                         *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2230                 else
2231                         *near_tdp_limit = 0;
2232         }
2233
2234         if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2235                 return -EINVAL;
2236         if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2237                 return -EINVAL;
2238
2239         return 0;
2240 }
2241
2242 static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
2243                                       struct amdgpu_ps *amdgpu_state)
2244 {
2245         struct ni_power_info *ni_pi = ni_get_pi(adev);
2246         struct si_power_info *si_pi = si_get_pi(adev);
2247
2248         if (ni_pi->enable_power_containment) {
2249                 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2250                 PP_SIslands_PAPMParameters *papm_parm;
2251                 struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
2252                 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2253                 u32 tdp_limit;
2254                 u32 near_tdp_limit;
2255                 int ret;
2256
2257                 if (scaling_factor == 0)
2258                         return -EINVAL;
2259
2260                 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2261
2262                 ret = si_calculate_adjusted_tdp_limits(adev,
2263                                                        false, /* ??? */
2264                                                        adev->pm.dpm.tdp_adjustment,
2265                                                        &tdp_limit,
2266                                                        &near_tdp_limit);
2267                 if (ret)
2268                         return ret;
2269
2270                 smc_table->dpm2Params.TDPLimit =
2271                         cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2272                 smc_table->dpm2Params.NearTDPLimit =
2273                         cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2274                 smc_table->dpm2Params.SafePowerLimit =
2275                         cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2276
2277                 ret = amdgpu_si_copy_bytes_to_smc(adev,
2278                                                   (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2279                                                    offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2280                                                   (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2281                                                   sizeof(u32) * 3,
2282                                                   si_pi->sram_end);
2283                 if (ret)
2284                         return ret;
2285
2286                 if (si_pi->enable_ppm) {
2287                         papm_parm = &si_pi->papm_parm;
2288                         memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2289                         papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2290                         papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2291                         papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2292                         papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2293                         papm_parm->PlatformPowerLimit = 0xffffffff;
2294                         papm_parm->NearTDPLimitPAPM = 0xffffffff;
2295
2296                         ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
2297                                                           (u8 *)papm_parm,
2298                                                           sizeof(PP_SIslands_PAPMParameters),
2299                                                           si_pi->sram_end);
2300                         if (ret)
2301                                 return ret;
2302                 }
2303         }
2304         return 0;
2305 }
2306
2307 static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
2308                                         struct amdgpu_ps *amdgpu_state)
2309 {
2310         struct ni_power_info *ni_pi = ni_get_pi(adev);
2311         struct si_power_info *si_pi = si_get_pi(adev);
2312
2313         if (ni_pi->enable_power_containment) {
2314                 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2315                 u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
2316                 int ret;
2317
2318                 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2319
2320                 smc_table->dpm2Params.NearTDPLimit =
2321                         cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2322                 smc_table->dpm2Params.SafePowerLimit =
2323                         cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2324
2325                 ret = amdgpu_si_copy_bytes_to_smc(adev,
2326                                                   (si_pi->state_table_start +
2327                                                    offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2328                                                    offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2329                                                   (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2330                                                   sizeof(u32) * 2,
2331                                                   si_pi->sram_end);
2332                 if (ret)
2333                         return ret;
2334         }
2335
2336         return 0;
2337 }
2338
2339 static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
2340                                                const u16 prev_std_vddc,
2341                                                const u16 curr_std_vddc)
2342 {
2343         u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2344         u64 prev_vddc = (u64)prev_std_vddc;
2345         u64 curr_vddc = (u64)curr_std_vddc;
2346         u64 pwr_efficiency_ratio, n, d;
2347
2348         if ((prev_vddc == 0) || (curr_vddc == 0))
2349                 return 0;
2350
2351         n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2352         d = prev_vddc * prev_vddc;
2353         pwr_efficiency_ratio = div64_u64(n, d);
2354
2355         if (pwr_efficiency_ratio > (u64)0xFFFF)
2356                 return 0;
2357
2358         return (u16)pwr_efficiency_ratio;
2359 }
2360
2361 static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
2362                                             struct amdgpu_ps *amdgpu_state)
2363 {
2364         struct si_power_info *si_pi = si_get_pi(adev);
2365
2366         if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2367             amdgpu_state->vclk && amdgpu_state->dclk)
2368                 return true;
2369
2370         return false;
2371 }
2372
2373 struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
2374 {
2375         struct evergreen_power_info *pi = adev->pm.dpm.priv;
2376
2377         return pi;
2378 }
2379
2380 static int si_populate_power_containment_values(struct amdgpu_device *adev,
2381                                                 struct amdgpu_ps *amdgpu_state,
2382                                                 SISLANDS_SMC_SWSTATE *smc_state)
2383 {
2384         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
2385         struct ni_power_info *ni_pi = ni_get_pi(adev);
2386         struct  si_ps *state = si_get_ps(amdgpu_state);
2387         SISLANDS_SMC_VOLTAGE_VALUE vddc;
2388         u32 prev_sclk;
2389         u32 max_sclk;
2390         u32 min_sclk;
2391         u16 prev_std_vddc;
2392         u16 curr_std_vddc;
2393         int i;
2394         u16 pwr_efficiency_ratio;
2395         u8 max_ps_percent;
2396         bool disable_uvd_power_tune;
2397         int ret;
2398
2399         if (ni_pi->enable_power_containment == false)
2400                 return 0;
2401
2402         if (state->performance_level_count == 0)
2403                 return -EINVAL;
2404
2405         if (smc_state->levelCount != state->performance_level_count)
2406                 return -EINVAL;
2407
2408         disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
2409
2410         smc_state->levels[0].dpm2.MaxPS = 0;
2411         smc_state->levels[0].dpm2.NearTDPDec = 0;
2412         smc_state->levels[0].dpm2.AboveSafeInc = 0;
2413         smc_state->levels[0].dpm2.BelowSafeInc = 0;
2414         smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2415
2416         for (i = 1; i < state->performance_level_count; i++) {
2417                 prev_sclk = state->performance_levels[i-1].sclk;
2418                 max_sclk  = state->performance_levels[i].sclk;
2419                 if (i == 1)
2420                         max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2421                 else
2422                         max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2423
2424                 if (prev_sclk > max_sclk)
2425                         return -EINVAL;
2426
2427                 if ((max_ps_percent == 0) ||
2428                     (prev_sclk == max_sclk) ||
2429                     disable_uvd_power_tune)
2430                         min_sclk = max_sclk;
2431                 else if (i == 1)
2432                         min_sclk = prev_sclk;
2433                 else
2434                         min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2435
2436                 if (min_sclk < state->performance_levels[0].sclk)
2437                         min_sclk = state->performance_levels[0].sclk;
2438
2439                 if (min_sclk == 0)
2440                         return -EINVAL;
2441
2442                 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2443                                                 state->performance_levels[i-1].vddc, &vddc);
2444                 if (ret)
2445                         return ret;
2446
2447                 ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
2448                 if (ret)
2449                         return ret;
2450
2451                 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
2452                                                 state->performance_levels[i].vddc, &vddc);
2453                 if (ret)
2454                         return ret;
2455
2456                 ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
2457                 if (ret)
2458                         return ret;
2459
2460                 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
2461                                                                            prev_std_vddc, curr_std_vddc);
2462
2463                 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2464                 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2465                 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2466                 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2467                 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2468         }
2469
2470         return 0;
2471 }
2472
2473 static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
2474                                          struct amdgpu_ps *amdgpu_state,
2475                                          SISLANDS_SMC_SWSTATE *smc_state)
2476 {
2477         struct ni_power_info *ni_pi = ni_get_pi(adev);
2478         struct  si_ps *state = si_get_ps(amdgpu_state);
2479         u32 sq_power_throttle, sq_power_throttle2;
2480         bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2481         int i;
2482
2483         if (state->performance_level_count == 0)
2484                 return -EINVAL;
2485
2486         if (smc_state->levelCount != state->performance_level_count)
2487                 return -EINVAL;
2488
2489         if (adev->pm.dpm.sq_ramping_threshold == 0)
2490                 return -EINVAL;
2491
2492         if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2493                 enable_sq_ramping = false;
2494
2495         if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2496                 enable_sq_ramping = false;
2497
2498         if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2499                 enable_sq_ramping = false;
2500
2501         if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2502                 enable_sq_ramping = false;
2503
2504         if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2505                 enable_sq_ramping = false;
2506
2507         for (i = 0; i < state->performance_level_count; i++) {
2508                 sq_power_throttle = 0;
2509                 sq_power_throttle2 = 0;
2510
2511                 if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
2512                     enable_sq_ramping) {
2513                         sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2514                         sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2515                         sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2516                         sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2517                         sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2518                 } else {
2519                         sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2520                         sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2521                 }
2522
2523                 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2524                 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2525         }
2526
2527         return 0;
2528 }
2529
2530 static int si_enable_power_containment(struct amdgpu_device *adev,
2531                                        struct amdgpu_ps *amdgpu_new_state,
2532                                        bool enable)
2533 {
2534         struct ni_power_info *ni_pi = ni_get_pi(adev);
2535         PPSMC_Result smc_result;
2536         int ret = 0;
2537
2538         if (ni_pi->enable_power_containment) {
2539                 if (enable) {
2540                         if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
2541                                 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
2542                                 if (smc_result != PPSMC_Result_OK) {
2543                                         ret = -EINVAL;
2544                                         ni_pi->pc_enabled = false;
2545                                 } else {
2546                                         ni_pi->pc_enabled = true;
2547                                 }
2548                         }
2549                 } else {
2550                         smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
2551                         if (smc_result != PPSMC_Result_OK)
2552                                 ret = -EINVAL;
2553                         ni_pi->pc_enabled = false;
2554                 }
2555         }
2556
2557         return ret;
2558 }
2559
2560 static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
2561 {
2562         struct si_power_info *si_pi = si_get_pi(adev);
2563         int ret = 0;
2564         struct si_dte_data *dte_data = &si_pi->dte_data;
2565         Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2566         u32 table_size;
2567         u8 tdep_count;
2568         u32 i;
2569
2570         if (dte_data == NULL)
2571                 si_pi->enable_dte = false;
2572
2573         if (si_pi->enable_dte == false)
2574                 return 0;
2575
2576         if (dte_data->k <= 0)
2577                 return -EINVAL;
2578
2579         dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2580         if (dte_tables == NULL) {
2581                 si_pi->enable_dte = false;
2582                 return -ENOMEM;
2583         }
2584
2585         table_size = dte_data->k;
2586
2587         if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2588                 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2589
2590         tdep_count = dte_data->tdep_count;
2591         if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2592                 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2593
2594         dte_tables->K = cpu_to_be32(table_size);
2595         dte_tables->T0 = cpu_to_be32(dte_data->t0);
2596         dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2597         dte_tables->WindowSize = dte_data->window_size;
2598         dte_tables->temp_select = dte_data->temp_select;
2599         dte_tables->DTE_mode = dte_data->dte_mode;
2600         dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2601
2602         if (tdep_count > 0)
2603                 table_size--;
2604
2605         for (i = 0; i < table_size; i++) {
2606                 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2607                 dte_tables->R[i]   = cpu_to_be32(dte_data->r[i]);
2608         }
2609
2610         dte_tables->Tdep_count = tdep_count;
2611
2612         for (i = 0; i < (u32)tdep_count; i++) {
2613                 dte_tables->T_limits[i] = dte_data->t_limits[i];
2614                 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2615                 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2616         }
2617
2618         ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
2619                                           (u8 *)dte_tables,
2620                                           sizeof(Smc_SIslands_DTE_Configuration),
2621                                           si_pi->sram_end);
2622         kfree(dte_tables);
2623
2624         return ret;
2625 }
2626
2627 static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
2628                                           u16 *max, u16 *min)
2629 {
2630         struct si_power_info *si_pi = si_get_pi(adev);
2631         struct amdgpu_cac_leakage_table *table =
2632                 &adev->pm.dpm.dyn_state.cac_leakage_table;
2633         u32 i;
2634         u32 v0_loadline;
2635
2636         if (table == NULL)
2637                 return -EINVAL;
2638
2639         *max = 0;
2640         *min = 0xFFFF;
2641
2642         for (i = 0; i < table->count; i++) {
2643                 if (table->entries[i].vddc > *max)
2644                         *max = table->entries[i].vddc;
2645                 if (table->entries[i].vddc < *min)
2646                         *min = table->entries[i].vddc;
2647         }
2648
2649         if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2650                 return -EINVAL;
2651
2652         v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2653
2654         if (v0_loadline > 0xFFFFUL)
2655                 return -EINVAL;
2656
2657         *min = (u16)v0_loadline;
2658
2659         if ((*min > *max) || (*max == 0) || (*min == 0))
2660                 return -EINVAL;
2661
2662         return 0;
2663 }
2664
2665 static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2666 {
2667         return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2668                 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2669 }
2670
2671 static int si_init_dte_leakage_table(struct amdgpu_device *adev,
2672                                      PP_SIslands_CacConfig *cac_tables,
2673                                      u16 vddc_max, u16 vddc_min, u16 vddc_step,
2674                                      u16 t0, u16 t_step)
2675 {
2676         struct si_power_info *si_pi = si_get_pi(adev);
2677         u32 leakage;
2678         unsigned int i, j;
2679         s32 t;
2680         u32 smc_leakage;
2681         u32 scaling_factor;
2682         u16 voltage;
2683
2684         scaling_factor = si_get_smc_power_scaling_factor(adev);
2685
2686         for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2687                 t = (1000 * (i * t_step + t0));
2688
2689                 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2690                         voltage = vddc_max - (vddc_step * j);
2691
2692                         si_calculate_leakage_for_v_and_t(adev,
2693                                                          &si_pi->powertune_data->leakage_coefficients,
2694                                                          voltage,
2695                                                          t,
2696                                                          si_pi->dyn_powertune_data.cac_leakage,
2697                                                          &leakage);
2698
2699                         smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2700
2701                         if (smc_leakage > 0xFFFF)
2702                                 smc_leakage = 0xFFFF;
2703
2704                         cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2705                                 cpu_to_be16((u16)smc_leakage);
2706                 }
2707         }
2708         return 0;
2709 }
2710
2711 static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
2712                                             PP_SIslands_CacConfig *cac_tables,
2713                                             u16 vddc_max, u16 vddc_min, u16 vddc_step)
2714 {
2715         struct si_power_info *si_pi = si_get_pi(adev);
2716         u32 leakage;
2717         unsigned int i, j;
2718         u32 smc_leakage;
2719         u32 scaling_factor;
2720         u16 voltage;
2721
2722         scaling_factor = si_get_smc_power_scaling_factor(adev);
2723
2724         for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2725                 voltage = vddc_max - (vddc_step * j);
2726
2727                 si_calculate_leakage_for_v(adev,
2728                                            &si_pi->powertune_data->leakage_coefficients,
2729                                            si_pi->powertune_data->fixed_kt,
2730                                            voltage,
2731                                            si_pi->dyn_powertune_data.cac_leakage,
2732                                            &leakage);
2733
2734                 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2735
2736                 if (smc_leakage > 0xFFFF)
2737                         smc_leakage = 0xFFFF;
2738
2739                 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2740                         cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2741                                 cpu_to_be16((u16)smc_leakage);
2742         }
2743         return 0;
2744 }
2745
2746 static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
2747 {
2748         struct ni_power_info *ni_pi = ni_get_pi(adev);
2749         struct si_power_info *si_pi = si_get_pi(adev);
2750         PP_SIslands_CacConfig *cac_tables = NULL;
2751         u16 vddc_max, vddc_min, vddc_step;
2752         u16 t0, t_step;
2753         u32 load_line_slope, reg;
2754         int ret = 0;
2755         u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
2756
2757         if (ni_pi->enable_cac == false)
2758                 return 0;
2759
2760         cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2761         if (!cac_tables)
2762                 return -ENOMEM;
2763
2764         reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2765         reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2766         WREG32(CG_CAC_CTRL, reg);
2767
2768         si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
2769         si_pi->dyn_powertune_data.dc_pwr_value =
2770                 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2771         si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
2772         si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2773
2774         si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2775
2776         ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
2777         if (ret)
2778                 goto done_free;
2779
2780         vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2781         vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2782         t_step = 4;
2783         t0 = 60;
2784
2785         if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2786                 ret = si_init_dte_leakage_table(adev, cac_tables,
2787                                                 vddc_max, vddc_min, vddc_step,
2788                                                 t0, t_step);
2789         else
2790                 ret = si_init_simplified_leakage_table(adev, cac_tables,
2791                                                        vddc_max, vddc_min, vddc_step);
2792         if (ret)
2793                 goto done_free;
2794
2795         load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2796
2797         cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2798         cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2799         cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2800         cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2801         cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2802         cac_tables->R_LL = cpu_to_be32(load_line_slope);
2803         cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2804         cac_tables->calculation_repeats = cpu_to_be32(2);
2805         cac_tables->dc_cac = cpu_to_be32(0);
2806         cac_tables->log2_PG_LKG_SCALE = 12;
2807         cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2808         cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2809         cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2810
2811         ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
2812                                           (u8 *)cac_tables,
2813                                           sizeof(PP_SIslands_CacConfig),
2814                                           si_pi->sram_end);
2815
2816         if (ret)
2817                 goto done_free;
2818
2819         ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2820
2821 done_free:
2822         if (ret) {
2823                 ni_pi->enable_cac = false;
2824                 ni_pi->enable_power_containment = false;
2825         }
2826
2827         kfree(cac_tables);
2828
2829         return ret;
2830 }
2831
2832 static int si_program_cac_config_registers(struct amdgpu_device *adev,
2833                                            const struct si_cac_config_reg *cac_config_regs)
2834 {
2835         const struct si_cac_config_reg *config_regs = cac_config_regs;
2836         u32 data = 0, offset;
2837
2838         if (!config_regs)
2839                 return -EINVAL;
2840
2841         while (config_regs->offset != 0xFFFFFFFF) {
2842                 switch (config_regs->type) {
2843                 case SISLANDS_CACCONFIG_CGIND:
2844                         offset = SMC_CG_IND_START + config_regs->offset;
2845                         if (offset < SMC_CG_IND_END)
2846                                 data = RREG32_SMC(offset);
2847                         break;
2848                 default:
2849                         data = RREG32(config_regs->offset);
2850                         break;
2851                 }
2852
2853                 data &= ~config_regs->mask;
2854                 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2855
2856                 switch (config_regs->type) {
2857                 case SISLANDS_CACCONFIG_CGIND:
2858                         offset = SMC_CG_IND_START + config_regs->offset;
2859                         if (offset < SMC_CG_IND_END)
2860                                 WREG32_SMC(offset, data);
2861                         break;
2862                 default:
2863                         WREG32(config_regs->offset, data);
2864                         break;
2865                 }
2866                 config_regs++;
2867         }
2868         return 0;
2869 }
2870
2871 static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
2872 {
2873         struct ni_power_info *ni_pi = ni_get_pi(adev);
2874         struct si_power_info *si_pi = si_get_pi(adev);
2875         int ret;
2876
2877         if ((ni_pi->enable_cac == false) ||
2878             (ni_pi->cac_configuration_required == false))
2879                 return 0;
2880
2881         ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
2882         if (ret)
2883                 return ret;
2884         ret = si_program_cac_config_registers(adev, si_pi->cac_override);
2885         if (ret)
2886                 return ret;
2887         ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
2888         if (ret)
2889                 return ret;
2890
2891         return 0;
2892 }
2893
2894 static int si_enable_smc_cac(struct amdgpu_device *adev,
2895                              struct amdgpu_ps *amdgpu_new_state,
2896                              bool enable)
2897 {
2898         struct ni_power_info *ni_pi = ni_get_pi(adev);
2899         struct si_power_info *si_pi = si_get_pi(adev);
2900         PPSMC_Result smc_result;
2901         int ret = 0;
2902
2903         if (ni_pi->enable_cac) {
2904                 if (enable) {
2905                         if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
2906                                 if (ni_pi->support_cac_long_term_average) {
2907                                         smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
2908                                         if (smc_result != PPSMC_Result_OK)
2909                                                 ni_pi->support_cac_long_term_average = false;
2910                                 }
2911
2912                                 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
2913                                 if (smc_result != PPSMC_Result_OK) {
2914                                         ret = -EINVAL;
2915                                         ni_pi->cac_enabled = false;
2916                                 } else {
2917                                         ni_pi->cac_enabled = true;
2918                                 }
2919
2920                                 if (si_pi->enable_dte) {
2921                                         smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
2922                                         if (smc_result != PPSMC_Result_OK)
2923                                                 ret = -EINVAL;
2924                                 }
2925                         }
2926                 } else if (ni_pi->cac_enabled) {
2927                         if (si_pi->enable_dte)
2928                                 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
2929
2930                         smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
2931
2932                         ni_pi->cac_enabled = false;
2933
2934                         if (ni_pi->support_cac_long_term_average)
2935                                 smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
2936                 }
2937         }
2938         return ret;
2939 }
2940
2941 static int si_init_smc_spll_table(struct amdgpu_device *adev)
2942 {
2943         struct ni_power_info *ni_pi = ni_get_pi(adev);
2944         struct si_power_info *si_pi = si_get_pi(adev);
2945         SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2946         SISLANDS_SMC_SCLK_VALUE sclk_params;
2947         u32 fb_div, p_div;
2948         u32 clk_s, clk_v;
2949         u32 sclk = 0;
2950         int ret = 0;
2951         u32 tmp;
2952         int i;
2953
2954         if (si_pi->spll_table_start == 0)
2955                 return -EINVAL;
2956
2957         spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2958         if (spll_table == NULL)
2959                 return -ENOMEM;
2960
2961         for (i = 0; i < 256; i++) {
2962                 ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
2963                 if (ret)
2964                         break;
2965                 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2966                 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2967                 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2968                 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2969
2970                 fb_div &= ~0x00001FFF;
2971                 fb_div >>= 1;
2972                 clk_v >>= 6;
2973
2974                 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2975                         ret = -EINVAL;
2976                 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2977                         ret = -EINVAL;
2978                 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2979                         ret = -EINVAL;
2980                 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2981                         ret = -EINVAL;
2982
2983                 if (ret)
2984                         break;
2985
2986                 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2987                         ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2988                 spll_table->freq[i] = cpu_to_be32(tmp);
2989
2990                 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2991                         ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2992                 spll_table->ss[i] = cpu_to_be32(tmp);
2993
2994                 sclk += 512;
2995         }
2996
2997
2998         if (!ret)
2999                 ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
3000                                                   (u8 *)spll_table,
3001                                                   sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
3002                                                   si_pi->sram_end);
3003
3004         if (ret)
3005                 ni_pi->enable_power_containment = false;
3006
3007         kfree(spll_table);
3008
3009         return ret;
3010 }
3011
3012 static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
3013                                                    u16 vce_voltage)
3014 {
3015         u16 highest_leakage = 0;
3016         struct si_power_info *si_pi = si_get_pi(adev);
3017         int i;
3018
3019         for (i = 0; i < si_pi->leakage_voltage.count; i++){
3020                 if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
3021                         highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
3022         }
3023
3024         if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
3025                 return highest_leakage;
3026
3027         return vce_voltage;
3028 }
3029
3030 static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
3031                                     u32 evclk, u32 ecclk, u16 *voltage)
3032 {
3033         u32 i;
3034         int ret = -EINVAL;
3035         struct amdgpu_vce_clock_voltage_dependency_table *table =
3036                 &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
3037
3038         if (((evclk == 0) && (ecclk == 0)) ||
3039             (table && (table->count == 0))) {
3040                 *voltage = 0;
3041                 return 0;
3042         }
3043
3044         for (i = 0; i < table->count; i++) {
3045                 if ((evclk <= table->entries[i].evclk) &&
3046                     (ecclk <= table->entries[i].ecclk)) {
3047                         *voltage = table->entries[i].v;
3048                         ret = 0;
3049                         break;
3050                 }
3051         }
3052
3053         /* if no match return the highest voltage */
3054         if (ret)
3055                 *voltage = table->entries[table->count - 1].v;
3056
3057         *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
3058
3059         return ret;
3060 }
3061
3062 static bool si_dpm_vblank_too_short(struct amdgpu_device *adev)
3063 {
3064
3065         u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
3066         /* we never hit the non-gddr5 limit so disable it */
3067         u32 switch_limit = adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
3068
3069         if (vblank_time < switch_limit)
3070                 return true;
3071         else
3072                 return false;
3073
3074 }
3075
3076 static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
3077                                 u32 arb_freq_src, u32 arb_freq_dest)
3078 {
3079         u32 mc_arb_dram_timing;
3080         u32 mc_arb_dram_timing2;
3081         u32 burst_time;
3082         u32 mc_cg_config;
3083
3084         switch (arb_freq_src) {
3085         case MC_CG_ARB_FREQ_F0:
3086                 mc_arb_dram_timing  = RREG32(MC_ARB_DRAM_TIMING);
3087                 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
3088                 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
3089                 break;
3090         case MC_CG_ARB_FREQ_F1:
3091                 mc_arb_dram_timing  = RREG32(MC_ARB_DRAM_TIMING_1);
3092                 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
3093                 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
3094                 break;
3095         case MC_CG_ARB_FREQ_F2:
3096                 mc_arb_dram_timing  = RREG32(MC_ARB_DRAM_TIMING_2);
3097                 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
3098                 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
3099                 break;
3100         case MC_CG_ARB_FREQ_F3:
3101                 mc_arb_dram_timing  = RREG32(MC_ARB_DRAM_TIMING_3);
3102                 mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
3103                 burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
3104                 break;
3105         default:
3106                 return -EINVAL;
3107         }
3108
3109         switch (arb_freq_dest) {
3110         case MC_CG_ARB_FREQ_F0:
3111                 WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
3112                 WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
3113                 WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
3114                 break;
3115         case MC_CG_ARB_FREQ_F1:
3116                 WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
3117                 WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
3118                 WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
3119                 break;
3120         case MC_CG_ARB_FREQ_F2:
3121                 WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
3122                 WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
3123                 WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
3124                 break;
3125         case MC_CG_ARB_FREQ_F3:
3126                 WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
3127                 WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
3128                 WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
3129                 break;
3130         default:
3131                 return -EINVAL;
3132         }
3133
3134         mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
3135         WREG32(MC_CG_CONFIG, mc_cg_config);
3136         WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
3137
3138         return 0;
3139 }
3140
3141 static void ni_update_current_ps(struct amdgpu_device *adev,
3142                           struct amdgpu_ps *rps)
3143 {
3144         struct si_ps *new_ps = si_get_ps(rps);
3145         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
3146         struct ni_power_info *ni_pi = ni_get_pi(adev);
3147
3148         eg_pi->current_rps = *rps;
3149         ni_pi->current_ps = *new_ps;
3150         eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
3151         adev->pm.dpm.current_ps = &eg_pi->current_rps;
3152 }
3153
3154 static void ni_update_requested_ps(struct amdgpu_device *adev,
3155                             struct amdgpu_ps *rps)
3156 {
3157         struct si_ps *new_ps = si_get_ps(rps);
3158         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
3159         struct ni_power_info *ni_pi = ni_get_pi(adev);
3160
3161         eg_pi->requested_rps = *rps;
3162         ni_pi->requested_ps = *new_ps;
3163         eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
3164         adev->pm.dpm.requested_ps = &eg_pi->requested_rps;
3165 }
3166
3167 static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
3168                                            struct amdgpu_ps *new_ps,
3169                                            struct amdgpu_ps *old_ps)
3170 {
3171         struct si_ps *new_state = si_get_ps(new_ps);
3172         struct si_ps *current_state = si_get_ps(old_ps);
3173
3174         if ((new_ps->vclk == old_ps->vclk) &&
3175             (new_ps->dclk == old_ps->dclk))
3176                 return;
3177
3178         if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
3179             current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3180                 return;
3181
3182         amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3183 }
3184
3185 static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
3186                                           struct amdgpu_ps *new_ps,
3187                                           struct amdgpu_ps *old_ps)
3188 {
3189         struct si_ps *new_state = si_get_ps(new_ps);
3190         struct si_ps *current_state = si_get_ps(old_ps);
3191
3192         if ((new_ps->vclk == old_ps->vclk) &&
3193             (new_ps->dclk == old_ps->dclk))
3194                 return;
3195
3196         if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
3197             current_state->performance_levels[current_state->performance_level_count - 1].sclk)
3198                 return;
3199
3200         amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
3201 }
3202
3203 static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
3204 {
3205         unsigned int i;
3206
3207         for (i = 0; i < table->count; i++)
3208                 if (voltage <= table->entries[i].value)
3209                         return table->entries[i].value;
3210
3211         return table->entries[table->count - 1].value;
3212 }
3213
3214 static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
3215                                 u32 max_clock, u32 requested_clock)
3216 {
3217         unsigned int i;
3218
3219         if ((clocks == NULL) || (clocks->count == 0))
3220                 return (requested_clock < max_clock) ? requested_clock : max_clock;
3221
3222         for (i = 0; i < clocks->count; i++) {
3223                 if (clocks->values[i] >= requested_clock)
3224                         return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
3225         }
3226
3227         return (clocks->values[clocks->count - 1] < max_clock) ?
3228                 clocks->values[clocks->count - 1] : max_clock;
3229 }
3230
3231 static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
3232                               u32 max_mclk, u32 requested_mclk)
3233 {
3234         return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
3235                                     max_mclk, requested_mclk);
3236 }
3237
3238 static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
3239                               u32 max_sclk, u32 requested_sclk)
3240 {
3241         return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
3242                                     max_sclk, requested_sclk);
3243 }
3244
3245 static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
3246                                                             u32 *max_clock)
3247 {
3248         u32 i, clock = 0;
3249
3250         if ((table == NULL) || (table->count == 0)) {
3251                 *max_clock = clock;
3252                 return;
3253         }
3254
3255         for (i = 0; i < table->count; i++) {
3256                 if (clock < table->entries[i].clk)
3257                         clock = table->entries[i].clk;
3258         }
3259         *max_clock = clock;
3260 }
3261
3262 static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
3263                                                u32 clock, u16 max_voltage, u16 *voltage)
3264 {
3265         u32 i;
3266
3267         if ((table == NULL) || (table->count == 0))
3268                 return;
3269
3270         for (i= 0; i < table->count; i++) {
3271                 if (clock <= table->entries[i].clk) {
3272                         if (*voltage < table->entries[i].v)
3273                                 *voltage = (u16)((table->entries[i].v < max_voltage) ?
3274                                            table->entries[i].v : max_voltage);
3275                         return;
3276                 }
3277         }
3278
3279         *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
3280 }
3281
3282 static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
3283                                           const struct amdgpu_clock_and_voltage_limits *max_limits,
3284                                           struct rv7xx_pl *pl)
3285 {
3286
3287         if ((pl->mclk == 0) || (pl->sclk == 0))
3288                 return;
3289
3290         if (pl->mclk == pl->sclk)
3291                 return;
3292
3293         if (pl->mclk > pl->sclk) {
3294                 if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
3295                         pl->sclk = btc_get_valid_sclk(adev,
3296                                                       max_limits->sclk,
3297                                                       (pl->mclk +
3298                                                       (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
3299                                                       adev->pm.dpm.dyn_state.mclk_sclk_ratio);
3300         } else {
3301                 if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
3302                         pl->mclk = btc_get_valid_mclk(adev,
3303                                                       max_limits->mclk,
3304                                                       pl->sclk -
3305                                                       adev->pm.dpm.dyn_state.sclk_mclk_delta);
3306         }
3307 }
3308
3309 static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
3310                                           u16 max_vddc, u16 max_vddci,
3311                                           u16 *vddc, u16 *vddci)
3312 {
3313         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
3314         u16 new_voltage;
3315
3316         if ((0 == *vddc) || (0 == *vddci))
3317                 return;
3318
3319         if (*vddc > *vddci) {
3320                 if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3321                         new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
3322                                                        (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3323                         *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
3324                 }
3325         } else {
3326                 if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
3327                         new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
3328                                                        (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
3329                         *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
3330                 }
3331         }
3332 }
3333
3334 static enum amdgpu_pcie_gen r600_get_pcie_gen_support(struct amdgpu_device *adev,
3335                                                u32 sys_mask,
3336                                                enum amdgpu_pcie_gen asic_gen,
3337                                                enum amdgpu_pcie_gen default_gen)
3338 {
3339         switch (asic_gen) {
3340         case AMDGPU_PCIE_GEN1:
3341                 return AMDGPU_PCIE_GEN1;
3342         case AMDGPU_PCIE_GEN2:
3343                 return AMDGPU_PCIE_GEN2;
3344         case AMDGPU_PCIE_GEN3:
3345                 return AMDGPU_PCIE_GEN3;
3346         default:
3347                 if ((sys_mask & DRM_PCIE_SPEED_80) && (default_gen == AMDGPU_PCIE_GEN3))
3348                         return AMDGPU_PCIE_GEN3;
3349                 else if ((sys_mask & DRM_PCIE_SPEED_50) && (default_gen == AMDGPU_PCIE_GEN2))
3350                         return AMDGPU_PCIE_GEN2;
3351                 else
3352                         return AMDGPU_PCIE_GEN1;
3353         }
3354         return AMDGPU_PCIE_GEN1;
3355 }
3356
3357 static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
3358                             u32 *p, u32 *u)
3359 {
3360         u32 b_c = 0;
3361         u32 i_c;
3362         u32 tmp;
3363
3364         i_c = (i * r_c) / 100;
3365         tmp = i_c >> p_b;
3366
3367         while (tmp) {
3368                 b_c++;
3369                 tmp >>= 1;
3370         }
3371
3372         *u = (b_c + 1) / 2;
3373         *p = i_c / (1 << (2 * (*u)));
3374 }
3375
3376 static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
3377 {
3378         u32 k, a, ah, al;
3379         u32 t1;
3380
3381         if ((fl == 0) || (fh == 0) || (fl > fh))
3382                 return -EINVAL;
3383
3384         k = (100 * fh) / fl;
3385         t1 = (t * (k - 100));
3386         a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
3387         a = (a + 5) / 10;
3388         ah = ((a * t) + 5000) / 10000;
3389         al = a - ah;
3390
3391         *th = t - ah;
3392         *tl = t + al;
3393
3394         return 0;
3395 }
3396
3397 static bool r600_is_uvd_state(u32 class, u32 class2)
3398 {
3399         if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
3400                 return true;
3401         if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
3402                 return true;
3403         if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
3404                 return true;
3405         if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
3406                 return true;
3407         if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
3408                 return true;
3409         return false;
3410 }
3411
3412 static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
3413 {
3414         return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
3415 }
3416
3417 static void rv770_get_max_vddc(struct amdgpu_device *adev)
3418 {
3419         struct rv7xx_power_info *pi = rv770_get_pi(adev);
3420         u16 vddc;
3421
3422         if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
3423                 pi->max_vddc = 0;
3424         else
3425                 pi->max_vddc = vddc;
3426 }
3427
3428 static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
3429 {
3430         struct rv7xx_power_info *pi = rv770_get_pi(adev);
3431         struct amdgpu_atom_ss ss;
3432
3433         pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3434                                                        ASIC_INTERNAL_ENGINE_SS, 0);
3435         pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
3436                                                        ASIC_INTERNAL_MEMORY_SS, 0);
3437
3438         if (pi->sclk_ss || pi->mclk_ss)
3439                 pi->dynamic_ss = true;
3440         else
3441                 pi->dynamic_ss = false;
3442 }
3443
3444
3445 static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
3446                                         struct amdgpu_ps *rps)
3447 {
3448         struct  si_ps *ps = si_get_ps(rps);
3449         struct amdgpu_clock_and_voltage_limits *max_limits;
3450         bool disable_mclk_switching = false;
3451         bool disable_sclk_switching = false;
3452         u32 mclk, sclk;
3453         u16 vddc, vddci, min_vce_voltage = 0;
3454         u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
3455         u32 max_sclk = 0, max_mclk = 0;
3456         int i;
3457
3458         if (adev->asic_type == CHIP_HAINAN) {
3459                 if ((adev->pdev->revision == 0x81) ||
3460                     (adev->pdev->revision == 0x83) ||
3461                     (adev->pdev->revision == 0xC3) ||
3462                     (adev->pdev->device == 0x6664) ||
3463                     (adev->pdev->device == 0x6665) ||
3464                     (adev->pdev->device == 0x6667)) {
3465                         max_sclk = 75000;
3466                 }
3467         }
3468
3469         if (rps->vce_active) {
3470                 rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
3471                 rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
3472                 si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
3473                                          &min_vce_voltage);
3474         } else {
3475                 rps->evclk = 0;
3476                 rps->ecclk = 0;
3477         }
3478
3479         if ((adev->pm.dpm.new_active_crtc_count > 1) ||
3480             si_dpm_vblank_too_short(adev))
3481                 disable_mclk_switching = true;
3482
3483         if (rps->vclk || rps->dclk) {
3484                 disable_mclk_switching = true;
3485                 disable_sclk_switching = true;
3486         }
3487
3488         if (adev->pm.dpm.ac_power)
3489                 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
3490         else
3491                 max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
3492
3493         for (i = ps->performance_level_count - 2; i >= 0; i--) {
3494                 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
3495                         ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
3496         }
3497         if (adev->pm.dpm.ac_power == false) {
3498                 for (i = 0; i < ps->performance_level_count; i++) {
3499                         if (ps->performance_levels[i].mclk > max_limits->mclk)
3500                                 ps->performance_levels[i].mclk = max_limits->mclk;
3501                         if (ps->performance_levels[i].sclk > max_limits->sclk)
3502                                 ps->performance_levels[i].sclk = max_limits->sclk;
3503                         if (ps->performance_levels[i].vddc > max_limits->vddc)
3504                                 ps->performance_levels[i].vddc = max_limits->vddc;
3505                         if (ps->performance_levels[i].vddci > max_limits->vddci)
3506                                 ps->performance_levels[i].vddci = max_limits->vddci;
3507                 }
3508         }
3509
3510         /* limit clocks to max supported clocks based on voltage dependency tables */
3511         btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3512                                                         &max_sclk_vddc);
3513         btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3514                                                         &max_mclk_vddci);
3515         btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3516                                                         &max_mclk_vddc);
3517
3518         for (i = 0; i < ps->performance_level_count; i++) {
3519                 if (max_sclk_vddc) {
3520                         if (ps->performance_levels[i].sclk > max_sclk_vddc)
3521                                 ps->performance_levels[i].sclk = max_sclk_vddc;
3522                 }
3523                 if (max_mclk_vddci) {
3524                         if (ps->performance_levels[i].mclk > max_mclk_vddci)
3525                                 ps->performance_levels[i].mclk = max_mclk_vddci;
3526                 }
3527                 if (max_mclk_vddc) {
3528                         if (ps->performance_levels[i].mclk > max_mclk_vddc)
3529                                 ps->performance_levels[i].mclk = max_mclk_vddc;
3530                 }
3531                 if (max_mclk) {
3532                         if (ps->performance_levels[i].mclk > max_mclk)
3533                                 ps->performance_levels[i].mclk = max_mclk;
3534                 }
3535                 if (max_sclk) {
3536                         if (ps->performance_levels[i].sclk > max_sclk)
3537                                 ps->performance_levels[i].sclk = max_sclk;
3538                 }
3539         }
3540
3541         /* XXX validate the min clocks required for display */
3542
3543         if (disable_mclk_switching) {
3544                 mclk  = ps->performance_levels[ps->performance_level_count - 1].mclk;
3545                 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3546         } else {
3547                 mclk = ps->performance_levels[0].mclk;
3548                 vddci = ps->performance_levels[0].vddci;
3549         }
3550
3551         if (disable_sclk_switching) {
3552                 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3553                 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3554         } else {
3555                 sclk = ps->performance_levels[0].sclk;
3556                 vddc = ps->performance_levels[0].vddc;
3557         }
3558
3559         if (rps->vce_active) {
3560                 if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
3561                         sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
3562                 if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
3563                         mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
3564         }
3565
3566         /* adjusted low state */
3567         ps->performance_levels[0].sclk = sclk;
3568         ps->performance_levels[0].mclk = mclk;
3569         ps->performance_levels[0].vddc = vddc;
3570         ps->performance_levels[0].vddci = vddci;
3571
3572         if (disable_sclk_switching) {
3573                 sclk = ps->performance_levels[0].sclk;
3574                 for (i = 1; i < ps->performance_level_count; i++) {
3575                         if (sclk < ps->performance_levels[i].sclk)
3576                                 sclk = ps->performance_levels[i].sclk;
3577                 }
3578                 for (i = 0; i < ps->performance_level_count; i++) {
3579                         ps->performance_levels[i].sclk = sclk;
3580                         ps->performance_levels[i].vddc = vddc;
3581                 }
3582         } else {
3583                 for (i = 1; i < ps->performance_level_count; i++) {
3584                         if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3585                                 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3586                         if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3587                                 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3588                 }
3589         }
3590
3591         if (disable_mclk_switching) {
3592                 mclk = ps->performance_levels[0].mclk;
3593                 for (i = 1; i < ps->performance_level_count; i++) {
3594                         if (mclk < ps->performance_levels[i].mclk)
3595                                 mclk = ps->performance_levels[i].mclk;
3596                 }
3597                 for (i = 0; i < ps->performance_level_count; i++) {
3598                         ps->performance_levels[i].mclk = mclk;
3599                         ps->performance_levels[i].vddci = vddci;
3600                 }
3601         } else {
3602                 for (i = 1; i < ps->performance_level_count; i++) {
3603                         if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3604                                 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3605                         if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3606                                 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3607                 }
3608         }
3609
3610         for (i = 0; i < ps->performance_level_count; i++)
3611                 btc_adjust_clock_combinations(adev, max_limits,
3612                                               &ps->performance_levels[i]);
3613
3614         for (i = 0; i < ps->performance_level_count; i++) {
3615                 if (ps->performance_levels[i].vddc < min_vce_voltage)
3616                         ps->performance_levels[i].vddc = min_vce_voltage;
3617                 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3618                                                    ps->performance_levels[i].sclk,
3619                                                    max_limits->vddc,  &ps->performance_levels[i].vddc);
3620                 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3621                                                    ps->performance_levels[i].mclk,
3622                                                    max_limits->vddci, &ps->performance_levels[i].vddci);
3623                 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3624                                                    ps->performance_levels[i].mclk,
3625                                                    max_limits->vddc,  &ps->performance_levels[i].vddc);
3626                 btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3627                                                    adev->clock.current_dispclk,
3628                                                    max_limits->vddc,  &ps->performance_levels[i].vddc);
3629         }
3630
3631         for (i = 0; i < ps->performance_level_count; i++) {
3632                 btc_apply_voltage_delta_rules(adev,
3633                                               max_limits->vddc, max_limits->vddci,
3634                                               &ps->performance_levels[i].vddc,
3635                                               &ps->performance_levels[i].vddci);
3636         }
3637
3638         ps->dc_compatible = true;
3639         for (i = 0; i < ps->performance_level_count; i++) {
3640                 if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3641                         ps->dc_compatible = false;
3642         }
3643 }
3644
3645 #if 0
3646 static int si_read_smc_soft_register(struct amdgpu_device *adev,
3647                                      u16 reg_offset, u32 *value)
3648 {
3649         struct si_power_info *si_pi = si_get_pi(adev);
3650
3651         return amdgpu_si_read_smc_sram_dword(adev,
3652                                              si_pi->soft_regs_start + reg_offset, value,
3653                                              si_pi->sram_end);
3654 }
3655 #endif
3656
3657 static int si_write_smc_soft_register(struct amdgpu_device *adev,
3658                                       u16 reg_offset, u32 value)
3659 {
3660         struct si_power_info *si_pi = si_get_pi(adev);
3661
3662         return amdgpu_si_write_smc_sram_dword(adev,
3663                                               si_pi->soft_regs_start + reg_offset,
3664                                               value, si_pi->sram_end);
3665 }
3666
3667 static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
3668 {
3669         bool ret = false;
3670         u32 tmp, width, row, column, bank, density;
3671         bool is_memory_gddr5, is_special;
3672
3673         tmp = RREG32(MC_SEQ_MISC0);
3674         is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3675         is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3676                 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3677
3678         WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3679         width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3680
3681         tmp = RREG32(MC_ARB_RAMCFG);
3682         row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3683         column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3684         bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3685
3686         density = (1 << (row + column - 20 + bank)) * width;
3687
3688         if ((adev->pdev->device == 0x6819) &&
3689             is_memory_gddr5 && is_special && (density == 0x400))
3690                 ret = true;
3691
3692         return ret;
3693 }
3694
3695 static void si_get_leakage_vddc(struct amdgpu_device *adev)
3696 {
3697         struct si_power_info *si_pi = si_get_pi(adev);
3698         u16 vddc, count = 0;
3699         int i, ret;
3700
3701         for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3702                 ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3703
3704                 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3705                         si_pi->leakage_voltage.entries[count].voltage = vddc;
3706                         si_pi->leakage_voltage.entries[count].leakage_index =
3707                                 SISLANDS_LEAKAGE_INDEX0 + i;
3708                         count++;
3709                 }
3710         }
3711         si_pi->leakage_voltage.count = count;
3712 }
3713
3714 static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
3715                                                      u32 index, u16 *leakage_voltage)
3716 {
3717         struct si_power_info *si_pi = si_get_pi(adev);
3718         int i;
3719
3720         if (leakage_voltage == NULL)
3721                 return -EINVAL;
3722
3723         if ((index & 0xff00) != 0xff00)
3724                 return -EINVAL;
3725
3726         if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3727                 return -EINVAL;
3728
3729         if (index < SISLANDS_LEAKAGE_INDEX0)
3730                 return -EINVAL;
3731
3732         for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3733                 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3734                         *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3735                         return 0;
3736                 }
3737         }
3738         return -EAGAIN;
3739 }
3740
3741 static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
3742 {
3743         struct rv7xx_power_info *pi = rv770_get_pi(adev);
3744         bool want_thermal_protection;
3745         enum amdgpu_dpm_event_src dpm_event_src;
3746
3747         switch (sources) {
3748         case 0:
3749         default:
3750                 want_thermal_protection = false;
3751                 break;
3752         case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
3753                 want_thermal_protection = true;
3754                 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
3755                 break;
3756         case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3757                 want_thermal_protection = true;
3758                 dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
3759                 break;
3760         case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3761               (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3762                 want_thermal_protection = true;
3763                 dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3764                 break;
3765         }
3766
3767         if (want_thermal_protection) {
3768                 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3769                 if (pi->thermal_protection)
3770                         WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3771         } else {
3772                 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3773         }
3774 }
3775
3776 static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
3777                                            enum amdgpu_dpm_auto_throttle_src source,
3778                                            bool enable)
3779 {
3780         struct rv7xx_power_info *pi = rv770_get_pi(adev);
3781
3782         if (enable) {
3783                 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3784                         pi->active_auto_throttle_sources |= 1 << source;
3785                         si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3786                 }
3787         } else {
3788                 if (pi->active_auto_throttle_sources & (1 << source)) {
3789                         pi->active_auto_throttle_sources &= ~(1 << source);
3790                         si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
3791                 }
3792         }
3793 }
3794
3795 static void si_start_dpm(struct amdgpu_device *adev)
3796 {
3797         WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3798 }
3799
3800 static void si_stop_dpm(struct amdgpu_device *adev)
3801 {
3802         WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3803 }
3804
3805 static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
3806 {
3807         if (enable)
3808                 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3809         else
3810                 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3811
3812 }
3813
3814 #if 0
3815 static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
3816                                                u32 thermal_level)
3817 {
3818         PPSMC_Result ret;
3819
3820         if (thermal_level == 0) {
3821                 ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
3822                 if (ret == PPSMC_Result_OK)
3823                         return 0;
3824                 else
3825                         return -EINVAL;
3826         }
3827         return 0;
3828 }
3829
3830 static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
3831 {
3832         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3833 }
3834 #endif
3835
3836 #if 0
3837 static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
3838 {
3839         if (ac_power)
3840                 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3841                         0 : -EINVAL;
3842
3843         return 0;
3844 }
3845 #endif
3846
3847 static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
3848                                                       PPSMC_Msg msg, u32 parameter)
3849 {
3850         WREG32(SMC_SCRATCH0, parameter);
3851         return amdgpu_si_send_msg_to_smc(adev, msg);
3852 }
3853
3854 static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
3855 {
3856         if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3857                 return -EINVAL;
3858
3859         return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3860                 0 : -EINVAL;
3861 }
3862
3863 static int si_dpm_force_performance_level(struct amdgpu_device *adev,
3864                                    enum amd_dpm_forced_level level)
3865 {
3866         struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
3867         struct  si_ps *ps = si_get_ps(rps);
3868         u32 levels = ps->performance_level_count;
3869
3870         if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
3871                 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3872                         return -EINVAL;
3873
3874                 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3875                         return -EINVAL;
3876         } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
3877                 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3878                         return -EINVAL;
3879
3880                 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
3881                         return -EINVAL;
3882         } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
3883                 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3884                         return -EINVAL;
3885
3886                 if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
3887                         return -EINVAL;
3888         }
3889
3890         adev->pm.dpm.forced_level = level;
3891
3892         return 0;
3893 }
3894
3895 #if 0
3896 static int si_set_boot_state(struct amdgpu_device *adev)
3897 {
3898         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3899                 0 : -EINVAL;
3900 }
3901 #endif
3902
3903 static int si_set_sw_state(struct amdgpu_device *adev)
3904 {
3905         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3906                 0 : -EINVAL;
3907 }
3908
3909 static int si_halt_smc(struct amdgpu_device *adev)
3910 {
3911         if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3912                 return -EINVAL;
3913
3914         return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
3915                 0 : -EINVAL;
3916 }
3917
3918 static int si_resume_smc(struct amdgpu_device *adev)
3919 {
3920         if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3921                 return -EINVAL;
3922
3923         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3924                 0 : -EINVAL;
3925 }
3926
3927 static void si_dpm_start_smc(struct amdgpu_device *adev)
3928 {
3929         amdgpu_si_program_jump_on_start(adev);
3930         amdgpu_si_start_smc(adev);
3931         amdgpu_si_smc_clock(adev, true);
3932 }
3933
3934 static void si_dpm_stop_smc(struct amdgpu_device *adev)
3935 {
3936         amdgpu_si_reset_smc(adev);
3937         amdgpu_si_smc_clock(adev, false);
3938 }
3939
3940 static int si_process_firmware_header(struct amdgpu_device *adev)
3941 {
3942         struct si_power_info *si_pi = si_get_pi(adev);
3943         u32 tmp;
3944         int ret;
3945
3946         ret = amdgpu_si_read_smc_sram_dword(adev,
3947                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3948                                             SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3949                                             &tmp, si_pi->sram_end);
3950         if (ret)
3951                 return ret;
3952
3953         si_pi->state_table_start = tmp;
3954
3955         ret = amdgpu_si_read_smc_sram_dword(adev,
3956                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3957                                             SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3958                                             &tmp, si_pi->sram_end);
3959         if (ret)
3960                 return ret;
3961
3962         si_pi->soft_regs_start = tmp;
3963
3964         ret = amdgpu_si_read_smc_sram_dword(adev,
3965                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3966                                             SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3967                                             &tmp, si_pi->sram_end);
3968         if (ret)
3969                 return ret;
3970
3971         si_pi->mc_reg_table_start = tmp;
3972
3973         ret = amdgpu_si_read_smc_sram_dword(adev,
3974                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3975                                             SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3976                                             &tmp, si_pi->sram_end);
3977         if (ret)
3978                 return ret;
3979
3980         si_pi->fan_table_start = tmp;
3981
3982         ret = amdgpu_si_read_smc_sram_dword(adev,
3983                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3984                                             SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3985                                             &tmp, si_pi->sram_end);
3986         if (ret)
3987                 return ret;
3988
3989         si_pi->arb_table_start = tmp;
3990
3991         ret = amdgpu_si_read_smc_sram_dword(adev,
3992                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3993                                             SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3994                                             &tmp, si_pi->sram_end);
3995         if (ret)
3996                 return ret;
3997
3998         si_pi->cac_table_start = tmp;
3999
4000         ret = amdgpu_si_read_smc_sram_dword(adev,
4001                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4002                                             SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
4003                                             &tmp, si_pi->sram_end);
4004         if (ret)
4005                 return ret;
4006
4007         si_pi->dte_table_start = tmp;
4008
4009         ret = amdgpu_si_read_smc_sram_dword(adev,
4010                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4011                                             SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
4012                                             &tmp, si_pi->sram_end);
4013         if (ret)
4014                 return ret;
4015
4016         si_pi->spll_table_start = tmp;
4017
4018         ret = amdgpu_si_read_smc_sram_dword(adev,
4019                                             SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
4020                                             SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
4021                                             &tmp, si_pi->sram_end);
4022         if (ret)
4023                 return ret;
4024
4025         si_pi->papm_cfg_table_start = tmp;
4026
4027         return ret;
4028 }
4029
4030 static void si_read_clock_registers(struct amdgpu_device *adev)
4031 {
4032         struct si_power_info *si_pi = si_get_pi(adev);
4033
4034         si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
4035         si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
4036         si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
4037         si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
4038         si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
4039         si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
4040         si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
4041         si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
4042         si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
4043         si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
4044         si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
4045         si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
4046         si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
4047         si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
4048         si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
4049 }
4050
4051 static void si_enable_thermal_protection(struct amdgpu_device *adev,
4052                                           bool enable)
4053 {
4054         if (enable)
4055                 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
4056         else
4057                 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
4058 }
4059
4060 static void si_enable_acpi_power_management(struct amdgpu_device *adev)
4061 {
4062         WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
4063 }
4064
4065 #if 0
4066 static int si_enter_ulp_state(struct amdgpu_device *adev)
4067 {
4068         WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
4069
4070         udelay(25000);
4071
4072         return 0;
4073 }
4074
4075 static int si_exit_ulp_state(struct amdgpu_device *adev)
4076 {
4077         int i;
4078
4079         WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
4080
4081         udelay(7000);
4082
4083         for (i = 0; i < adev->usec_timeout; i++) {
4084                 if (RREG32(SMC_RESP_0) == 1)
4085                         break;
4086                 udelay(1000);
4087         }
4088
4089         return 0;
4090 }
4091 #endif
4092
4093 static int si_notify_smc_display_change(struct amdgpu_device *adev,
4094                                      bool has_display)
4095 {
4096         PPSMC_Msg msg = has_display ?
4097                 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
4098
4099         return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
4100                 0 : -EINVAL;
4101 }
4102
4103 static void si_program_response_times(struct amdgpu_device *adev)
4104 {
4105         u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
4106         u32 vddc_dly, acpi_dly, vbi_dly;
4107         u32 reference_clock;
4108
4109         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
4110
4111         voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
4112         backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
4113
4114         if (voltage_response_time == 0)
4115                 voltage_response_time = 1000;
4116
4117         acpi_delay_time = 15000;
4118         vbi_time_out = 100000;
4119
4120         reference_clock = amdgpu_asic_get_xclk(adev);
4121
4122         vddc_dly = (voltage_response_time  * reference_clock) / 100;
4123         acpi_dly = (acpi_delay_time * reference_clock) / 100;
4124         vbi_dly  = (vbi_time_out * reference_clock) / 100;
4125
4126         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg,  vddc_dly);
4127         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi,  acpi_dly);
4128         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
4129         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
4130 }
4131
4132 static void si_program_ds_registers(struct amdgpu_device *adev)
4133 {
4134         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4135         u32 tmp;
4136
4137         /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
4138         if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
4139                 tmp = 0x10;
4140         else
4141                 tmp = 0x1;
4142
4143         if (eg_pi->sclk_deep_sleep) {
4144                 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
4145                 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
4146                          ~AUTOSCALE_ON_SS_CLEAR);
4147         }
4148 }
4149
4150 static void si_program_display_gap(struct amdgpu_device *adev)
4151 {
4152         u32 tmp, pipe;
4153         int i;
4154
4155         tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4156         if (adev->pm.dpm.new_active_crtc_count > 0)
4157                 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4158         else
4159                 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4160
4161         if (adev->pm.dpm.new_active_crtc_count > 1)
4162                 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
4163         else
4164                 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
4165
4166         WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4167
4168         tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
4169         pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
4170
4171         if ((adev->pm.dpm.new_active_crtc_count > 0) &&
4172             (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
4173                 /* find the first active crtc */
4174                 for (i = 0; i < adev->mode_info.num_crtc; i++) {
4175                         if (adev->pm.dpm.new_active_crtcs & (1 << i))
4176                                 break;
4177                 }
4178                 if (i == adev->mode_info.num_crtc)
4179                         pipe = 0;
4180                 else
4181                         pipe = i;
4182
4183                 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
4184                 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
4185                 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
4186         }
4187
4188         /* Setting this to false forces the performance state to low if the crtcs are disabled.
4189          * This can be a problem on PowerXpress systems or if you want to use the card
4190          * for offscreen rendering or compute if there are no crtcs enabled.
4191          */
4192         si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
4193 }
4194
4195 static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
4196 {
4197         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4198
4199         if (enable) {
4200                 if (pi->sclk_ss)
4201                         WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
4202         } else {
4203                 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
4204                 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
4205         }
4206 }
4207
4208 static void si_setup_bsp(struct amdgpu_device *adev)
4209 {
4210         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4211         u32 xclk = amdgpu_asic_get_xclk(adev);
4212
4213         r600_calculate_u_and_p(pi->asi,
4214                                xclk,
4215                                16,
4216                                &pi->bsp,
4217                                &pi->bsu);
4218
4219         r600_calculate_u_and_p(pi->pasi,
4220                                xclk,
4221                                16,
4222                                &pi->pbsp,
4223                                &pi->pbsu);
4224
4225
4226         pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
4227         pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
4228
4229         WREG32(CG_BSP, pi->dsp);
4230 }
4231
4232 static void si_program_git(struct amdgpu_device *adev)
4233 {
4234         WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
4235 }
4236
4237 static void si_program_tp(struct amdgpu_device *adev)
4238 {
4239         int i;
4240         enum r600_td td = R600_TD_DFLT;
4241
4242         for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
4243                 WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
4244
4245         if (td == R600_TD_AUTO)
4246                 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
4247         else
4248                 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
4249
4250         if (td == R600_TD_UP)
4251                 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
4252
4253         if (td == R600_TD_DOWN)
4254                 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
4255 }
4256
4257 static void si_program_tpp(struct amdgpu_device *adev)
4258 {
4259         WREG32(CG_TPC, R600_TPC_DFLT);
4260 }
4261
4262 static void si_program_sstp(struct amdgpu_device *adev)
4263 {
4264         WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
4265 }
4266
4267 static void si_enable_display_gap(struct amdgpu_device *adev)
4268 {
4269         u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
4270
4271         tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
4272         tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
4273                 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
4274
4275         tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
4276         tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
4277                 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
4278         WREG32(CG_DISPLAY_GAP_CNTL, tmp);
4279 }
4280
4281 static void si_program_vc(struct amdgpu_device *adev)
4282 {
4283         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4284
4285         WREG32(CG_FTV, pi->vrc);
4286 }
4287
4288 static void si_clear_vc(struct amdgpu_device *adev)
4289 {
4290         WREG32(CG_FTV, 0);
4291 }
4292
4293 static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
4294 {
4295         u8 mc_para_index;
4296
4297         if (memory_clock < 10000)
4298                 mc_para_index = 0;
4299         else if (memory_clock >= 80000)
4300                 mc_para_index = 0x0f;
4301         else
4302                 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
4303         return mc_para_index;
4304 }
4305
4306 static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
4307 {
4308         u8 mc_para_index;
4309
4310         if (strobe_mode) {
4311                 if (memory_clock < 12500)
4312                         mc_para_index = 0x00;
4313                 else if (memory_clock > 47500)
4314                         mc_para_index = 0x0f;
4315                 else
4316                         mc_para_index = (u8)((memory_clock - 10000) / 2500);
4317         } else {
4318                 if (memory_clock < 65000)
4319                         mc_para_index = 0x00;
4320                 else if (memory_clock > 135000)
4321                         mc_para_index = 0x0f;
4322                 else
4323                         mc_para_index = (u8)((memory_clock - 60000) / 5000);
4324         }
4325         return mc_para_index;
4326 }
4327
4328 static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
4329 {
4330         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4331         bool strobe_mode = false;
4332         u8 result = 0;
4333
4334         if (mclk <= pi->mclk_strobe_mode_threshold)
4335                 strobe_mode = true;
4336
4337         if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
4338                 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
4339         else
4340                 result = si_get_ddr3_mclk_frequency_ratio(mclk);
4341
4342         if (strobe_mode)
4343                 result |= SISLANDS_SMC_STROBE_ENABLE;
4344
4345         return result;
4346 }
4347
4348 static int si_upload_firmware(struct amdgpu_device *adev)
4349 {
4350         struct si_power_info *si_pi = si_get_pi(adev);
4351
4352         amdgpu_si_reset_smc(adev);
4353         amdgpu_si_smc_clock(adev, false);
4354
4355         return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
4356 }
4357
4358 static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
4359                                               const struct atom_voltage_table *table,
4360                                               const struct amdgpu_phase_shedding_limits_table *limits)
4361 {
4362         u32 data, num_bits, num_levels;
4363
4364         if ((table == NULL) || (limits == NULL))
4365                 return false;
4366
4367         data = table->mask_low;
4368
4369         num_bits = hweight32(data);
4370
4371         if (num_bits == 0)
4372                 return false;
4373
4374         num_levels = (1 << num_bits);
4375
4376         if (table->count != num_levels)
4377                 return false;
4378
4379         if (limits->count != (num_levels - 1))
4380                 return false;
4381
4382         return true;
4383 }
4384
4385 static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
4386                                               u32 max_voltage_steps,
4387                                               struct atom_voltage_table *voltage_table)
4388 {
4389         unsigned int i, diff;
4390
4391         if (voltage_table->count <= max_voltage_steps)
4392                 return;
4393
4394         diff = voltage_table->count - max_voltage_steps;
4395
4396         for (i= 0; i < max_voltage_steps; i++)
4397                 voltage_table->entries[i] = voltage_table->entries[i + diff];
4398
4399         voltage_table->count = max_voltage_steps;
4400 }
4401
4402 static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
4403                                      struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
4404                                      struct atom_voltage_table *voltage_table)
4405 {
4406         u32 i;
4407
4408         if (voltage_dependency_table == NULL)
4409                 return -EINVAL;
4410
4411         voltage_table->mask_low = 0;
4412         voltage_table->phase_delay = 0;
4413
4414         voltage_table->count = voltage_dependency_table->count;
4415         for (i = 0; i < voltage_table->count; i++) {
4416                 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
4417                 voltage_table->entries[i].smio_low = 0;
4418         }
4419
4420         return 0;
4421 }
4422
4423 static int si_construct_voltage_tables(struct amdgpu_device *adev)
4424 {
4425         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4426         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4427         struct si_power_info *si_pi = si_get_pi(adev);
4428         int ret;
4429
4430         if (pi->voltage_control) {
4431                 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4432                                                     VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
4433                 if (ret)
4434                         return ret;
4435
4436                 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4437                         si_trim_voltage_table_to_fit_state_table(adev,
4438                                                                  SISLANDS_MAX_NO_VREG_STEPS,
4439                                                                  &eg_pi->vddc_voltage_table);
4440         } else if (si_pi->voltage_control_svi2) {
4441                 ret = si_get_svi2_voltage_table(adev,
4442                                                 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
4443                                                 &eg_pi->vddc_voltage_table);
4444                 if (ret)
4445                         return ret;
4446         } else {
4447                 return -EINVAL;
4448         }
4449
4450         if (eg_pi->vddci_control) {
4451                 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
4452                                                     VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
4453                 if (ret)
4454                         return ret;
4455
4456                 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4457                         si_trim_voltage_table_to_fit_state_table(adev,
4458                                                                  SISLANDS_MAX_NO_VREG_STEPS,
4459                                                                  &eg_pi->vddci_voltage_table);
4460         }
4461         if (si_pi->vddci_control_svi2) {
4462                 ret = si_get_svi2_voltage_table(adev,
4463                                                 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
4464                                                 &eg_pi->vddci_voltage_table);
4465                 if (ret)
4466                         return ret;
4467         }
4468
4469         if (pi->mvdd_control) {
4470                 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
4471                                                     VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
4472
4473                 if (ret) {
4474                         pi->mvdd_control = false;
4475                         return ret;
4476                 }
4477
4478                 if (si_pi->mvdd_voltage_table.count == 0) {
4479                         pi->mvdd_control = false;
4480                         return -EINVAL;
4481                 }
4482
4483                 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
4484                         si_trim_voltage_table_to_fit_state_table(adev,
4485                                                                  SISLANDS_MAX_NO_VREG_STEPS,
4486                                                                  &si_pi->mvdd_voltage_table);
4487         }
4488
4489         if (si_pi->vddc_phase_shed_control) {
4490                 ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
4491                                                     VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
4492                 if (ret)
4493                         si_pi->vddc_phase_shed_control = false;
4494
4495                 if ((si_pi->vddc_phase_shed_table.count == 0) ||
4496                     (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
4497                         si_pi->vddc_phase_shed_control = false;
4498         }
4499
4500         return 0;
4501 }
4502
4503 static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
4504                                           const struct atom_voltage_table *voltage_table,
4505                                           SISLANDS_SMC_STATETABLE *table)
4506 {
4507         unsigned int i;
4508
4509         for (i = 0; i < voltage_table->count; i++)
4510                 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
4511 }
4512
4513 static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
4514                                           SISLANDS_SMC_STATETABLE *table)
4515 {
4516         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4517         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4518         struct si_power_info *si_pi = si_get_pi(adev);
4519         u8 i;
4520
4521         if (si_pi->voltage_control_svi2) {
4522                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
4523                         si_pi->svc_gpio_id);
4524                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
4525                         si_pi->svd_gpio_id);
4526                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
4527                                            2);
4528         } else {
4529                 if (eg_pi->vddc_voltage_table.count) {
4530                         si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
4531                         table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4532                                 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
4533
4534                         for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4535                                 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4536                                         table->maxVDDCIndexInPPTable = i;
4537                                         break;
4538                                 }
4539                         }
4540                 }
4541
4542                 if (eg_pi->vddci_voltage_table.count) {
4543                         si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
4544
4545                         table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4546                                 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4547                 }
4548
4549
4550                 if (si_pi->mvdd_voltage_table.count) {
4551                         si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
4552
4553                         table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4554                                 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4555                 }
4556
4557                 if (si_pi->vddc_phase_shed_control) {
4558                         if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
4559                                                               &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4560                                 si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
4561
4562                                 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
4563                                         cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
4564
4565                                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4566                                                            (u32)si_pi->vddc_phase_shed_table.phase_delay);
4567                         } else {
4568                                 si_pi->vddc_phase_shed_control = false;
4569                         }
4570                 }
4571         }
4572
4573         return 0;
4574 }
4575
4576 static int si_populate_voltage_value(struct amdgpu_device *adev,
4577                                      const struct atom_voltage_table *table,
4578                                      u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4579 {
4580         unsigned int i;
4581
4582         for (i = 0; i < table->count; i++) {
4583                 if (value <= table->entries[i].value) {
4584                         voltage->index = (u8)i;
4585                         voltage->value = cpu_to_be16(table->entries[i].value);
4586                         break;
4587                 }
4588         }
4589
4590         if (i >= table->count)
4591                 return -EINVAL;
4592
4593         return 0;
4594 }
4595
4596 static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
4597                                   SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4598 {
4599         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4600         struct si_power_info *si_pi = si_get_pi(adev);
4601
4602         if (pi->mvdd_control) {
4603                 if (mclk <= pi->mvdd_split_frequency)
4604                         voltage->index = 0;
4605                 else
4606                         voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4607
4608                 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4609         }
4610         return 0;
4611 }
4612
4613 static int si_get_std_voltage_value(struct amdgpu_device *adev,
4614                                     SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4615                                     u16 *std_voltage)
4616 {
4617         u16 v_index;
4618         bool voltage_found = false;
4619         *std_voltage = be16_to_cpu(voltage->value);
4620
4621         if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4622                 if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4623                         if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4624                                 return -EINVAL;
4625
4626                         for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4627                                 if (be16_to_cpu(voltage->value) ==
4628                                     (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4629                                         voltage_found = true;
4630                                         if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4631                                                 *std_voltage =
4632                                                         adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4633                                         else
4634                                                 *std_voltage =
4635                                                         adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4636                                         break;
4637                                 }
4638                         }
4639
4640                         if (!voltage_found) {
4641                                 for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4642                                         if (be16_to_cpu(voltage->value) <=
4643                                             (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4644                                                 voltage_found = true;
4645                                                 if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4646                                                         *std_voltage =
4647                                                                 adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4648                                                 else
4649                                                         *std_voltage =
4650                                                                 adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4651                                                 break;
4652                                         }
4653                                 }
4654                         }
4655                 } else {
4656                         if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
4657                                 *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4658                 }
4659         }
4660
4661         return 0;
4662 }
4663
4664 static int si_populate_std_voltage_value(struct amdgpu_device *adev,
4665                                          u16 value, u8 index,
4666                                          SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4667 {
4668         voltage->index = index;
4669         voltage->value = cpu_to_be16(value);
4670
4671         return 0;
4672 }
4673
4674 static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
4675                                             const struct amdgpu_phase_shedding_limits_table *limits,
4676                                             u16 voltage, u32 sclk, u32 mclk,
4677                                             SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4678 {
4679         unsigned int i;
4680
4681         for (i = 0; i < limits->count; i++) {
4682                 if ((voltage <= limits->entries[i].voltage) &&
4683                     (sclk <= limits->entries[i].sclk) &&
4684                     (mclk <= limits->entries[i].mclk))
4685                         break;
4686         }
4687
4688         smc_voltage->phase_settings = (u8)i;
4689
4690         return 0;
4691 }
4692
4693 static int si_init_arb_table_index(struct amdgpu_device *adev)
4694 {
4695         struct si_power_info *si_pi = si_get_pi(adev);
4696         u32 tmp;
4697         int ret;
4698
4699         ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4700                                             &tmp, si_pi->sram_end);
4701         if (ret)
4702                 return ret;
4703
4704         tmp &= 0x00FFFFFF;
4705         tmp |= MC_CG_ARB_FREQ_F1 << 24;
4706
4707         return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
4708                                               tmp, si_pi->sram_end);
4709 }
4710
4711 static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
4712 {
4713         return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4714 }
4715
4716 static int si_reset_to_default(struct amdgpu_device *adev)
4717 {
4718         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4719                 0 : -EINVAL;
4720 }
4721
4722 static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
4723 {
4724         struct si_power_info *si_pi = si_get_pi(adev);
4725         u32 tmp;
4726         int ret;
4727
4728         ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
4729                                             &tmp, si_pi->sram_end);
4730         if (ret)
4731                 return ret;
4732
4733         tmp = (tmp >> 24) & 0xff;
4734
4735         if (tmp == MC_CG_ARB_FREQ_F0)
4736                 return 0;
4737
4738         return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
4739 }
4740
4741 static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
4742                                             u32 engine_clock)
4743 {
4744         u32 dram_rows;
4745         u32 dram_refresh_rate;
4746         u32 mc_arb_rfsh_rate;
4747         u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4748
4749         if (tmp >= 4)
4750                 dram_rows = 16384;
4751         else
4752                 dram_rows = 1 << (tmp + 10);
4753
4754         dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4755         mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4756
4757         return mc_arb_rfsh_rate;
4758 }
4759
4760 static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
4761                                                 struct rv7xx_pl *pl,
4762                                                 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4763 {
4764         u32 dram_timing;
4765         u32 dram_timing2;
4766         u32 burst_time;
4767
4768         arb_regs->mc_arb_rfsh_rate =
4769                 (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
4770
4771         amdgpu_atombios_set_engine_dram_timings(adev,
4772                                             pl->sclk,
4773                                             pl->mclk);
4774
4775         dram_timing  = RREG32(MC_ARB_DRAM_TIMING);
4776         dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4777         burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4778
4779         arb_regs->mc_arb_dram_timing  = cpu_to_be32(dram_timing);
4780         arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4781         arb_regs->mc_arb_burst_time = (u8)burst_time;
4782
4783         return 0;
4784 }
4785
4786 static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
4787                                                   struct amdgpu_ps *amdgpu_state,
4788                                                   unsigned int first_arb_set)
4789 {
4790         struct si_power_info *si_pi = si_get_pi(adev);
4791         struct  si_ps *state = si_get_ps(amdgpu_state);
4792         SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4793         int i, ret = 0;
4794
4795         for (i = 0; i < state->performance_level_count; i++) {
4796                 ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
4797                 if (ret)
4798                         break;
4799                 ret = amdgpu_si_copy_bytes_to_smc(adev,
4800                                                   si_pi->arb_table_start +
4801                                                   offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4802                                                   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4803                                                   (u8 *)&arb_regs,
4804                                                   sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4805                                                   si_pi->sram_end);
4806                 if (ret)
4807                         break;
4808         }
4809
4810         return ret;
4811 }
4812
4813 static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
4814                                                struct amdgpu_ps *amdgpu_new_state)
4815 {
4816         return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
4817                                                       SISLANDS_DRIVER_STATE_ARB_INDEX);
4818 }
4819
4820 static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
4821                                           struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4822 {
4823         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4824         struct si_power_info *si_pi = si_get_pi(adev);
4825
4826         if (pi->mvdd_control)
4827                 return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
4828                                                  si_pi->mvdd_bootup_value, voltage);
4829
4830         return 0;
4831 }
4832
4833 static int si_populate_smc_initial_state(struct amdgpu_device *adev,
4834                                          struct amdgpu_ps *amdgpu_initial_state,
4835                                          SISLANDS_SMC_STATETABLE *table)
4836 {
4837         struct  si_ps *initial_state = si_get_ps(amdgpu_initial_state);
4838         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4839         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4840         struct si_power_info *si_pi = si_get_pi(adev);
4841         u32 reg;
4842         int ret;
4843
4844         table->initialState.levels[0].mclk.vDLL_CNTL =
4845                 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4846         table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4847                 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4848         table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4849                 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4850         table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4851                 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4852         table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4853                 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4854         table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4855                 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4856         table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4857                 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4858         table->initialState.levels[0].mclk.vMPLL_SS =
4859                 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4860         table->initialState.levels[0].mclk.vMPLL_SS2 =
4861                 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4862
4863         table->initialState.levels[0].mclk.mclk_value =
4864                 cpu_to_be32(initial_state->performance_levels[0].mclk);
4865
4866         table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4867                 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4868         table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4869                 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4870         table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4871                 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4872         table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4873                 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4874         table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4875                 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4876         table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2  =
4877                 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4878
4879         table->initialState.levels[0].sclk.sclk_value =
4880                 cpu_to_be32(initial_state->performance_levels[0].sclk);
4881
4882         table->initialState.levels[0].arbRefreshState =
4883                 SISLANDS_INITIAL_STATE_ARB_INDEX;
4884
4885         table->initialState.levels[0].ACIndex = 0;
4886
4887         ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
4888                                         initial_state->performance_levels[0].vddc,
4889                                         &table->initialState.levels[0].vddc);
4890
4891         if (!ret) {
4892                 u16 std_vddc;
4893
4894                 ret = si_get_std_voltage_value(adev,
4895                                                &table->initialState.levels[0].vddc,
4896                                                &std_vddc);
4897                 if (!ret)
4898                         si_populate_std_voltage_value(adev, std_vddc,
4899                                                       table->initialState.levels[0].vddc.index,
4900                                                       &table->initialState.levels[0].std_vddc);
4901         }
4902
4903         if (eg_pi->vddci_control)
4904                 si_populate_voltage_value(adev,
4905                                           &eg_pi->vddci_voltage_table,
4906                                           initial_state->performance_levels[0].vddci,
4907                                           &table->initialState.levels[0].vddci);
4908
4909         if (si_pi->vddc_phase_shed_control)
4910                 si_populate_phase_shedding_value(adev,
4911                                                  &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
4912                                                  initial_state->performance_levels[0].vddc,
4913                                                  initial_state->performance_levels[0].sclk,
4914                                                  initial_state->performance_levels[0].mclk,
4915                                                  &table->initialState.levels[0].vddc);
4916
4917         si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
4918
4919         reg = CG_R(0xffff) | CG_L(0);
4920         table->initialState.levels[0].aT = cpu_to_be32(reg);
4921         table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4922         table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4923
4924         if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
4925                 table->initialState.levels[0].strobeMode =
4926                         si_get_strobe_mode_settings(adev,
4927                                                     initial_state->performance_levels[0].mclk);
4928
4929                 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4930                         table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4931                 else
4932                         table->initialState.levels[0].mcFlags =  0;
4933         }
4934
4935         table->initialState.levelCount = 1;
4936
4937         table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4938
4939         table->initialState.levels[0].dpm2.MaxPS = 0;
4940         table->initialState.levels[0].dpm2.NearTDPDec = 0;
4941         table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4942         table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4943         table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4944
4945         reg = MIN_POWER_MASK | MAX_POWER_MASK;
4946         table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4947
4948         reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4949         table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4950
4951         return 0;
4952 }
4953
4954 static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
4955                                       SISLANDS_SMC_STATETABLE *table)
4956 {
4957         struct rv7xx_power_info *pi = rv770_get_pi(adev);
4958         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
4959         struct si_power_info *si_pi = si_get_pi(adev);
4960         u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4961         u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4962         u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4963         u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4964         u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4965         u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4966         u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4967         u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4968         u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4969         u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4970         u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4971         u32 reg;
4972         int ret;
4973
4974         table->ACPIState = table->initialState;
4975
4976         table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4977
4978         if (pi->acpi_vddc) {
4979                 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
4980                                                 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4981                 if (!ret) {
4982                         u16 std_vddc;
4983
4984                         ret = si_get_std_voltage_value(adev,
4985                                                        &table->ACPIState.levels[0].vddc, &std_vddc);
4986                         if (!ret)
4987                                 si_populate_std_voltage_value(adev, std_vddc,
4988                                                               table->ACPIState.levels[0].vddc.index,
4989                                                               &table->ACPIState.levels[0].std_vddc);
4990                 }
4991                 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4992
4993                 if (si_pi->vddc_phase_shed_control) {
4994                         si_populate_phase_shedding_value(adev,
4995                                                          &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
4996                                                          pi->acpi_vddc,
4997                                                          0,
4998                                                          0,
4999                                                          &table->ACPIState.levels[0].vddc);
5000                 }
5001         } else {
5002                 ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
5003                                                 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
5004                 if (!ret) {
5005                         u16 std_vddc;
5006
5007                         ret = si_get_std_voltage_value(adev,
5008                                                        &table->ACPIState.levels[0].vddc, &std_vddc);
5009
5010                         if (!ret)
5011                                 si_populate_std_voltage_value(adev, std_vddc,
5012                                                               table->ACPIState.levels[0].vddc.index,
5013                                                               &table->ACPIState.levels[0].std_vddc);
5014                 }
5015                 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(adev,
5016                                                                                     si_pi->sys_pcie_mask,
5017                                                                                     si_pi->boot_pcie_gen,
5018                                                                                     AMDGPU_PCIE_GEN1);
5019
5020                 if (si_pi->vddc_phase_shed_control)
5021                         si_populate_phase_shedding_value(adev,
5022                                                          &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5023                                                          pi->min_vddc_in_table,
5024                                                          0,
5025                                                          0,
5026                                                          &table->ACPIState.levels[0].vddc);
5027         }
5028
5029         if (pi->acpi_vddc) {
5030                 if (eg_pi->acpi_vddci)
5031                         si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5032                                                   eg_pi->acpi_vddci,
5033                                                   &table->ACPIState.levels[0].vddci);
5034         }
5035
5036         mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
5037         mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5038
5039         dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
5040
5041         spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5042         spll_func_cntl_2 |= SCLK_MUX_SEL(4);
5043
5044         table->ACPIState.levels[0].mclk.vDLL_CNTL =
5045                 cpu_to_be32(dll_cntl);
5046         table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
5047                 cpu_to_be32(mclk_pwrmgt_cntl);
5048         table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
5049                 cpu_to_be32(mpll_ad_func_cntl);
5050         table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
5051                 cpu_to_be32(mpll_dq_func_cntl);
5052         table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
5053                 cpu_to_be32(mpll_func_cntl);
5054         table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
5055                 cpu_to_be32(mpll_func_cntl_1);
5056         table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
5057                 cpu_to_be32(mpll_func_cntl_2);
5058         table->ACPIState.levels[0].mclk.vMPLL_SS =
5059                 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
5060         table->ACPIState.levels[0].mclk.vMPLL_SS2 =
5061                 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
5062
5063         table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
5064                 cpu_to_be32(spll_func_cntl);
5065         table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
5066                 cpu_to_be32(spll_func_cntl_2);
5067         table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
5068                 cpu_to_be32(spll_func_cntl_3);
5069         table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
5070                 cpu_to_be32(spll_func_cntl_4);
5071
5072         table->ACPIState.levels[0].mclk.mclk_value = 0;
5073         table->ACPIState.levels[0].sclk.sclk_value = 0;
5074
5075         si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
5076
5077         if (eg_pi->dynamic_ac_timing)
5078                 table->ACPIState.levels[0].ACIndex = 0;
5079
5080         table->ACPIState.levels[0].dpm2.MaxPS = 0;
5081         table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
5082         table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
5083         table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
5084         table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
5085
5086         reg = MIN_POWER_MASK | MAX_POWER_MASK;
5087         table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
5088
5089         reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
5090         table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
5091
5092         return 0;
5093 }
5094
5095 static int si_populate_ulv_state(struct amdgpu_device *adev,
5096                                  SISLANDS_SMC_SWSTATE *state)
5097 {
5098         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5099         struct si_power_info *si_pi = si_get_pi(adev);
5100         struct si_ulv_param *ulv = &si_pi->ulv;
5101         u32 sclk_in_sr = 1350; /* ??? */
5102         int ret;
5103
5104         ret = si_convert_power_level_to_smc(adev, &ulv->pl,
5105                                             &state->levels[0]);
5106         if (!ret) {
5107                 if (eg_pi->sclk_deep_sleep) {
5108                         if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5109                                 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5110                         else
5111                                 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5112                 }
5113                 if (ulv->one_pcie_lane_in_ulv)
5114                         state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
5115                 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
5116                 state->levels[0].ACIndex = 1;
5117                 state->levels[0].std_vddc = state->levels[0].vddc;
5118                 state->levelCount = 1;
5119
5120                 state->flags |= PPSMC_SWSTATE_FLAG_DC;
5121         }
5122
5123         return ret;
5124 }
5125
5126 static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
5127 {
5128         struct si_power_info *si_pi = si_get_pi(adev);
5129         struct si_ulv_param *ulv = &si_pi->ulv;
5130         SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
5131         int ret;
5132
5133         ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
5134                                                    &arb_regs);
5135         if (ret)
5136                 return ret;
5137
5138         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
5139                                    ulv->volt_change_delay);
5140
5141         ret = amdgpu_si_copy_bytes_to_smc(adev,
5142                                           si_pi->arb_table_start +
5143                                           offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
5144                                           sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
5145                                           (u8 *)&arb_regs,
5146                                           sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
5147                                           si_pi->sram_end);
5148
5149         return ret;
5150 }
5151
5152 static void si_get_mvdd_configuration(struct amdgpu_device *adev)
5153 {
5154         struct rv7xx_power_info *pi = rv770_get_pi(adev);
5155
5156         pi->mvdd_split_frequency = 30000;
5157 }
5158
5159 static int si_init_smc_table(struct amdgpu_device *adev)
5160 {
5161         struct si_power_info *si_pi = si_get_pi(adev);
5162         struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
5163         const struct si_ulv_param *ulv = &si_pi->ulv;
5164         SISLANDS_SMC_STATETABLE  *table = &si_pi->smc_statetable;
5165         int ret;
5166         u32 lane_width;
5167         u32 vr_hot_gpio;
5168
5169         si_populate_smc_voltage_tables(adev, table);
5170
5171         switch (adev->pm.int_thermal_type) {
5172         case THERMAL_TYPE_SI:
5173         case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
5174                 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
5175                 break;
5176         case THERMAL_TYPE_NONE:
5177                 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
5178                 break;
5179         default:
5180                 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
5181                 break;
5182         }
5183
5184         if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
5185                 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
5186
5187         if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
5188                 if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
5189                         table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
5190         }
5191
5192         if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
5193                 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
5194
5195         if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5196                 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
5197
5198         if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
5199                 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
5200
5201         if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
5202                 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
5203                 vr_hot_gpio = adev->pm.dpm.backbias_response_time;
5204                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
5205                                            vr_hot_gpio);
5206         }
5207
5208         ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
5209         if (ret)
5210                 return ret;
5211
5212         ret = si_populate_smc_acpi_state(adev, table);
5213         if (ret)
5214                 return ret;
5215
5216         table->driverState = table->initialState;
5217
5218         ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
5219                                                      SISLANDS_INITIAL_STATE_ARB_INDEX);
5220         if (ret)
5221                 return ret;
5222
5223         if (ulv->supported && ulv->pl.vddc) {
5224                 ret = si_populate_ulv_state(adev, &table->ULVState);
5225                 if (ret)
5226                         return ret;
5227
5228                 ret = si_program_ulv_memory_timing_parameters(adev);
5229                 if (ret)
5230                         return ret;
5231
5232                 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
5233                 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
5234
5235                 lane_width = amdgpu_get_pcie_lanes(adev);
5236                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5237         } else {
5238                 table->ULVState = table->initialState;
5239         }
5240
5241         return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
5242                                            (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
5243                                            si_pi->sram_end);
5244 }
5245
5246 static int si_calculate_sclk_params(struct amdgpu_device *adev,
5247                                     u32 engine_clock,
5248                                     SISLANDS_SMC_SCLK_VALUE *sclk)
5249 {
5250         struct rv7xx_power_info *pi = rv770_get_pi(adev);
5251         struct si_power_info *si_pi = si_get_pi(adev);
5252         struct atom_clock_dividers dividers;
5253         u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
5254         u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
5255         u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
5256         u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
5257         u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
5258         u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
5259         u64 tmp;
5260         u32 reference_clock = adev->clock.spll.reference_freq;
5261         u32 reference_divider;
5262         u32 fbdiv;
5263         int ret;
5264
5265         ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
5266                                              engine_clock, false, &dividers);
5267         if (ret)
5268                 return ret;
5269
5270         reference_divider = 1 + dividers.ref_div;
5271
5272         tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
5273         do_div(tmp, reference_clock);
5274         fbdiv = (u32) tmp;
5275
5276         spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
5277         spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
5278         spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
5279
5280         spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
5281         spll_func_cntl_2 |= SCLK_MUX_SEL(2);
5282
5283         spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
5284         spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
5285         spll_func_cntl_3 |= SPLL_DITHEN;
5286
5287         if (pi->sclk_ss) {
5288                 struct amdgpu_atom_ss ss;
5289                 u32 vco_freq = engine_clock * dividers.post_div;
5290
5291                 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
5292                                                      ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
5293                         u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
5294                         u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
5295
5296                         cg_spll_spread_spectrum &= ~CLK_S_MASK;
5297                         cg_spll_spread_spectrum |= CLK_S(clk_s);
5298                         cg_spll_spread_spectrum |= SSEN;
5299
5300                         cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
5301                         cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
5302                 }
5303         }
5304
5305         sclk->sclk_value = engine_clock;
5306         sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
5307         sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
5308         sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
5309         sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
5310         sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
5311         sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
5312
5313         return 0;
5314 }
5315
5316 static int si_populate_sclk_value(struct amdgpu_device *adev,
5317                                   u32 engine_clock,
5318                                   SISLANDS_SMC_SCLK_VALUE *sclk)
5319 {
5320         SISLANDS_SMC_SCLK_VALUE sclk_tmp;
5321         int ret;
5322
5323         ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
5324         if (!ret) {
5325                 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
5326                 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
5327                 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
5328                 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
5329                 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
5330                 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
5331                 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
5332         }
5333
5334         return ret;
5335 }
5336
5337 static int si_populate_mclk_value(struct amdgpu_device *adev,
5338                                   u32 engine_clock,
5339                                   u32 memory_clock,
5340                                   SISLANDS_SMC_MCLK_VALUE *mclk,
5341                                   bool strobe_mode,
5342                                   bool dll_state_on)
5343 {
5344         struct rv7xx_power_info *pi = rv770_get_pi(adev);
5345         struct si_power_info *si_pi = si_get_pi(adev);
5346         u32  dll_cntl = si_pi->clock_registers.dll_cntl;
5347         u32  mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
5348         u32  mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
5349         u32  mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
5350         u32  mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
5351         u32  mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
5352         u32  mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
5353         u32  mpll_ss1 = si_pi->clock_registers.mpll_ss1;
5354         u32  mpll_ss2 = si_pi->clock_registers.mpll_ss2;
5355         struct atom_mpll_param mpll_param;
5356         int ret;
5357
5358         ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
5359         if (ret)
5360                 return ret;
5361
5362         mpll_func_cntl &= ~BWCTRL_MASK;
5363         mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
5364
5365         mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
5366         mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
5367                 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
5368
5369         mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
5370         mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
5371
5372         if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5373                 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
5374                 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
5375                         YCLK_POST_DIV(mpll_param.post_div);
5376         }
5377
5378         if (pi->mclk_ss) {
5379                 struct amdgpu_atom_ss ss;
5380                 u32 freq_nom;
5381                 u32 tmp;
5382                 u32 reference_clock = adev->clock.mpll.reference_freq;
5383
5384                 if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
5385                         freq_nom = memory_clock * 4;
5386                 else
5387                         freq_nom = memory_clock * 2;
5388
5389                 tmp = freq_nom / reference_clock;
5390                 tmp = tmp * tmp;
5391                 if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
5392                                                      ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
5393                         u32 clks = reference_clock * 5 / ss.rate;
5394                         u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
5395
5396                         mpll_ss1 &= ~CLKV_MASK;
5397                         mpll_ss1 |= CLKV(clkv);
5398
5399                         mpll_ss2 &= ~CLKS_MASK;
5400                         mpll_ss2 |= CLKS(clks);
5401                 }
5402         }
5403
5404         mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
5405         mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
5406
5407         if (dll_state_on)
5408                 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
5409         else
5410                 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
5411
5412         mclk->mclk_value = cpu_to_be32(memory_clock);
5413         mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
5414         mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
5415         mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
5416         mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
5417         mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
5418         mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
5419         mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
5420         mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
5421         mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
5422
5423         return 0;
5424 }
5425
5426 static void si_populate_smc_sp(struct amdgpu_device *adev,
5427                                struct amdgpu_ps *amdgpu_state,
5428                                SISLANDS_SMC_SWSTATE *smc_state)
5429 {
5430         struct  si_ps *ps = si_get_ps(amdgpu_state);
5431         struct rv7xx_power_info *pi = rv770_get_pi(adev);
5432         int i;
5433
5434         for (i = 0; i < ps->performance_level_count - 1; i++)
5435                 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
5436
5437         smc_state->levels[ps->performance_level_count - 1].bSP =
5438                 cpu_to_be32(pi->psp);
5439 }
5440
5441 static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
5442                                          struct rv7xx_pl *pl,
5443                                          SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
5444 {
5445         struct rv7xx_power_info *pi = rv770_get_pi(adev);
5446         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5447         struct si_power_info *si_pi = si_get_pi(adev);
5448         int ret;
5449         bool dll_state_on;
5450         u16 std_vddc;
5451         bool gmc_pg = false;
5452
5453         if (eg_pi->pcie_performance_request &&
5454             (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
5455                 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
5456         else
5457                 level->gen2PCIE = (u8)pl->pcie_gen;
5458
5459         ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
5460         if (ret)
5461                 return ret;
5462
5463         level->mcFlags =  0;
5464
5465         if (pi->mclk_stutter_mode_threshold &&
5466             (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
5467             !eg_pi->uvd_enabled &&
5468             (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
5469             (adev->pm.dpm.new_active_crtc_count <= 2)) {
5470                 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
5471
5472                 if (gmc_pg)
5473                         level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
5474         }
5475
5476         if (adev->mc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
5477                 if (pl->mclk > pi->mclk_edc_enable_threshold)
5478                         level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
5479
5480                 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
5481                         level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
5482
5483                 level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
5484
5485                 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
5486                         if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
5487                             ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
5488                                 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5489                         else
5490                                 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
5491                 } else {
5492                         dll_state_on = false;
5493                 }
5494         } else {
5495                 level->strobeMode = si_get_strobe_mode_settings(adev,
5496                                                                 pl->mclk);
5497
5498                 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
5499         }
5500
5501         ret = si_populate_mclk_value(adev,
5502                                      pl->sclk,
5503                                      pl->mclk,
5504                                      &level->mclk,
5505                                      (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
5506         if (ret)
5507                 return ret;
5508
5509         ret = si_populate_voltage_value(adev,
5510                                         &eg_pi->vddc_voltage_table,
5511                                         pl->vddc, &level->vddc);
5512         if (ret)
5513                 return ret;
5514
5515
5516         ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
5517         if (ret)
5518                 return ret;
5519
5520         ret = si_populate_std_voltage_value(adev, std_vddc,
5521                                             level->vddc.index, &level->std_vddc);
5522         if (ret)
5523                 return ret;
5524
5525         if (eg_pi->vddci_control) {
5526                 ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
5527                                                 pl->vddci, &level->vddci);
5528                 if (ret)
5529                         return ret;
5530         }
5531
5532         if (si_pi->vddc_phase_shed_control) {
5533                 ret = si_populate_phase_shedding_value(adev,
5534                                                        &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
5535                                                        pl->vddc,
5536                                                        pl->sclk,
5537                                                        pl->mclk,
5538                                                        &level->vddc);
5539                 if (ret)
5540                         return ret;
5541         }
5542
5543         level->MaxPoweredUpCU = si_pi->max_cu;
5544
5545         ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
5546
5547         return ret;
5548 }
5549
5550 static int si_populate_smc_t(struct amdgpu_device *adev,
5551                              struct amdgpu_ps *amdgpu_state,
5552                              SISLANDS_SMC_SWSTATE *smc_state)
5553 {
5554         struct rv7xx_power_info *pi = rv770_get_pi(adev);
5555         struct  si_ps *state = si_get_ps(amdgpu_state);
5556         u32 a_t;
5557         u32 t_l, t_h;
5558         u32 high_bsp;
5559         int i, ret;
5560
5561         if (state->performance_level_count >= 9)
5562                 return -EINVAL;
5563
5564         if (state->performance_level_count < 2) {
5565                 a_t = CG_R(0xffff) | CG_L(0);
5566                 smc_state->levels[0].aT = cpu_to_be32(a_t);
5567                 return 0;
5568         }
5569
5570         smc_state->levels[0].aT = cpu_to_be32(0);
5571
5572         for (i = 0; i <= state->performance_level_count - 2; i++) {
5573                 ret = r600_calculate_at(
5574                         (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5575                         100 * R600_AH_DFLT,
5576                         state->performance_levels[i + 1].sclk,
5577                         state->performance_levels[i].sclk,
5578                         &t_l,
5579                         &t_h);
5580
5581                 if (ret) {
5582                         t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5583                         t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5584                 }
5585
5586                 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5587                 a_t |= CG_R(t_l * pi->bsp / 20000);
5588                 smc_state->levels[i].aT = cpu_to_be32(a_t);
5589
5590                 high_bsp = (i == state->performance_level_count - 2) ?
5591                         pi->pbsp : pi->bsp;
5592                 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5593                 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5594         }
5595
5596         return 0;
5597 }
5598
5599 static int si_disable_ulv(struct amdgpu_device *adev)
5600 {
5601         struct si_power_info *si_pi = si_get_pi(adev);
5602         struct si_ulv_param *ulv = &si_pi->ulv;
5603
5604         if (ulv->supported)
5605                 return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5606                         0 : -EINVAL;
5607
5608         return 0;
5609 }
5610
5611 static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
5612                                        struct amdgpu_ps *amdgpu_state)
5613 {
5614         const struct si_power_info *si_pi = si_get_pi(adev);
5615         const struct si_ulv_param *ulv = &si_pi->ulv;
5616         const struct  si_ps *state = si_get_ps(amdgpu_state);
5617         int i;
5618
5619         if (state->performance_levels[0].mclk != ulv->pl.mclk)
5620                 return false;
5621
5622         /* XXX validate against display requirements! */
5623
5624         for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5625                 if (adev->clock.current_dispclk <=
5626                     adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5627                         if (ulv->pl.vddc <
5628                             adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5629                                 return false;
5630                 }
5631         }
5632
5633         if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
5634                 return false;
5635
5636         return true;
5637 }
5638
5639 static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
5640                                                        struct amdgpu_ps *amdgpu_new_state)
5641 {
5642         const struct si_power_info *si_pi = si_get_pi(adev);
5643         const struct si_ulv_param *ulv = &si_pi->ulv;
5644
5645         if (ulv->supported) {
5646                 if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
5647                         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5648                                 0 : -EINVAL;
5649         }
5650         return 0;
5651 }
5652
5653 static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
5654                                          struct amdgpu_ps *amdgpu_state,
5655                                          SISLANDS_SMC_SWSTATE *smc_state)
5656 {
5657         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
5658         struct ni_power_info *ni_pi = ni_get_pi(adev);
5659         struct si_power_info *si_pi = si_get_pi(adev);
5660         struct  si_ps *state = si_get_ps(amdgpu_state);
5661         int i, ret;
5662         u32 threshold;
5663         u32 sclk_in_sr = 1350; /* ??? */
5664
5665         if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5666                 return -EINVAL;
5667
5668         threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5669
5670         if (amdgpu_state->vclk && amdgpu_state->dclk) {
5671                 eg_pi->uvd_enabled = true;
5672                 if (eg_pi->smu_uvd_hs)
5673                         smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5674         } else {
5675                 eg_pi->uvd_enabled = false;
5676         }
5677
5678         if (state->dc_compatible)
5679                 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5680
5681         smc_state->levelCount = 0;
5682         for (i = 0; i < state->performance_level_count; i++) {
5683                 if (eg_pi->sclk_deep_sleep) {
5684                         if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5685                                 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5686                                         smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5687                                 else
5688                                         smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5689                         }
5690                 }
5691
5692                 ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
5693                                                     &smc_state->levels[i]);
5694                 smc_state->levels[i].arbRefreshState =
5695                         (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5696
5697                 if (ret)
5698                         return ret;
5699
5700                 if (ni_pi->enable_power_containment)
5701                         smc_state->levels[i].displayWatermark =
5702                                 (state->performance_levels[i].sclk < threshold) ?
5703                                 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5704                 else
5705                         smc_state->levels[i].displayWatermark = (i < 2) ?
5706                                 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5707
5708                 if (eg_pi->dynamic_ac_timing)
5709                         smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5710                 else
5711                         smc_state->levels[i].ACIndex = 0;
5712
5713                 smc_state->levelCount++;
5714         }
5715
5716         si_write_smc_soft_register(adev,
5717                                    SI_SMC_SOFT_REGISTER_watermark_threshold,
5718                                    threshold / 512);
5719
5720         si_populate_smc_sp(adev, amdgpu_state, smc_state);
5721
5722         ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
5723         if (ret)
5724                 ni_pi->enable_power_containment = false;
5725
5726         ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
5727         if (ret)
5728                 ni_pi->enable_sq_ramping = false;
5729
5730         return si_populate_smc_t(adev, amdgpu_state, smc_state);
5731 }
5732
5733 static int si_upload_sw_state(struct amdgpu_device *adev,
5734                               struct amdgpu_ps *amdgpu_new_state)
5735 {
5736         struct si_power_info *si_pi = si_get_pi(adev);
5737         struct  si_ps *new_state = si_get_ps(amdgpu_new_state);
5738         int ret;
5739         u32 address = si_pi->state_table_start +
5740                 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5741         u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5742                 ((new_state->performance_level_count - 1) *
5743                  sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5744         SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5745
5746         memset(smc_state, 0, state_size);
5747
5748         ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
5749         if (ret)
5750                 return ret;
5751
5752         return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5753                                            state_size, si_pi->sram_end);
5754 }
5755
5756 static int si_upload_ulv_state(struct amdgpu_device *adev)
5757 {
5758         struct si_power_info *si_pi = si_get_pi(adev);
5759         struct si_ulv_param *ulv = &si_pi->ulv;
5760         int ret = 0;
5761
5762         if (ulv->supported && ulv->pl.vddc) {
5763                 u32 address = si_pi->state_table_start +
5764                         offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5765                 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5766                 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5767
5768                 memset(smc_state, 0, state_size);
5769
5770                 ret = si_populate_ulv_state(adev, smc_state);
5771                 if (!ret)
5772                         ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
5773                                                           state_size, si_pi->sram_end);
5774         }
5775
5776         return ret;
5777 }
5778
5779 static int si_upload_smc_data(struct amdgpu_device *adev)
5780 {
5781         struct amdgpu_crtc *amdgpu_crtc = NULL;
5782         int i;
5783
5784         if (adev->pm.dpm.new_active_crtc_count == 0)
5785                 return 0;
5786
5787         for (i = 0; i < adev->mode_info.num_crtc; i++) {
5788                 if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
5789                         amdgpu_crtc = adev->mode_info.crtcs[i];
5790                         break;
5791                 }
5792         }
5793
5794         if (amdgpu_crtc == NULL)
5795                 return 0;
5796
5797         if (amdgpu_crtc->line_time <= 0)
5798                 return 0;
5799
5800         if (si_write_smc_soft_register(adev,
5801                                        SI_SMC_SOFT_REGISTER_crtc_index,
5802                                        amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
5803                 return 0;
5804
5805         if (si_write_smc_soft_register(adev,
5806                                        SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5807                                        amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5808                 return 0;
5809
5810         if (si_write_smc_soft_register(adev,
5811                                        SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5812                                        amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
5813                 return 0;
5814
5815         return 0;
5816 }
5817
5818 static int si_set_mc_special_registers(struct amdgpu_device *adev,
5819                                        struct si_mc_reg_table *table)
5820 {
5821         u8 i, j, k;
5822         u32 temp_reg;
5823
5824         for (i = 0, j = table->last; i < table->last; i++) {
5825                 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5826                         return -EINVAL;
5827                 switch (table->mc_reg_address[i].s1) {
5828                 case MC_SEQ_MISC1:
5829                         temp_reg = RREG32(MC_PMG_CMD_EMRS);
5830                         table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
5831                         table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
5832                         for (k = 0; k < table->num_entries; k++)
5833                                 table->mc_reg_table_entry[k].mc_data[j] =
5834                                         ((temp_reg & 0xffff0000)) |
5835                                         ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5836                         j++;
5837                         if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5838                                 return -EINVAL;
5839
5840                         temp_reg = RREG32(MC_PMG_CMD_MRS);
5841                         table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
5842                         table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
5843                         for (k = 0; k < table->num_entries; k++) {
5844                                 table->mc_reg_table_entry[k].mc_data[j] =
5845                                         (temp_reg & 0xffff0000) |
5846                                         (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5847                                 if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
5848                                         table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5849                         }
5850                         j++;
5851                         if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5852                                 return -EINVAL;
5853
5854                         if (adev->mc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
5855                                 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
5856                                 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
5857                                 for (k = 0; k < table->num_entries; k++)
5858                                         table->mc_reg_table_entry[k].mc_data[j] =
5859                                                 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5860                                 j++;
5861                                 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5862                                         return -EINVAL;
5863                         }
5864                         break;
5865                 case MC_SEQ_RESERVE_M:
5866                         temp_reg = RREG32(MC_PMG_CMD_MRS1);
5867                         table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
5868                         table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
5869                         for(k = 0; k < table->num_entries; k++)
5870                                 table->mc_reg_table_entry[k].mc_data[j] =
5871                                         (temp_reg & 0xffff0000) |
5872                                         (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5873                         j++;
5874                         if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5875                                 return -EINVAL;
5876                         break;
5877                 default:
5878                         break;
5879                 }
5880         }
5881
5882         table->last = j;
5883
5884         return 0;
5885 }
5886
5887 static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5888 {
5889         bool result = true;
5890         switch (in_reg) {
5891         case  MC_SEQ_RAS_TIMING:
5892                 *out_reg = MC_SEQ_RAS_TIMING_LP;
5893                 break;
5894         case MC_SEQ_CAS_TIMING:
5895                 *out_reg = MC_SEQ_CAS_TIMING_LP;
5896                 break;
5897         case MC_SEQ_MISC_TIMING:
5898                 *out_reg = MC_SEQ_MISC_TIMING_LP;
5899                 break;
5900         case MC_SEQ_MISC_TIMING2:
5901                 *out_reg = MC_SEQ_MISC_TIMING2_LP;
5902                 break;
5903         case MC_SEQ_RD_CTL_D0:
5904                 *out_reg = MC_SEQ_RD_CTL_D0_LP;
5905                 break;
5906         case MC_SEQ_RD_CTL_D1:
5907                 *out_reg = MC_SEQ_RD_CTL_D1_LP;
5908                 break;
5909         case MC_SEQ_WR_CTL_D0:
5910                 *out_reg = MC_SEQ_WR_CTL_D0_LP;
5911                 break;
5912         case MC_SEQ_WR_CTL_D1:
5913                 *out_reg = MC_SEQ_WR_CTL_D1_LP;
5914                 break;
5915         case MC_PMG_CMD_EMRS:
5916                 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
5917                 break;
5918         case MC_PMG_CMD_MRS:
5919                 *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
5920                 break;
5921         case MC_PMG_CMD_MRS1:
5922                 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
5923                 break;
5924         case MC_SEQ_PMG_TIMING:
5925                 *out_reg = MC_SEQ_PMG_TIMING_LP;
5926                 break;
5927         case MC_PMG_CMD_MRS2:
5928                 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
5929                 break;
5930         case MC_SEQ_WR_CTL_2:
5931                 *out_reg = MC_SEQ_WR_CTL_2_LP;
5932                 break;
5933         default:
5934                 result = false;
5935                 break;
5936         }
5937
5938         return result;
5939 }
5940
5941 static void si_set_valid_flag(struct si_mc_reg_table *table)
5942 {
5943         u8 i, j;
5944
5945         for (i = 0; i < table->last; i++) {
5946                 for (j = 1; j < table->num_entries; j++) {
5947                         if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5948                                 table->valid_flag |= 1 << i;
5949                                 break;
5950                         }
5951                 }
5952         }
5953 }
5954
5955 static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5956 {
5957         u32 i;
5958         u16 address;
5959
5960         for (i = 0; i < table->last; i++)
5961                 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5962                         address : table->mc_reg_address[i].s1;
5963
5964 }
5965
5966 static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5967                                       struct si_mc_reg_table *si_table)
5968 {
5969         u8 i, j;
5970
5971         if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5972                 return -EINVAL;
5973         if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5974                 return -EINVAL;
5975
5976         for (i = 0; i < table->last; i++)
5977                 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5978         si_table->last = table->last;
5979
5980         for (i = 0; i < table->num_entries; i++) {
5981                 si_table->mc_reg_table_entry[i].mclk_max =
5982                         table->mc_reg_table_entry[i].mclk_max;
5983                 for (j = 0; j < table->last; j++) {
5984                         si_table->mc_reg_table_entry[i].mc_data[j] =
5985                                 table->mc_reg_table_entry[i].mc_data[j];
5986                 }
5987         }
5988         si_table->num_entries = table->num_entries;
5989
5990         return 0;
5991 }
5992
5993 static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
5994 {
5995         struct si_power_info *si_pi = si_get_pi(adev);
5996         struct atom_mc_reg_table *table;
5997         struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5998         u8 module_index = rv770_get_memory_module_index(adev);
5999         int ret;
6000
6001         table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
6002         if (!table)
6003                 return -ENOMEM;
6004
6005         WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
6006         WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
6007         WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
6008         WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
6009         WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
6010         WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
6011         WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
6012         WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
6013         WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
6014         WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
6015         WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
6016         WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
6017         WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
6018         WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
6019
6020         ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
6021         if (ret)
6022                 goto init_mc_done;
6023
6024         ret = si_copy_vbios_mc_reg_table(table, si_table);
6025         if (ret)
6026                 goto init_mc_done;
6027
6028         si_set_s0_mc_reg_index(si_table);
6029
6030         ret = si_set_mc_special_registers(adev, si_table);
6031         if (ret)
6032                 goto init_mc_done;
6033
6034         si_set_valid_flag(si_table);
6035
6036 init_mc_done:
6037         kfree(table);
6038
6039         return ret;
6040
6041 }
6042
6043 static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
6044                                          SMC_SIslands_MCRegisters *mc_reg_table)
6045 {
6046         struct si_power_info *si_pi = si_get_pi(adev);
6047         u32 i, j;
6048
6049         for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
6050                 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
6051                         if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
6052                                 break;
6053                         mc_reg_table->address[i].s0 =
6054                                 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
6055                         mc_reg_table->address[i].s1 =
6056                                 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
6057                         i++;
6058                 }
6059         }
6060         mc_reg_table->last = (u8)i;
6061 }
6062
6063 static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
6064                                     SMC_SIslands_MCRegisterSet *data,
6065                                     u32 num_entries, u32 valid_flag)
6066 {
6067         u32 i, j;
6068
6069         for(i = 0, j = 0; j < num_entries; j++) {
6070                 if (valid_flag & (1 << j)) {
6071                         data->value[i] = cpu_to_be32(entry->mc_data[j]);
6072                         i++;
6073                 }
6074         }
6075 }
6076
6077 static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
6078                                                  struct rv7xx_pl *pl,
6079                                                  SMC_SIslands_MCRegisterSet *mc_reg_table_data)
6080 {
6081         struct si_power_info *si_pi = si_get_pi(adev);
6082         u32 i = 0;
6083
6084         for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
6085                 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
6086                         break;
6087         }
6088
6089         if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
6090                 --i;
6091
6092         si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
6093                                 mc_reg_table_data, si_pi->mc_reg_table.last,
6094                                 si_pi->mc_reg_table.valid_flag);
6095 }
6096
6097 static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
6098                                            struct amdgpu_ps *amdgpu_state,
6099                                            SMC_SIslands_MCRegisters *mc_reg_table)
6100 {
6101         struct si_ps *state = si_get_ps(amdgpu_state);
6102         int i;
6103
6104         for (i = 0; i < state->performance_level_count; i++) {
6105                 si_convert_mc_reg_table_entry_to_smc(adev,
6106                                                      &state->performance_levels[i],
6107                                                      &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
6108         }
6109 }
6110
6111 static int si_populate_mc_reg_table(struct amdgpu_device *adev,
6112                                     struct amdgpu_ps *amdgpu_boot_state)
6113 {
6114         struct  si_ps *boot_state = si_get_ps(amdgpu_boot_state);
6115         struct si_power_info *si_pi = si_get_pi(adev);
6116         struct si_ulv_param *ulv = &si_pi->ulv;
6117         SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6118
6119         memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6120
6121         si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
6122
6123         si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
6124
6125         si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
6126                                              &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
6127
6128         si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6129                                 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
6130                                 si_pi->mc_reg_table.last,
6131                                 si_pi->mc_reg_table.valid_flag);
6132
6133         if (ulv->supported && ulv->pl.vddc != 0)
6134                 si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
6135                                                      &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
6136         else
6137                 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
6138                                         &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
6139                                         si_pi->mc_reg_table.last,
6140                                         si_pi->mc_reg_table.valid_flag);
6141
6142         si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
6143
6144         return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
6145                                            (u8 *)smc_mc_reg_table,
6146                                            sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
6147 }
6148
6149 static int si_upload_mc_reg_table(struct amdgpu_device *adev,
6150                                   struct amdgpu_ps *amdgpu_new_state)
6151 {
6152         struct si_ps *new_state = si_get_ps(amdgpu_new_state);
6153         struct si_power_info *si_pi = si_get_pi(adev);
6154         u32 address = si_pi->mc_reg_table_start +
6155                 offsetof(SMC_SIslands_MCRegisters,
6156                          data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
6157         SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
6158
6159         memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
6160
6161         si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
6162
6163         return amdgpu_si_copy_bytes_to_smc(adev, address,
6164                                            (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
6165                                            sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
6166                                            si_pi->sram_end);
6167 }
6168
6169 static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
6170 {
6171         if (enable)
6172                 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
6173         else
6174                 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
6175 }
6176
6177 static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
6178                                                       struct amdgpu_ps *amdgpu_state)
6179 {
6180         struct si_ps *state = si_get_ps(amdgpu_state);
6181         int i;
6182         u16 pcie_speed, max_speed = 0;
6183
6184         for (i = 0; i < state->performance_level_count; i++) {
6185                 pcie_speed = state->performance_levels[i].pcie_gen;
6186                 if (max_speed < pcie_speed)
6187                         max_speed = pcie_speed;
6188         }
6189         return max_speed;
6190 }
6191
6192 static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
6193 {
6194         u32 speed_cntl;
6195
6196         speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
6197         speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
6198
6199         return (u16)speed_cntl;
6200 }
6201
6202 static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
6203                                                              struct amdgpu_ps *amdgpu_new_state,
6204                                                              struct amdgpu_ps *amdgpu_current_state)
6205 {
6206         struct si_power_info *si_pi = si_get_pi(adev);
6207         enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6208         enum amdgpu_pcie_gen current_link_speed;
6209
6210         if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
6211                 current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
6212         else
6213                 current_link_speed = si_pi->force_pcie_gen;
6214
6215         si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
6216         si_pi->pspp_notify_required = false;
6217         if (target_link_speed > current_link_speed) {
6218                 switch (target_link_speed) {
6219 #if defined(CONFIG_ACPI)
6220                 case AMDGPU_PCIE_GEN3:
6221                         if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
6222                                 break;
6223                         si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
6224                         if (current_link_speed == AMDGPU_PCIE_GEN2)
6225                                 break;
6226                 case AMDGPU_PCIE_GEN2:
6227                         if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
6228                                 break;
6229 #endif
6230                 default:
6231                         si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
6232                         break;
6233                 }
6234         } else {
6235                 if (target_link_speed < current_link_speed)
6236                         si_pi->pspp_notify_required = true;
6237         }
6238 }
6239
6240 static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
6241                                                            struct amdgpu_ps *amdgpu_new_state,
6242                                                            struct amdgpu_ps *amdgpu_current_state)
6243 {
6244         struct si_power_info *si_pi = si_get_pi(adev);
6245         enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
6246         u8 request;
6247
6248         if (si_pi->pspp_notify_required) {
6249                 if (target_link_speed == AMDGPU_PCIE_GEN3)
6250                         request = PCIE_PERF_REQ_PECI_GEN3;
6251                 else if (target_link_speed == AMDGPU_PCIE_GEN2)
6252                         request = PCIE_PERF_REQ_PECI_GEN2;
6253                 else
6254                         request = PCIE_PERF_REQ_PECI_GEN1;
6255
6256                 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
6257                     (si_get_current_pcie_speed(adev) > 0))
6258                         return;
6259
6260 #if defined(CONFIG_ACPI)
6261                 amdgpu_acpi_pcie_performance_request(adev, request, false);
6262 #endif
6263         }
6264 }
6265
6266 #if 0
6267 static int si_ds_request(struct amdgpu_device *adev,
6268                          bool ds_status_on, u32 count_write)
6269 {
6270         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6271
6272         if (eg_pi->sclk_deep_sleep) {
6273                 if (ds_status_on)
6274                         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
6275                                 PPSMC_Result_OK) ?
6276                                 0 : -EINVAL;
6277                 else
6278                         return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
6279                                 PPSMC_Result_OK) ? 0 : -EINVAL;
6280         }
6281         return 0;
6282 }
6283 #endif
6284
6285 static void si_set_max_cu_value(struct amdgpu_device *adev)
6286 {
6287         struct si_power_info *si_pi = si_get_pi(adev);
6288
6289         if (adev->asic_type == CHIP_VERDE) {
6290                 switch (adev->pdev->device) {
6291                 case 0x6820:
6292                 case 0x6825:
6293                 case 0x6821:
6294                 case 0x6823:
6295                 case 0x6827:
6296                         si_pi->max_cu = 10;
6297                         break;
6298                 case 0x682D:
6299                 case 0x6824:
6300                 case 0x682F:
6301                 case 0x6826:
6302                         si_pi->max_cu = 8;
6303                         break;
6304                 case 0x6828:
6305                 case 0x6830:
6306                 case 0x6831:
6307                 case 0x6838:
6308                 case 0x6839:
6309                 case 0x683D:
6310                         si_pi->max_cu = 10;
6311                         break;
6312                 case 0x683B:
6313                 case 0x683F:
6314                 case 0x6829:
6315                         si_pi->max_cu = 8;
6316                         break;
6317                 default:
6318                         si_pi->max_cu = 0;
6319                         break;
6320                 }
6321         } else {
6322                 si_pi->max_cu = 0;
6323         }
6324 }
6325
6326 static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
6327                                                              struct amdgpu_clock_voltage_dependency_table *table)
6328 {
6329         u32 i;
6330         int j;
6331         u16 leakage_voltage;
6332
6333         if (table) {
6334                 for (i = 0; i < table->count; i++) {
6335                         switch (si_get_leakage_voltage_from_leakage_index(adev,
6336                                                                           table->entries[i].v,
6337                                                                           &leakage_voltage)) {
6338                         case 0:
6339                                 table->entries[i].v = leakage_voltage;
6340                                 break;
6341                         case -EAGAIN:
6342                                 return -EINVAL;
6343                         case -EINVAL:
6344                         default:
6345                                 break;
6346                         }
6347                 }
6348
6349                 for (j = (table->count - 2); j >= 0; j--) {
6350                         table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
6351                                 table->entries[j].v : table->entries[j + 1].v;
6352                 }
6353         }
6354         return 0;
6355 }
6356
6357 static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
6358 {
6359         int ret = 0;
6360
6361         ret = si_patch_single_dependency_table_based_on_leakage(adev,
6362                                                                 &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
6363         if (ret)
6364                 DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
6365         ret = si_patch_single_dependency_table_based_on_leakage(adev,
6366                                                                 &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
6367         if (ret)
6368                 DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
6369         ret = si_patch_single_dependency_table_based_on_leakage(adev,
6370                                                                 &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
6371         if (ret)
6372                 DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
6373         return ret;
6374 }
6375
6376 static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
6377                                           struct amdgpu_ps *amdgpu_new_state,
6378                                           struct amdgpu_ps *amdgpu_current_state)
6379 {
6380         u32 lane_width;
6381         u32 new_lane_width =
6382                 (amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6383         u32 current_lane_width =
6384                 (amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
6385
6386         if (new_lane_width != current_lane_width) {
6387                 amdgpu_set_pcie_lanes(adev, new_lane_width);
6388                 lane_width = amdgpu_get_pcie_lanes(adev);
6389                 si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
6390         }
6391 }
6392
6393 static void si_dpm_setup_asic(struct amdgpu_device *adev)
6394 {
6395         si_read_clock_registers(adev);
6396         si_enable_acpi_power_management(adev);
6397 }
6398
6399 static int si_thermal_enable_alert(struct amdgpu_device *adev,
6400                                    bool enable)
6401 {
6402         u32 thermal_int = RREG32(CG_THERMAL_INT);
6403
6404         if (enable) {
6405                 PPSMC_Result result;
6406
6407                 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
6408                 WREG32(CG_THERMAL_INT, thermal_int);
6409                 result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
6410                 if (result != PPSMC_Result_OK) {
6411                         DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
6412                         return -EINVAL;
6413                 }
6414         } else {
6415                 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
6416                 WREG32(CG_THERMAL_INT, thermal_int);
6417         }
6418
6419         return 0;
6420 }
6421
6422 static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
6423                                             int min_temp, int max_temp)
6424 {
6425         int low_temp = 0 * 1000;
6426         int high_temp = 255 * 1000;
6427
6428         if (low_temp < min_temp)
6429                 low_temp = min_temp;
6430         if (high_temp > max_temp)
6431                 high_temp = max_temp;
6432         if (high_temp < low_temp) {
6433                 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
6434                 return -EINVAL;
6435         }
6436
6437         WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
6438         WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
6439         WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
6440
6441         adev->pm.dpm.thermal.min_temp = low_temp;
6442         adev->pm.dpm.thermal.max_temp = high_temp;
6443
6444         return 0;
6445 }
6446
6447 static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
6448 {
6449         struct si_power_info *si_pi = si_get_pi(adev);
6450         u32 tmp;
6451
6452         if (si_pi->fan_ctrl_is_in_default_mode) {
6453                 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
6454                 si_pi->fan_ctrl_default_mode = tmp;
6455                 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
6456                 si_pi->t_min = tmp;
6457                 si_pi->fan_ctrl_is_in_default_mode = false;
6458         }
6459
6460         tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6461         tmp |= TMIN(0);
6462         WREG32(CG_FDO_CTRL2, tmp);
6463
6464         tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6465         tmp |= FDO_PWM_MODE(mode);
6466         WREG32(CG_FDO_CTRL2, tmp);
6467 }
6468
6469 static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
6470 {
6471         struct si_power_info *si_pi = si_get_pi(adev);
6472         PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
6473         u32 duty100;
6474         u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
6475         u16 fdo_min, slope1, slope2;
6476         u32 reference_clock, tmp;
6477         int ret;
6478         u64 tmp64;
6479
6480         if (!si_pi->fan_table_start) {
6481                 adev->pm.dpm.fan.ucode_fan_control = false;
6482                 return 0;
6483         }
6484
6485         duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6486
6487         if (duty100 == 0) {
6488                 adev->pm.dpm.fan.ucode_fan_control = false;
6489                 return 0;
6490         }
6491
6492         tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
6493         do_div(tmp64, 10000);
6494         fdo_min = (u16)tmp64;
6495
6496         t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
6497         t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
6498
6499         pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
6500         pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
6501
6502         slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
6503         slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
6504
6505         fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
6506         fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
6507         fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
6508         fan_table.slope1 = cpu_to_be16(slope1);
6509         fan_table.slope2 = cpu_to_be16(slope2);
6510         fan_table.fdo_min = cpu_to_be16(fdo_min);
6511         fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
6512         fan_table.hys_up = cpu_to_be16(1);
6513         fan_table.hys_slope = cpu_to_be16(1);
6514         fan_table.temp_resp_lim = cpu_to_be16(5);
6515         reference_clock = amdgpu_asic_get_xclk(adev);
6516
6517         fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
6518                                                 reference_clock) / 1600);
6519         fan_table.fdo_max = cpu_to_be16((u16)duty100);
6520
6521         tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6522         fan_table.temp_src = (uint8_t)tmp;
6523
6524         ret = amdgpu_si_copy_bytes_to_smc(adev,
6525                                           si_pi->fan_table_start,
6526                                           (u8 *)(&fan_table),
6527                                           sizeof(fan_table),
6528                                           si_pi->sram_end);
6529
6530         if (ret) {
6531                 DRM_ERROR("Failed to load fan table to the SMC.");
6532                 adev->pm.dpm.fan.ucode_fan_control = false;
6533         }
6534
6535         return ret;
6536 }
6537
6538 static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
6539 {
6540         struct si_power_info *si_pi = si_get_pi(adev);
6541         PPSMC_Result ret;
6542
6543         ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
6544         if (ret == PPSMC_Result_OK) {
6545                 si_pi->fan_is_controlled_by_smc = true;
6546                 return 0;
6547         } else {
6548                 return -EINVAL;
6549         }
6550 }
6551
6552 static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
6553 {
6554         struct si_power_info *si_pi = si_get_pi(adev);
6555         PPSMC_Result ret;
6556
6557         ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
6558
6559         if (ret == PPSMC_Result_OK) {
6560                 si_pi->fan_is_controlled_by_smc = false;
6561                 return 0;
6562         } else {
6563                 return -EINVAL;
6564         }
6565 }
6566
6567 static int si_dpm_get_fan_speed_percent(struct amdgpu_device *adev,
6568                                       u32 *speed)
6569 {
6570         u32 duty, duty100;
6571         u64 tmp64;
6572
6573         if (adev->pm.no_fan)
6574                 return -ENOENT;
6575
6576         duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6577         duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6578
6579         if (duty100 == 0)
6580                 return -EINVAL;
6581
6582         tmp64 = (u64)duty * 100;
6583         do_div(tmp64, duty100);
6584         *speed = (u32)tmp64;
6585
6586         if (*speed > 100)
6587                 *speed = 100;
6588
6589         return 0;
6590 }
6591
6592 static int si_dpm_set_fan_speed_percent(struct amdgpu_device *adev,
6593                                       u32 speed)
6594 {
6595         struct si_power_info *si_pi = si_get_pi(adev);
6596         u32 tmp;
6597         u32 duty, duty100;
6598         u64 tmp64;
6599
6600         if (adev->pm.no_fan)
6601                 return -ENOENT;
6602
6603         if (si_pi->fan_is_controlled_by_smc)
6604                 return -EINVAL;
6605
6606         if (speed > 100)
6607                 return -EINVAL;
6608
6609         duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6610
6611         if (duty100 == 0)
6612                 return -EINVAL;
6613
6614         tmp64 = (u64)speed * duty100;
6615         do_div(tmp64, 100);
6616         duty = (u32)tmp64;
6617
6618         tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6619         tmp |= FDO_STATIC_DUTY(duty);
6620         WREG32(CG_FDO_CTRL0, tmp);
6621
6622         return 0;
6623 }
6624
6625 static void si_dpm_set_fan_control_mode(struct amdgpu_device *adev, u32 mode)
6626 {
6627         if (mode) {
6628                 /* stop auto-manage */
6629                 if (adev->pm.dpm.fan.ucode_fan_control)
6630                         si_fan_ctrl_stop_smc_fan_control(adev);
6631                 si_fan_ctrl_set_static_mode(adev, mode);
6632         } else {
6633                 /* restart auto-manage */
6634                 if (adev->pm.dpm.fan.ucode_fan_control)
6635                         si_thermal_start_smc_fan_control(adev);
6636                 else
6637                         si_fan_ctrl_set_default_mode(adev);
6638         }
6639 }
6640
6641 static u32 si_dpm_get_fan_control_mode(struct amdgpu_device *adev)
6642 {
6643         struct si_power_info *si_pi = si_get_pi(adev);
6644         u32 tmp;
6645
6646         if (si_pi->fan_is_controlled_by_smc)
6647                 return 0;
6648
6649         tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6650         return (tmp >> FDO_PWM_MODE_SHIFT);
6651 }
6652
6653 #if 0
6654 static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
6655                                          u32 *speed)
6656 {
6657         u32 tach_period;
6658         u32 xclk = amdgpu_asic_get_xclk(adev);
6659
6660         if (adev->pm.no_fan)
6661                 return -ENOENT;
6662
6663         if (adev->pm.fan_pulses_per_revolution == 0)
6664                 return -ENOENT;
6665
6666         tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6667         if (tach_period == 0)
6668                 return -ENOENT;
6669
6670         *speed = 60 * xclk * 10000 / tach_period;
6671
6672         return 0;
6673 }
6674
6675 static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
6676                                          u32 speed)
6677 {
6678         u32 tach_period, tmp;
6679         u32 xclk = amdgpu_asic_get_xclk(adev);
6680
6681         if (adev->pm.no_fan)
6682                 return -ENOENT;
6683
6684         if (adev->pm.fan_pulses_per_revolution == 0)
6685                 return -ENOENT;
6686
6687         if ((speed < adev->pm.fan_min_rpm) ||
6688             (speed > adev->pm.fan_max_rpm))
6689                 return -EINVAL;
6690
6691         if (adev->pm.dpm.fan.ucode_fan_control)
6692                 si_fan_ctrl_stop_smc_fan_control(adev);
6693
6694         tach_period = 60 * xclk * 10000 / (8 * speed);
6695         tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6696         tmp |= TARGET_PERIOD(tach_period);
6697         WREG32(CG_TACH_CTRL, tmp);
6698
6699         si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
6700
6701         return 0;
6702 }
6703 #endif
6704
6705 static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
6706 {
6707         struct si_power_info *si_pi = si_get_pi(adev);
6708         u32 tmp;
6709
6710         if (!si_pi->fan_ctrl_is_in_default_mode) {
6711                 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6712                 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6713                 WREG32(CG_FDO_CTRL2, tmp);
6714
6715                 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
6716                 tmp |= TMIN(si_pi->t_min);
6717                 WREG32(CG_FDO_CTRL2, tmp);
6718                 si_pi->fan_ctrl_is_in_default_mode = true;
6719         }
6720 }
6721
6722 static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
6723 {
6724         if (adev->pm.dpm.fan.ucode_fan_control) {
6725                 si_fan_ctrl_start_smc_fan_control(adev);
6726                 si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
6727         }
6728 }
6729
6730 static void si_thermal_initialize(struct amdgpu_device *adev)
6731 {
6732         u32 tmp;
6733
6734         if (adev->pm.fan_pulses_per_revolution) {
6735                 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6736                 tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
6737                 WREG32(CG_TACH_CTRL, tmp);
6738         }
6739
6740         tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6741         tmp |= TACH_PWM_RESP_RATE(0x28);
6742         WREG32(CG_FDO_CTRL2, tmp);
6743 }
6744
6745 static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
6746 {
6747         int ret;
6748
6749         si_thermal_initialize(adev);
6750         ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6751         if (ret)
6752                 return ret;
6753         ret = si_thermal_enable_alert(adev, true);
6754         if (ret)
6755                 return ret;
6756         if (adev->pm.dpm.fan.ucode_fan_control) {
6757                 ret = si_halt_smc(adev);
6758                 if (ret)
6759                         return ret;
6760                 ret = si_thermal_setup_fan_table(adev);
6761                 if (ret)
6762                         return ret;
6763                 ret = si_resume_smc(adev);
6764                 if (ret)
6765                         return ret;
6766                 si_thermal_start_smc_fan_control(adev);
6767         }
6768
6769         return 0;
6770 }
6771
6772 static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
6773 {
6774         if (!adev->pm.no_fan) {
6775                 si_fan_ctrl_set_default_mode(adev);
6776                 si_fan_ctrl_stop_smc_fan_control(adev);
6777         }
6778 }
6779
6780 static int si_dpm_enable(struct amdgpu_device *adev)
6781 {
6782         struct rv7xx_power_info *pi = rv770_get_pi(adev);
6783         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6784         struct si_power_info *si_pi = si_get_pi(adev);
6785         struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6786         int ret;
6787
6788         if (amdgpu_si_is_smc_running(adev))
6789                 return -EINVAL;
6790         if (pi->voltage_control || si_pi->voltage_control_svi2)
6791                 si_enable_voltage_control(adev, true);
6792         if (pi->mvdd_control)
6793                 si_get_mvdd_configuration(adev);
6794         if (pi->voltage_control || si_pi->voltage_control_svi2) {
6795                 ret = si_construct_voltage_tables(adev);
6796                 if (ret) {
6797                         DRM_ERROR("si_construct_voltage_tables failed\n");
6798                         return ret;
6799                 }
6800         }
6801         if (eg_pi->dynamic_ac_timing) {
6802                 ret = si_initialize_mc_reg_table(adev);
6803                 if (ret)
6804                         eg_pi->dynamic_ac_timing = false;
6805         }
6806         if (pi->dynamic_ss)
6807                 si_enable_spread_spectrum(adev, true);
6808         if (pi->thermal_protection)
6809                 si_enable_thermal_protection(adev, true);
6810         si_setup_bsp(adev);
6811         si_program_git(adev);
6812         si_program_tp(adev);
6813         si_program_tpp(adev);
6814         si_program_sstp(adev);
6815         si_enable_display_gap(adev);
6816         si_program_vc(adev);
6817         ret = si_upload_firmware(adev);
6818         if (ret) {
6819                 DRM_ERROR("si_upload_firmware failed\n");
6820                 return ret;
6821         }
6822         ret = si_process_firmware_header(adev);
6823         if (ret) {
6824                 DRM_ERROR("si_process_firmware_header failed\n");
6825                 return ret;
6826         }
6827         ret = si_initial_switch_from_arb_f0_to_f1(adev);
6828         if (ret) {
6829                 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
6830                 return ret;
6831         }
6832         ret = si_init_smc_table(adev);
6833         if (ret) {
6834                 DRM_ERROR("si_init_smc_table failed\n");
6835                 return ret;
6836         }
6837         ret = si_init_smc_spll_table(adev);
6838         if (ret) {
6839                 DRM_ERROR("si_init_smc_spll_table failed\n");
6840                 return ret;
6841         }
6842         ret = si_init_arb_table_index(adev);
6843         if (ret) {
6844                 DRM_ERROR("si_init_arb_table_index failed\n");
6845                 return ret;
6846         }
6847         if (eg_pi->dynamic_ac_timing) {
6848                 ret = si_populate_mc_reg_table(adev, boot_ps);
6849                 if (ret) {
6850                         DRM_ERROR("si_populate_mc_reg_table failed\n");
6851                         return ret;
6852                 }
6853         }
6854         ret = si_initialize_smc_cac_tables(adev);
6855         if (ret) {
6856                 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
6857                 return ret;
6858         }
6859         ret = si_initialize_hardware_cac_manager(adev);
6860         if (ret) {
6861                 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
6862                 return ret;
6863         }
6864         ret = si_initialize_smc_dte_tables(adev);
6865         if (ret) {
6866                 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
6867                 return ret;
6868         }
6869         ret = si_populate_smc_tdp_limits(adev, boot_ps);
6870         if (ret) {
6871                 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
6872                 return ret;
6873         }
6874         ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
6875         if (ret) {
6876                 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
6877                 return ret;
6878         }
6879         si_program_response_times(adev);
6880         si_program_ds_registers(adev);
6881         si_dpm_start_smc(adev);
6882         ret = si_notify_smc_display_change(adev, false);
6883         if (ret) {
6884                 DRM_ERROR("si_notify_smc_display_change failed\n");
6885                 return ret;
6886         }
6887         si_enable_sclk_control(adev, true);
6888         si_start_dpm(adev);
6889
6890         si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6891         si_thermal_start_thermal_controller(adev);
6892         ni_update_current_ps(adev, boot_ps);
6893
6894         return 0;
6895 }
6896
6897 static int si_set_temperature_range(struct amdgpu_device *adev)
6898 {
6899         int ret;
6900
6901         ret = si_thermal_enable_alert(adev, false);
6902         if (ret)
6903                 return ret;
6904         ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6905         if (ret)
6906                 return ret;
6907         ret = si_thermal_enable_alert(adev, true);
6908         if (ret)
6909                 return ret;
6910
6911         return ret;
6912 }
6913
6914 static void si_dpm_disable(struct amdgpu_device *adev)
6915 {
6916         struct rv7xx_power_info *pi = rv770_get_pi(adev);
6917         struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
6918
6919         if (!amdgpu_si_is_smc_running(adev))
6920                 return;
6921         si_thermal_stop_thermal_controller(adev);
6922         si_disable_ulv(adev);
6923         si_clear_vc(adev);
6924         if (pi->thermal_protection)
6925                 si_enable_thermal_protection(adev, false);
6926         si_enable_power_containment(adev, boot_ps, false);
6927         si_enable_smc_cac(adev, boot_ps, false);
6928         si_enable_spread_spectrum(adev, false);
6929         si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6930         si_stop_dpm(adev);
6931         si_reset_to_default(adev);
6932         si_dpm_stop_smc(adev);
6933         si_force_switch_to_arb_f0(adev);
6934
6935         ni_update_current_ps(adev, boot_ps);
6936 }
6937
6938 static int si_dpm_pre_set_power_state(struct amdgpu_device *adev)
6939 {
6940         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6941         struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
6942         struct amdgpu_ps *new_ps = &requested_ps;
6943
6944         ni_update_requested_ps(adev, new_ps);
6945         si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
6946
6947         return 0;
6948 }
6949
6950 static int si_power_control_set_level(struct amdgpu_device *adev)
6951 {
6952         struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
6953         int ret;
6954
6955         ret = si_restrict_performance_levels_before_switch(adev);
6956         if (ret)
6957                 return ret;
6958         ret = si_halt_smc(adev);
6959         if (ret)
6960                 return ret;
6961         ret = si_populate_smc_tdp_limits(adev, new_ps);
6962         if (ret)
6963                 return ret;
6964         ret = si_populate_smc_tdp_limits_2(adev, new_ps);
6965         if (ret)
6966                 return ret;
6967         ret = si_resume_smc(adev);
6968         if (ret)
6969                 return ret;
6970         ret = si_set_sw_state(adev);
6971         if (ret)
6972                 return ret;
6973         return 0;
6974 }
6975
6976 static int si_dpm_set_power_state(struct amdgpu_device *adev)
6977 {
6978         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
6979         struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
6980         struct amdgpu_ps *old_ps = &eg_pi->current_rps;
6981         int ret;
6982
6983         ret = si_disable_ulv(adev);
6984         if (ret) {
6985                 DRM_ERROR("si_disable_ulv failed\n");
6986                 return ret;
6987         }
6988         ret = si_restrict_performance_levels_before_switch(adev);
6989         if (ret) {
6990                 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
6991                 return ret;
6992         }
6993         if (eg_pi->pcie_performance_request)
6994                 si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
6995         ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
6996         ret = si_enable_power_containment(adev, new_ps, false);
6997         if (ret) {
6998                 DRM_ERROR("si_enable_power_containment failed\n");
6999                 return ret;
7000         }
7001         ret = si_enable_smc_cac(adev, new_ps, false);
7002         if (ret) {
7003                 DRM_ERROR("si_enable_smc_cac failed\n");
7004                 return ret;
7005         }
7006         ret = si_halt_smc(adev);
7007         if (ret) {
7008                 DRM_ERROR("si_halt_smc failed\n");
7009                 return ret;
7010         }
7011         ret = si_upload_sw_state(adev, new_ps);
7012         if (ret) {
7013                 DRM_ERROR("si_upload_sw_state failed\n");
7014                 return ret;
7015         }
7016         ret = si_upload_smc_data(adev);
7017         if (ret) {
7018                 DRM_ERROR("si_upload_smc_data failed\n");
7019                 return ret;
7020         }
7021         ret = si_upload_ulv_state(adev);
7022         if (ret) {
7023                 DRM_ERROR("si_upload_ulv_state failed\n");
7024                 return ret;
7025         }
7026         if (eg_pi->dynamic_ac_timing) {
7027                 ret = si_upload_mc_reg_table(adev, new_ps);
7028                 if (ret) {
7029                         DRM_ERROR("si_upload_mc_reg_table failed\n");
7030                         return ret;
7031                 }
7032         }
7033         ret = si_program_memory_timing_parameters(adev, new_ps);
7034         if (ret) {
7035                 DRM_ERROR("si_program_memory_timing_parameters failed\n");
7036                 return ret;
7037         }
7038         si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
7039
7040         ret = si_resume_smc(adev);
7041         if (ret) {
7042                 DRM_ERROR("si_resume_smc failed\n");
7043                 return ret;
7044         }
7045         ret = si_set_sw_state(adev);
7046         if (ret) {
7047                 DRM_ERROR("si_set_sw_state failed\n");
7048                 return ret;
7049         }
7050         ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
7051         if (eg_pi->pcie_performance_request)
7052                 si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
7053         ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
7054         if (ret) {
7055                 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
7056                 return ret;
7057         }
7058         ret = si_enable_smc_cac(adev, new_ps, true);
7059         if (ret) {
7060                 DRM_ERROR("si_enable_smc_cac failed\n");
7061                 return ret;
7062         }
7063         ret = si_enable_power_containment(adev, new_ps, true);
7064         if (ret) {
7065                 DRM_ERROR("si_enable_power_containment failed\n");
7066                 return ret;
7067         }
7068
7069         ret = si_power_control_set_level(adev);
7070         if (ret) {
7071                 DRM_ERROR("si_power_control_set_level failed\n");
7072                 return ret;
7073         }
7074
7075         return 0;
7076 }
7077
7078 static void si_dpm_post_set_power_state(struct amdgpu_device *adev)
7079 {
7080         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7081         struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
7082
7083         ni_update_current_ps(adev, new_ps);
7084 }
7085
7086 #if 0
7087 void si_dpm_reset_asic(struct amdgpu_device *adev)
7088 {
7089         si_restrict_performance_levels_before_switch(adev);
7090         si_disable_ulv(adev);
7091         si_set_boot_state(adev);
7092 }
7093 #endif
7094
7095 static void si_dpm_display_configuration_changed(struct amdgpu_device *adev)
7096 {
7097         si_program_display_gap(adev);
7098 }
7099
7100
7101 static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
7102                                           struct amdgpu_ps *rps,
7103                                           struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
7104                                           u8 table_rev)
7105 {
7106         rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
7107         rps->class = le16_to_cpu(non_clock_info->usClassification);
7108         rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
7109
7110         if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
7111                 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
7112                 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
7113         } else if (r600_is_uvd_state(rps->class, rps->class2)) {
7114                 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
7115                 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
7116         } else {
7117                 rps->vclk = 0;
7118                 rps->dclk = 0;
7119         }
7120
7121         if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
7122                 adev->pm.dpm.boot_ps = rps;
7123         if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
7124                 adev->pm.dpm.uvd_ps = rps;
7125 }
7126
7127 static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
7128                                       struct amdgpu_ps *rps, int index,
7129                                       union pplib_clock_info *clock_info)
7130 {
7131         struct rv7xx_power_info *pi = rv770_get_pi(adev);
7132         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7133         struct si_power_info *si_pi = si_get_pi(adev);
7134         struct  si_ps *ps = si_get_ps(rps);
7135         u16 leakage_voltage;
7136         struct rv7xx_pl *pl = &ps->performance_levels[index];
7137         int ret;
7138
7139         ps->performance_level_count = index + 1;
7140
7141         pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7142         pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
7143         pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7144         pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
7145
7146         pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
7147         pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
7148         pl->flags = le32_to_cpu(clock_info->si.ulFlags);
7149         pl->pcie_gen = r600_get_pcie_gen_support(adev,
7150                                                  si_pi->sys_pcie_mask,
7151                                                  si_pi->boot_pcie_gen,
7152                                                  clock_info->si.ucPCIEGen);
7153
7154         /* patch up vddc if necessary */
7155         ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
7156                                                         &leakage_voltage);
7157         if (ret == 0)
7158                 pl->vddc = leakage_voltage;
7159
7160         if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
7161                 pi->acpi_vddc = pl->vddc;
7162                 eg_pi->acpi_vddci = pl->vddci;
7163                 si_pi->acpi_pcie_gen = pl->pcie_gen;
7164         }
7165
7166         if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
7167             index == 0) {
7168                 /* XXX disable for A0 tahiti */
7169                 si_pi->ulv.supported = false;
7170                 si_pi->ulv.pl = *pl;
7171                 si_pi->ulv.one_pcie_lane_in_ulv = false;
7172                 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
7173                 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
7174                 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
7175         }
7176
7177         if (pi->min_vddc_in_table > pl->vddc)
7178                 pi->min_vddc_in_table = pl->vddc;
7179
7180         if (pi->max_vddc_in_table < pl->vddc)
7181                 pi->max_vddc_in_table = pl->vddc;
7182
7183         /* patch up boot state */
7184         if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
7185                 u16 vddc, vddci, mvdd;
7186                 amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
7187                 pl->mclk = adev->clock.default_mclk;
7188                 pl->sclk = adev->clock.default_sclk;
7189                 pl->vddc = vddc;
7190                 pl->vddci = vddci;
7191                 si_pi->mvdd_bootup_value = mvdd;
7192         }
7193
7194         if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
7195             ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
7196                 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
7197                 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
7198                 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
7199                 adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
7200         }
7201 }
7202
7203 union pplib_power_state {
7204         struct _ATOM_PPLIB_STATE v1;
7205         struct _ATOM_PPLIB_STATE_V2 v2;
7206 };
7207
7208 static int si_parse_power_table(struct amdgpu_device *adev)
7209 {
7210         struct amdgpu_mode_info *mode_info = &adev->mode_info;
7211         struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
7212         union pplib_power_state *power_state;
7213         int i, j, k, non_clock_array_index, clock_array_index;
7214         union pplib_clock_info *clock_info;
7215         struct _StateArray *state_array;
7216         struct _ClockInfoArray *clock_info_array;
7217         struct _NonClockInfoArray *non_clock_info_array;
7218         union power_info *power_info;
7219         int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
7220         u16 data_offset;
7221         u8 frev, crev;
7222         u8 *power_state_offset;
7223         struct  si_ps *ps;
7224
7225         if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
7226                                    &frev, &crev, &data_offset))
7227                 return -EINVAL;
7228         power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
7229
7230         amdgpu_add_thermal_controller(adev);
7231
7232         state_array = (struct _StateArray *)
7233                 (mode_info->atom_context->bios + data_offset +
7234                  le16_to_cpu(power_info->pplib.usStateArrayOffset));
7235         clock_info_array = (struct _ClockInfoArray *)
7236                 (mode_info->atom_context->bios + data_offset +
7237                  le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
7238         non_clock_info_array = (struct _NonClockInfoArray *)
7239                 (mode_info->atom_context->bios + data_offset +
7240                  le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
7241
7242         adev->pm.dpm.ps = kzalloc(sizeof(struct amdgpu_ps) *
7243                                   state_array->ucNumEntries, GFP_KERNEL);
7244         if (!adev->pm.dpm.ps)
7245                 return -ENOMEM;
7246         power_state_offset = (u8 *)state_array->states;
7247         for (i = 0; i < state_array->ucNumEntries; i++) {
7248                 u8 *idx;
7249                 power_state = (union pplib_power_state *)power_state_offset;
7250                 non_clock_array_index = power_state->v2.nonClockInfoIndex;
7251                 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
7252                         &non_clock_info_array->nonClockInfo[non_clock_array_index];
7253                 ps = kzalloc(sizeof(struct  si_ps), GFP_KERNEL);
7254                 if (ps == NULL) {
7255                         kfree(adev->pm.dpm.ps);
7256                         return -ENOMEM;
7257                 }
7258                 adev->pm.dpm.ps[i].ps_priv = ps;
7259                 si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
7260                                               non_clock_info,
7261                                               non_clock_info_array->ucEntrySize);
7262                 k = 0;
7263                 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
7264                 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
7265                         clock_array_index = idx[j];
7266                         if (clock_array_index >= clock_info_array->ucNumEntries)
7267                                 continue;
7268                         if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
7269                                 break;
7270                         clock_info = (union pplib_clock_info *)
7271                                 ((u8 *)&clock_info_array->clockInfo[0] +
7272                                  (clock_array_index * clock_info_array->ucEntrySize));
7273                         si_parse_pplib_clock_info(adev,
7274                                                   &adev->pm.dpm.ps[i], k,
7275                                                   clock_info);
7276                         k++;
7277                 }
7278                 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
7279         }
7280         adev->pm.dpm.num_ps = state_array->ucNumEntries;
7281
7282         /* fill in the vce power states */
7283         for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
7284                 u32 sclk, mclk;
7285                 clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
7286                 clock_info = (union pplib_clock_info *)
7287                         &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
7288                 sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
7289                 sclk |= clock_info->si.ucEngineClockHigh << 16;
7290                 mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
7291                 mclk |= clock_info->si.ucMemoryClockHigh << 16;
7292                 adev->pm.dpm.vce_states[i].sclk = sclk;
7293                 adev->pm.dpm.vce_states[i].mclk = mclk;
7294         }
7295
7296         return 0;
7297 }
7298
7299 static int si_dpm_init(struct amdgpu_device *adev)
7300 {
7301         struct rv7xx_power_info *pi;
7302         struct evergreen_power_info *eg_pi;
7303         struct ni_power_info *ni_pi;
7304         struct si_power_info *si_pi;
7305         struct atom_clock_dividers dividers;
7306         int ret;
7307         u32 mask;
7308
7309         si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
7310         if (si_pi == NULL)
7311                 return -ENOMEM;
7312         adev->pm.dpm.priv = si_pi;
7313         ni_pi = &si_pi->ni;
7314         eg_pi = &ni_pi->eg;
7315         pi = &eg_pi->rv7xx;
7316
7317         ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
7318         if (ret)
7319                 si_pi->sys_pcie_mask = 0;
7320         else
7321                 si_pi->sys_pcie_mask = mask;
7322         si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
7323         si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
7324
7325         si_set_max_cu_value(adev);
7326
7327         rv770_get_max_vddc(adev);
7328         si_get_leakage_vddc(adev);
7329         si_patch_dependency_tables_based_on_leakage(adev);
7330
7331         pi->acpi_vddc = 0;
7332         eg_pi->acpi_vddci = 0;
7333         pi->min_vddc_in_table = 0;
7334         pi->max_vddc_in_table = 0;
7335
7336         ret = amdgpu_get_platform_caps(adev);
7337         if (ret)
7338                 return ret;
7339
7340         ret = amdgpu_parse_extended_power_table(adev);
7341         if (ret)
7342                 return ret;
7343
7344         ret = si_parse_power_table(adev);
7345         if (ret)
7346                 return ret;
7347
7348         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
7349                 kzalloc(4 * sizeof(struct amdgpu_clock_voltage_dependency_entry), GFP_KERNEL);
7350         if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
7351                 amdgpu_free_extended_power_table(adev);
7352                 return -ENOMEM;
7353         }
7354         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
7355         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
7356         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
7357         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
7358         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
7359         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
7360         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
7361         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
7362         adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
7363
7364         if (adev->pm.dpm.voltage_response_time == 0)
7365                 adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
7366         if (adev->pm.dpm.backbias_response_time == 0)
7367                 adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
7368
7369         ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
7370                                              0, false, &dividers);
7371         if (ret)
7372                 pi->ref_div = dividers.ref_div + 1;
7373         else
7374                 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
7375
7376         eg_pi->smu_uvd_hs = false;
7377
7378         pi->mclk_strobe_mode_threshold = 40000;
7379         if (si_is_special_1gb_platform(adev))
7380                 pi->mclk_stutter_mode_threshold = 0;
7381         else
7382                 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
7383         pi->mclk_edc_enable_threshold = 40000;
7384         eg_pi->mclk_edc_wr_enable_threshold = 40000;
7385
7386         ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
7387
7388         pi->voltage_control =
7389                 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7390                                             VOLTAGE_OBJ_GPIO_LUT);
7391         if (!pi->voltage_control) {
7392                 si_pi->voltage_control_svi2 =
7393                         amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7394                                                     VOLTAGE_OBJ_SVID2);
7395                 if (si_pi->voltage_control_svi2)
7396                         amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7397                                                   &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
7398         }
7399
7400         pi->mvdd_control =
7401                 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
7402                                             VOLTAGE_OBJ_GPIO_LUT);
7403
7404         eg_pi->vddci_control =
7405                 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7406                                             VOLTAGE_OBJ_GPIO_LUT);
7407         if (!eg_pi->vddci_control)
7408                 si_pi->vddci_control_svi2 =
7409                         amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
7410                                                     VOLTAGE_OBJ_SVID2);
7411
7412         si_pi->vddc_phase_shed_control =
7413                 amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
7414                                             VOLTAGE_OBJ_PHASE_LUT);
7415
7416         rv770_get_engine_memory_ss(adev);
7417
7418         pi->asi = RV770_ASI_DFLT;
7419         pi->pasi = CYPRESS_HASI_DFLT;
7420         pi->vrc = SISLANDS_VRC_DFLT;
7421
7422         pi->gfx_clock_gating = true;
7423
7424         eg_pi->sclk_deep_sleep = true;
7425         si_pi->sclk_deep_sleep_above_low = false;
7426
7427         if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
7428                 pi->thermal_protection = true;
7429         else
7430                 pi->thermal_protection = false;
7431
7432         eg_pi->dynamic_ac_timing = true;
7433
7434         eg_pi->light_sleep = true;
7435 #if defined(CONFIG_ACPI)
7436         eg_pi->pcie_performance_request =
7437                 amdgpu_acpi_is_pcie_performance_request_supported(adev);
7438 #else
7439         eg_pi->pcie_performance_request = false;
7440 #endif
7441
7442         si_pi->sram_end = SMC_RAM_END;
7443
7444         adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
7445         adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
7446         adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
7447         adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
7448         adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
7449         adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
7450         adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
7451
7452         si_initialize_powertune_defaults(adev);
7453
7454         /* make sure dc limits are valid */
7455         if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
7456             (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
7457                 adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
7458                         adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
7459
7460         si_pi->fan_ctrl_is_in_default_mode = true;
7461
7462         return 0;
7463 }
7464
7465 static void si_dpm_fini(struct amdgpu_device *adev)
7466 {
7467         int i;
7468
7469         if (adev->pm.dpm.ps)
7470                 for (i = 0; i < adev->pm.dpm.num_ps; i++)
7471                         kfree(adev->pm.dpm.ps[i].ps_priv);
7472         kfree(adev->pm.dpm.ps);
7473         kfree(adev->pm.dpm.priv);
7474         kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
7475         amdgpu_free_extended_power_table(adev);
7476 }
7477
7478 static void si_dpm_debugfs_print_current_performance_level(struct amdgpu_device *adev,
7479                                                     struct seq_file *m)
7480 {
7481         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7482         struct amdgpu_ps *rps = &eg_pi->current_rps;
7483         struct  si_ps *ps = si_get_ps(rps);
7484         struct rv7xx_pl *pl;
7485         u32 current_index =
7486                 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
7487                 CURRENT_STATE_INDEX_SHIFT;
7488
7489         if (current_index >= ps->performance_level_count) {
7490                 seq_printf(m, "invalid dpm profile %d\n", current_index);
7491         } else {
7492                 pl = &ps->performance_levels[current_index];
7493                 seq_printf(m, "uvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7494                 seq_printf(m, "power level %d    sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7495                            current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7496         }
7497 }
7498
7499 static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
7500                                       struct amdgpu_irq_src *source,
7501                                       unsigned type,
7502                                       enum amdgpu_interrupt_state state)
7503 {
7504         u32 cg_thermal_int;
7505
7506         switch (type) {
7507         case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
7508                 switch (state) {
7509                 case AMDGPU_IRQ_STATE_DISABLE:
7510                         cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7511                         cg_thermal_int |= THERM_INT_MASK_HIGH;
7512                         WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7513                         break;
7514                 case AMDGPU_IRQ_STATE_ENABLE:
7515                         cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7516                         cg_thermal_int &= ~THERM_INT_MASK_HIGH;
7517                         WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7518                         break;
7519                 default:
7520                         break;
7521                 }
7522                 break;
7523
7524         case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
7525                 switch (state) {
7526                 case AMDGPU_IRQ_STATE_DISABLE:
7527                         cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7528                         cg_thermal_int |= THERM_INT_MASK_LOW;
7529                         WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7530                         break;
7531                 case AMDGPU_IRQ_STATE_ENABLE:
7532                         cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
7533                         cg_thermal_int &= ~THERM_INT_MASK_LOW;
7534                         WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
7535                         break;
7536                 default:
7537                         break;
7538                 }
7539                 break;
7540
7541         default:
7542                 break;
7543         }
7544         return 0;
7545 }
7546
7547 static int si_dpm_process_interrupt(struct amdgpu_device *adev,
7548                                     struct amdgpu_irq_src *source,
7549                                     struct amdgpu_iv_entry *entry)
7550 {
7551         bool queue_thermal = false;
7552
7553         if (entry == NULL)
7554                 return -EINVAL;
7555
7556         switch (entry->src_id) {
7557         case 230: /* thermal low to high */
7558                 DRM_DEBUG("IH: thermal low to high\n");
7559                 adev->pm.dpm.thermal.high_to_low = false;
7560                 queue_thermal = true;
7561                 break;
7562         case 231: /* thermal high to low */
7563                 DRM_DEBUG("IH: thermal high to low\n");
7564                 adev->pm.dpm.thermal.high_to_low = true;
7565                 queue_thermal = true;
7566                 break;
7567         default:
7568                 break;
7569         }
7570
7571         if (queue_thermal)
7572                 schedule_work(&adev->pm.dpm.thermal.work);
7573
7574         return 0;
7575 }
7576
7577 static int si_dpm_late_init(void *handle)
7578 {
7579         int ret;
7580         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7581
7582         if (!amdgpu_dpm)
7583                 return 0;
7584
7585         /* init the sysfs and debugfs files late */
7586         ret = amdgpu_pm_sysfs_init(adev);
7587         if (ret)
7588                 return ret;
7589
7590         ret = si_set_temperature_range(adev);
7591         if (ret)
7592                 return ret;
7593 #if 0 //TODO ?
7594         si_dpm_powergate_uvd(adev, true);
7595 #endif
7596         return 0;
7597 }
7598
7599 /**
7600  * si_dpm_init_microcode - load ucode images from disk
7601  *
7602  * @adev: amdgpu_device pointer
7603  *
7604  * Use the firmware interface to load the ucode images into
7605  * the driver (not loaded into hw).
7606  * Returns 0 on success, error on failure.
7607  */
7608 static int si_dpm_init_microcode(struct amdgpu_device *adev)
7609 {
7610         const char *chip_name;
7611         char fw_name[30];
7612         int err;
7613
7614         DRM_DEBUG("\n");
7615         switch (adev->asic_type) {
7616         case CHIP_TAHITI:
7617                 chip_name = "tahiti";
7618                 break;
7619         case CHIP_PITCAIRN:
7620                 if ((adev->pdev->revision == 0x81) &&
7621                     ((adev->pdev->device == 0x6810) ||
7622                     (adev->pdev->device == 0x6811)))
7623                         chip_name = "pitcairn_k";
7624                 else
7625                         chip_name = "pitcairn";
7626                 break;
7627         case CHIP_VERDE:
7628                 if (((adev->pdev->device == 0x6820) &&
7629                         ((adev->pdev->revision == 0x81) ||
7630                         (adev->pdev->revision == 0x83))) ||
7631                     ((adev->pdev->device == 0x6821) &&
7632                         ((adev->pdev->revision == 0x83) ||
7633                         (adev->pdev->revision == 0x87))) ||
7634                     ((adev->pdev->revision == 0x87) &&
7635                         ((adev->pdev->device == 0x6823) ||
7636                         (adev->pdev->device == 0x682b))))
7637                         chip_name = "verde_k";
7638                 else
7639                         chip_name = "verde";
7640                 break;
7641         case CHIP_OLAND:
7642                 if (((adev->pdev->revision == 0x81) &&
7643                         ((adev->pdev->device == 0x6600) ||
7644                         (adev->pdev->device == 0x6604) ||
7645                         (adev->pdev->device == 0x6605) ||
7646                         (adev->pdev->device == 0x6610))) ||
7647                     ((adev->pdev->revision == 0x83) &&
7648                         (adev->pdev->device == 0x6610)))
7649                         chip_name = "oland_k";
7650                 else
7651                         chip_name = "oland";
7652                 break;
7653         case CHIP_HAINAN:
7654                 if (((adev->pdev->revision == 0x81) &&
7655                         (adev->pdev->device == 0x6660)) ||
7656                     ((adev->pdev->revision == 0x83) &&
7657                         ((adev->pdev->device == 0x6660) ||
7658                         (adev->pdev->device == 0x6663) ||
7659                         (adev->pdev->device == 0x6665) ||
7660                          (adev->pdev->device == 0x6667))))
7661                         chip_name = "hainan_k";
7662                 else if ((adev->pdev->revision == 0xc3) &&
7663                          (adev->pdev->device == 0x6665))
7664                         chip_name = "banks_k_2";
7665                 else
7666                         chip_name = "hainan";
7667                 break;
7668         default: BUG();
7669         }
7670
7671         snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
7672         err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
7673         if (err)
7674                 goto out;
7675         err = amdgpu_ucode_validate(adev->pm.fw);
7676
7677 out:
7678         if (err) {
7679                 DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
7680                           err, fw_name);
7681                 release_firmware(adev->pm.fw);
7682                 adev->pm.fw = NULL;
7683         }
7684         return err;
7685
7686 }
7687
7688 static int si_dpm_sw_init(void *handle)
7689 {
7690         int ret;
7691         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7692
7693         ret = amdgpu_irq_add_id(adev, 230, &adev->pm.dpm.thermal.irq);
7694         if (ret)
7695                 return ret;
7696
7697         ret = amdgpu_irq_add_id(adev, 231, &adev->pm.dpm.thermal.irq);
7698         if (ret)
7699                 return ret;
7700
7701         /* default to balanced state */
7702         adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
7703         adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
7704         adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
7705         adev->pm.default_sclk = adev->clock.default_sclk;
7706         adev->pm.default_mclk = adev->clock.default_mclk;
7707         adev->pm.current_sclk = adev->clock.default_sclk;
7708         adev->pm.current_mclk = adev->clock.default_mclk;
7709         adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
7710
7711         if (amdgpu_dpm == 0)
7712                 return 0;
7713
7714         ret = si_dpm_init_microcode(adev);
7715         if (ret)
7716                 return ret;
7717
7718         INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
7719         mutex_lock(&adev->pm.mutex);
7720         ret = si_dpm_init(adev);
7721         if (ret)
7722                 goto dpm_failed;
7723         adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7724         if (amdgpu_dpm == 1)
7725                 amdgpu_pm_print_power_states(adev);
7726         mutex_unlock(&adev->pm.mutex);
7727         DRM_INFO("amdgpu: dpm initialized\n");
7728
7729         return 0;
7730
7731 dpm_failed:
7732         si_dpm_fini(adev);
7733         mutex_unlock(&adev->pm.mutex);
7734         DRM_ERROR("amdgpu: dpm initialization failed\n");
7735         return ret;
7736 }
7737
7738 static int si_dpm_sw_fini(void *handle)
7739 {
7740         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7741
7742         flush_work(&adev->pm.dpm.thermal.work);
7743
7744         mutex_lock(&adev->pm.mutex);
7745         amdgpu_pm_sysfs_fini(adev);
7746         si_dpm_fini(adev);
7747         mutex_unlock(&adev->pm.mutex);
7748
7749         return 0;
7750 }
7751
7752 static int si_dpm_hw_init(void *handle)
7753 {
7754         int ret;
7755
7756         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7757
7758         if (!amdgpu_dpm)
7759                 return 0;
7760
7761         mutex_lock(&adev->pm.mutex);
7762         si_dpm_setup_asic(adev);
7763         ret = si_dpm_enable(adev);
7764         if (ret)
7765                 adev->pm.dpm_enabled = false;
7766         else
7767                 adev->pm.dpm_enabled = true;
7768         mutex_unlock(&adev->pm.mutex);
7769
7770         return ret;
7771 }
7772
7773 static int si_dpm_hw_fini(void *handle)
7774 {
7775         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7776
7777         if (adev->pm.dpm_enabled) {
7778                 mutex_lock(&adev->pm.mutex);
7779                 si_dpm_disable(adev);
7780                 mutex_unlock(&adev->pm.mutex);
7781         }
7782
7783         return 0;
7784 }
7785
7786 static int si_dpm_suspend(void *handle)
7787 {
7788         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7789
7790         if (adev->pm.dpm_enabled) {
7791                 mutex_lock(&adev->pm.mutex);
7792                 /* disable dpm */
7793                 si_dpm_disable(adev);
7794                 /* reset the power state */
7795                 adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
7796                 mutex_unlock(&adev->pm.mutex);
7797         }
7798         return 0;
7799 }
7800
7801 static int si_dpm_resume(void *handle)
7802 {
7803         int ret;
7804         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7805
7806         if (adev->pm.dpm_enabled) {
7807                 /* asic init will reset to the boot state */
7808                 mutex_lock(&adev->pm.mutex);
7809                 si_dpm_setup_asic(adev);
7810                 ret = si_dpm_enable(adev);
7811                 if (ret)
7812                         adev->pm.dpm_enabled = false;
7813                 else
7814                         adev->pm.dpm_enabled = true;
7815                 mutex_unlock(&adev->pm.mutex);
7816                 if (adev->pm.dpm_enabled)
7817                         amdgpu_pm_compute_clocks(adev);
7818         }
7819         return 0;
7820 }
7821
7822 static bool si_dpm_is_idle(void *handle)
7823 {
7824         /* XXX */
7825         return true;
7826 }
7827
7828 static int si_dpm_wait_for_idle(void *handle)
7829 {
7830         /* XXX */
7831         return 0;
7832 }
7833
7834 static int si_dpm_soft_reset(void *handle)
7835 {
7836         return 0;
7837 }
7838
7839 static int si_dpm_set_clockgating_state(void *handle,
7840                                         enum amd_clockgating_state state)
7841 {
7842         return 0;
7843 }
7844
7845 static int si_dpm_set_powergating_state(void *handle,
7846                                         enum amd_powergating_state state)
7847 {
7848         return 0;
7849 }
7850
7851 /* get temperature in millidegrees */
7852 static int si_dpm_get_temp(struct amdgpu_device *adev)
7853 {
7854         u32 temp;
7855         int actual_temp = 0;
7856
7857         temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
7858                 CTF_TEMP_SHIFT;
7859
7860         if (temp & 0x200)
7861                 actual_temp = 255;
7862         else
7863                 actual_temp = temp & 0x1ff;
7864
7865         actual_temp = (actual_temp * 1000);
7866
7867         return actual_temp;
7868 }
7869
7870 static u32 si_dpm_get_sclk(struct amdgpu_device *adev, bool low)
7871 {
7872         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7873         struct  si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
7874
7875         if (low)
7876                 return requested_state->performance_levels[0].sclk;
7877         else
7878                 return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
7879 }
7880
7881 static u32 si_dpm_get_mclk(struct amdgpu_device *adev, bool low)
7882 {
7883         struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
7884         struct  si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
7885
7886         if (low)
7887                 return requested_state->performance_levels[0].mclk;
7888         else
7889                 return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
7890 }
7891
7892 static void si_dpm_print_power_state(struct amdgpu_device *adev,
7893                                      struct amdgpu_ps *rps)
7894 {
7895         struct  si_ps *ps = si_get_ps(rps);
7896         struct rv7xx_pl *pl;
7897         int i;
7898
7899         amdgpu_dpm_print_class_info(rps->class, rps->class2);
7900         amdgpu_dpm_print_cap_info(rps->caps);
7901         DRM_INFO("\tuvd    vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
7902         for (i = 0; i < ps->performance_level_count; i++) {
7903                 pl = &ps->performance_levels[i];
7904                 if (adev->asic_type >= CHIP_TAHITI)
7905                         DRM_INFO("\t\tpower level %d    sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
7906                                  i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
7907                 else
7908                         DRM_INFO("\t\tpower level %d    sclk: %u mclk: %u vddc: %u vddci: %u\n",
7909                                  i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
7910         }
7911         amdgpu_dpm_print_ps_status(adev, rps);
7912 }
7913
7914 static int si_dpm_early_init(void *handle)
7915 {
7916
7917         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
7918
7919         si_dpm_set_dpm_funcs(adev);
7920         si_dpm_set_irq_funcs(adev);
7921         return 0;
7922 }
7923
7924 static inline bool si_are_power_levels_equal(const struct rv7xx_pl  *si_cpl1,
7925                                                 const struct rv7xx_pl *si_cpl2)
7926 {
7927         return ((si_cpl1->mclk == si_cpl2->mclk) &&
7928                   (si_cpl1->sclk == si_cpl2->sclk) &&
7929                   (si_cpl1->pcie_gen == si_cpl2->pcie_gen) &&
7930                   (si_cpl1->vddc == si_cpl2->vddc) &&
7931                   (si_cpl1->vddci == si_cpl2->vddci));
7932 }
7933
7934 static int si_check_state_equal(struct amdgpu_device *adev,
7935                                 struct amdgpu_ps *cps,
7936                                 struct amdgpu_ps *rps,
7937                                 bool *equal)
7938 {
7939         struct si_ps *si_cps;
7940         struct si_ps *si_rps;
7941         int i;
7942
7943         if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
7944                 return -EINVAL;
7945
7946         si_cps = si_get_ps(cps);
7947         si_rps = si_get_ps(rps);
7948
7949         if (si_cps == NULL) {
7950                 printk("si_cps is NULL\n");
7951                 *equal = false;
7952                 return 0;
7953         }
7954
7955         if (si_cps->performance_level_count != si_rps->performance_level_count) {
7956                 *equal = false;
7957                 return 0;
7958         }
7959
7960         for (i = 0; i < si_cps->performance_level_count; i++) {
7961                 if (!si_are_power_levels_equal(&(si_cps->performance_levels[i]),
7962                                         &(si_rps->performance_levels[i]))) {
7963                         *equal = false;
7964                         return 0;
7965                 }
7966         }
7967
7968         /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
7969         *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
7970         *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
7971
7972         return 0;
7973 }
7974
7975
7976 const struct amd_ip_funcs si_dpm_ip_funcs = {
7977         .name = "si_dpm",
7978         .early_init = si_dpm_early_init,
7979         .late_init = si_dpm_late_init,
7980         .sw_init = si_dpm_sw_init,
7981         .sw_fini = si_dpm_sw_fini,
7982         .hw_init = si_dpm_hw_init,
7983         .hw_fini = si_dpm_hw_fini,
7984         .suspend = si_dpm_suspend,
7985         .resume = si_dpm_resume,
7986         .is_idle = si_dpm_is_idle,
7987         .wait_for_idle = si_dpm_wait_for_idle,
7988         .soft_reset = si_dpm_soft_reset,
7989         .set_clockgating_state = si_dpm_set_clockgating_state,
7990         .set_powergating_state = si_dpm_set_powergating_state,
7991 };
7992
7993 static const struct amdgpu_dpm_funcs si_dpm_funcs = {
7994         .get_temperature = &si_dpm_get_temp,
7995         .pre_set_power_state = &si_dpm_pre_set_power_state,
7996         .set_power_state = &si_dpm_set_power_state,
7997         .post_set_power_state = &si_dpm_post_set_power_state,
7998         .display_configuration_changed = &si_dpm_display_configuration_changed,
7999         .get_sclk = &si_dpm_get_sclk,
8000         .get_mclk = &si_dpm_get_mclk,
8001         .print_power_state = &si_dpm_print_power_state,
8002         .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
8003         .force_performance_level = &si_dpm_force_performance_level,
8004         .vblank_too_short = &si_dpm_vblank_too_short,
8005         .set_fan_control_mode = &si_dpm_set_fan_control_mode,
8006         .get_fan_control_mode = &si_dpm_get_fan_control_mode,
8007         .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
8008         .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
8009         .check_state_equal = &si_check_state_equal,
8010         .get_vce_clock_state = amdgpu_get_vce_clock_state,
8011 };
8012
8013 static void si_dpm_set_dpm_funcs(struct amdgpu_device *adev)
8014 {
8015         if (adev->pm.funcs == NULL)
8016                 adev->pm.funcs = &si_dpm_funcs;
8017 }
8018
8019 static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
8020         .set = si_dpm_set_interrupt_state,
8021         .process = si_dpm_process_interrupt,
8022 };
8023
8024 static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
8025 {
8026         adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
8027         adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
8028 }
8029