]> git.karo-electronics.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/i915/i915_drv.h
Merge tag 'v4.10-rc8' into drm-next
[karo-tx-linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2  */
3 /*
4  *
5  * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6  * All Rights Reserved.
7  *
8  * Permission is hereby granted, free of charge, to any person obtaining a
9  * copy of this software and associated documentation files (the
10  * "Software"), to deal in the Software without restriction, including
11  * without limitation the rights to use, copy, modify, merge, publish,
12  * distribute, sub license, and/or sell copies of the Software, and to
13  * permit persons to whom the Software is furnished to do so, subject to
14  * the following conditions:
15  *
16  * The above copyright notice and this permission notice (including the
17  * next paragraph) shall be included in all copies or substantial portions
18  * of the Software.
19  *
20  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21  * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23  * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24  * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25  * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26  * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27  *
28  */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/reservation.h>
45 #include <linux/shmem_fs.h>
46
47 #include <drm/drmP.h>
48 #include <drm/intel-gtt.h>
49 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50 #include <drm/drm_gem.h>
51 #include <drm/drm_auth.h>
52 #include <drm/drm_cache.h>
53
54 #include "i915_params.h"
55 #include "i915_reg.h"
56 #include "i915_utils.h"
57
58 #include "intel_bios.h"
59 #include "intel_dpll_mgr.h"
60 #include "intel_uc.h"
61 #include "intel_lrc.h"
62 #include "intel_ringbuffer.h"
63
64 #include "i915_gem.h"
65 #include "i915_gem_context.h"
66 #include "i915_gem_fence_reg.h"
67 #include "i915_gem_object.h"
68 #include "i915_gem_gtt.h"
69 #include "i915_gem_render_state.h"
70 #include "i915_gem_request.h"
71 #include "i915_gem_timeline.h"
72
73 #include "i915_vma.h"
74
75 #include "intel_gvt.h"
76
77 /* General customization:
78  */
79
80 #define DRIVER_NAME             "i915"
81 #define DRIVER_DESC             "Intel Graphics"
82 #define DRIVER_DATE             "20170123"
83 #define DRIVER_TIMESTAMP        1485156432
84
85 #undef WARN_ON
86 /* Many gcc seem to no see through this and fall over :( */
87 #if 0
88 #define WARN_ON(x) ({ \
89         bool __i915_warn_cond = (x); \
90         if (__builtin_constant_p(__i915_warn_cond)) \
91                 BUILD_BUG_ON(__i915_warn_cond); \
92         WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
93 #else
94 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
95 #endif
96
97 #undef WARN_ON_ONCE
98 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
99
100 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
101                              (long) (x), __func__);
102
103 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
104  * WARN_ON()) for hw state sanity checks to check for unexpected conditions
105  * which may not necessarily be a user visible problem.  This will either
106  * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
107  * enable distros and users to tailor their preferred amount of i915 abrt
108  * spam.
109  */
110 #define I915_STATE_WARN(condition, format...) ({                        \
111         int __ret_warn_on = !!(condition);                              \
112         if (unlikely(__ret_warn_on))                                    \
113                 if (!WARN(i915.verbose_state_checks, format))           \
114                         DRM_ERROR(format);                              \
115         unlikely(__ret_warn_on);                                        \
116 })
117
118 #define I915_STATE_WARN_ON(x)                                           \
119         I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
120
121 bool __i915_inject_load_failure(const char *func, int line);
122 #define i915_inject_load_failure() \
123         __i915_inject_load_failure(__func__, __LINE__)
124
125 typedef struct {
126         uint32_t val;
127 } uint_fixed_16_16_t;
128
129 #define FP_16_16_MAX ({ \
130         uint_fixed_16_16_t fp; \
131         fp.val = UINT_MAX; \
132         fp; \
133 })
134
135 static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
136 {
137         uint_fixed_16_16_t fp;
138
139         WARN_ON(val >> 16);
140
141         fp.val = val << 16;
142         return fp;
143 }
144
145 static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
146 {
147         return DIV_ROUND_UP(fp.val, 1 << 16);
148 }
149
150 static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
151 {
152         return fp.val >> 16;
153 }
154
155 static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
156                                                  uint_fixed_16_16_t min2)
157 {
158         uint_fixed_16_16_t min;
159
160         min.val = min(min1.val, min2.val);
161         return min;
162 }
163
164 static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
165                                                  uint_fixed_16_16_t max2)
166 {
167         uint_fixed_16_16_t max;
168
169         max.val = max(max1.val, max2.val);
170         return max;
171 }
172
173 static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
174                                                           uint32_t d)
175 {
176         uint_fixed_16_16_t fp, res;
177
178         fp = u32_to_fixed_16_16(val);
179         res.val = DIV_ROUND_UP(fp.val, d);
180         return res;
181 }
182
183 static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
184                                                               uint32_t d)
185 {
186         uint_fixed_16_16_t res;
187         uint64_t interm_val;
188
189         interm_val = (uint64_t)val << 16;
190         interm_val = DIV_ROUND_UP_ULL(interm_val, d);
191         WARN_ON(interm_val >> 32);
192         res.val = (uint32_t) interm_val;
193
194         return res;
195 }
196
197 static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
198                                                      uint_fixed_16_16_t mul)
199 {
200         uint64_t intermediate_val;
201         uint_fixed_16_16_t fp;
202
203         intermediate_val = (uint64_t) val * mul.val;
204         WARN_ON(intermediate_val >> 32);
205         fp.val = (uint32_t) intermediate_val;
206         return fp;
207 }
208
209 static inline const char *yesno(bool v)
210 {
211         return v ? "yes" : "no";
212 }
213
214 static inline const char *onoff(bool v)
215 {
216         return v ? "on" : "off";
217 }
218
219 static inline const char *enableddisabled(bool v)
220 {
221         return v ? "enabled" : "disabled";
222 }
223
224 enum pipe {
225         INVALID_PIPE = -1,
226         PIPE_A = 0,
227         PIPE_B,
228         PIPE_C,
229         _PIPE_EDP,
230         I915_MAX_PIPES = _PIPE_EDP
231 };
232 #define pipe_name(p) ((p) + 'A')
233
234 enum transcoder {
235         TRANSCODER_A = 0,
236         TRANSCODER_B,
237         TRANSCODER_C,
238         TRANSCODER_EDP,
239         TRANSCODER_DSI_A,
240         TRANSCODER_DSI_C,
241         I915_MAX_TRANSCODERS
242 };
243
244 static inline const char *transcoder_name(enum transcoder transcoder)
245 {
246         switch (transcoder) {
247         case TRANSCODER_A:
248                 return "A";
249         case TRANSCODER_B:
250                 return "B";
251         case TRANSCODER_C:
252                 return "C";
253         case TRANSCODER_EDP:
254                 return "EDP";
255         case TRANSCODER_DSI_A:
256                 return "DSI A";
257         case TRANSCODER_DSI_C:
258                 return "DSI C";
259         default:
260                 return "<invalid>";
261         }
262 }
263
264 static inline bool transcoder_is_dsi(enum transcoder transcoder)
265 {
266         return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
267 }
268
269 /*
270  * Global legacy plane identifier. Valid only for primary/sprite
271  * planes on pre-g4x, and only for primary planes on g4x+.
272  */
273 enum plane {
274         PLANE_A,
275         PLANE_B,
276         PLANE_C,
277 };
278 #define plane_name(p) ((p) + 'A')
279
280 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
281
282 /*
283  * Per-pipe plane identifier.
284  * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
285  * number of planes per CRTC.  Not all platforms really have this many planes,
286  * which means some arrays of size I915_MAX_PLANES may have unused entries
287  * between the topmost sprite plane and the cursor plane.
288  *
289  * This is expected to be passed to various register macros
290  * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
291  */
292 enum plane_id {
293         PLANE_PRIMARY,
294         PLANE_SPRITE0,
295         PLANE_SPRITE1,
296         PLANE_CURSOR,
297         I915_MAX_PLANES,
298 };
299
300 #define for_each_plane_id_on_crtc(__crtc, __p) \
301         for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
302                 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
303
304 enum port {
305         PORT_NONE = -1,
306         PORT_A = 0,
307         PORT_B,
308         PORT_C,
309         PORT_D,
310         PORT_E,
311         I915_MAX_PORTS
312 };
313 #define port_name(p) ((p) + 'A')
314
315 #define I915_NUM_PHYS_VLV 2
316
317 enum dpio_channel {
318         DPIO_CH0,
319         DPIO_CH1
320 };
321
322 enum dpio_phy {
323         DPIO_PHY0,
324         DPIO_PHY1,
325         DPIO_PHY2,
326 };
327
328 enum intel_display_power_domain {
329         POWER_DOMAIN_PIPE_A,
330         POWER_DOMAIN_PIPE_B,
331         POWER_DOMAIN_PIPE_C,
332         POWER_DOMAIN_PIPE_A_PANEL_FITTER,
333         POWER_DOMAIN_PIPE_B_PANEL_FITTER,
334         POWER_DOMAIN_PIPE_C_PANEL_FITTER,
335         POWER_DOMAIN_TRANSCODER_A,
336         POWER_DOMAIN_TRANSCODER_B,
337         POWER_DOMAIN_TRANSCODER_C,
338         POWER_DOMAIN_TRANSCODER_EDP,
339         POWER_DOMAIN_TRANSCODER_DSI_A,
340         POWER_DOMAIN_TRANSCODER_DSI_C,
341         POWER_DOMAIN_PORT_DDI_A_LANES,
342         POWER_DOMAIN_PORT_DDI_B_LANES,
343         POWER_DOMAIN_PORT_DDI_C_LANES,
344         POWER_DOMAIN_PORT_DDI_D_LANES,
345         POWER_DOMAIN_PORT_DDI_E_LANES,
346         POWER_DOMAIN_PORT_DSI,
347         POWER_DOMAIN_PORT_CRT,
348         POWER_DOMAIN_PORT_OTHER,
349         POWER_DOMAIN_VGA,
350         POWER_DOMAIN_AUDIO,
351         POWER_DOMAIN_PLLS,
352         POWER_DOMAIN_AUX_A,
353         POWER_DOMAIN_AUX_B,
354         POWER_DOMAIN_AUX_C,
355         POWER_DOMAIN_AUX_D,
356         POWER_DOMAIN_GMBUS,
357         POWER_DOMAIN_MODESET,
358         POWER_DOMAIN_INIT,
359
360         POWER_DOMAIN_NUM,
361 };
362
363 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
364 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
365                 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
366 #define POWER_DOMAIN_TRANSCODER(tran) \
367         ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
368          (tran) + POWER_DOMAIN_TRANSCODER_A)
369
370 enum hpd_pin {
371         HPD_NONE = 0,
372         HPD_TV = HPD_NONE,     /* TV is known to be unreliable */
373         HPD_CRT,
374         HPD_SDVO_B,
375         HPD_SDVO_C,
376         HPD_PORT_A,
377         HPD_PORT_B,
378         HPD_PORT_C,
379         HPD_PORT_D,
380         HPD_PORT_E,
381         HPD_NUM_PINS
382 };
383
384 #define for_each_hpd_pin(__pin) \
385         for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
386
387 struct i915_hotplug {
388         struct work_struct hotplug_work;
389
390         struct {
391                 unsigned long last_jiffies;
392                 int count;
393                 enum {
394                         HPD_ENABLED = 0,
395                         HPD_DISABLED = 1,
396                         HPD_MARK_DISABLED = 2
397                 } state;
398         } stats[HPD_NUM_PINS];
399         u32 event_bits;
400         struct delayed_work reenable_work;
401
402         struct intel_digital_port *irq_port[I915_MAX_PORTS];
403         u32 long_port_mask;
404         u32 short_port_mask;
405         struct work_struct dig_port_work;
406
407         struct work_struct poll_init_work;
408         bool poll_enabled;
409
410         /*
411          * if we get a HPD irq from DP and a HPD irq from non-DP
412          * the non-DP HPD could block the workqueue on a mode config
413          * mutex getting, that userspace may have taken. However
414          * userspace is waiting on the DP workqueue to run which is
415          * blocked behind the non-DP one.
416          */
417         struct workqueue_struct *dp_wq;
418 };
419
420 #define I915_GEM_GPU_DOMAINS \
421         (I915_GEM_DOMAIN_RENDER | \
422          I915_GEM_DOMAIN_SAMPLER | \
423          I915_GEM_DOMAIN_COMMAND | \
424          I915_GEM_DOMAIN_INSTRUCTION | \
425          I915_GEM_DOMAIN_VERTEX)
426
427 #define for_each_pipe(__dev_priv, __p) \
428         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
429 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
430         for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
431                 for_each_if ((__mask) & (1 << (__p)))
432 #define for_each_universal_plane(__dev_priv, __pipe, __p)               \
433         for ((__p) = 0;                                                 \
434              (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
435              (__p)++)
436 #define for_each_sprite(__dev_priv, __p, __s)                           \
437         for ((__s) = 0;                                                 \
438              (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)];        \
439              (__s)++)
440
441 #define for_each_port_masked(__port, __ports_mask) \
442         for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++)  \
443                 for_each_if ((__ports_mask) & (1 << (__port)))
444
445 #define for_each_crtc(dev, crtc) \
446         list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
447
448 #define for_each_intel_plane(dev, intel_plane) \
449         list_for_each_entry(intel_plane,                        \
450                             &(dev)->mode_config.plane_list,     \
451                             base.head)
452
453 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask)         \
454         list_for_each_entry(intel_plane,                                \
455                             &(dev)->mode_config.plane_list,             \
456                             base.head)                                  \
457                 for_each_if ((plane_mask) &                             \
458                              (1 << drm_plane_index(&intel_plane->base)))
459
460 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane)      \
461         list_for_each_entry(intel_plane,                                \
462                             &(dev)->mode_config.plane_list,             \
463                             base.head)                                  \
464                 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
465
466 #define for_each_intel_crtc(dev, intel_crtc)                            \
467         list_for_each_entry(intel_crtc,                                 \
468                             &(dev)->mode_config.crtc_list,              \
469                             base.head)
470
471 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask)            \
472         list_for_each_entry(intel_crtc,                                 \
473                             &(dev)->mode_config.crtc_list,              \
474                             base.head)                                  \
475                 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
476
477 #define for_each_intel_encoder(dev, intel_encoder)              \
478         list_for_each_entry(intel_encoder,                      \
479                             &(dev)->mode_config.encoder_list,   \
480                             base.head)
481
482 #define for_each_intel_connector(dev, intel_connector)          \
483         list_for_each_entry(intel_connector,                    \
484                             &(dev)->mode_config.connector_list, \
485                             base.head)
486
487 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
488         list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
489                 for_each_if ((intel_encoder)->base.crtc == (__crtc))
490
491 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
492         list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
493                 for_each_if ((intel_connector)->base.encoder == (__encoder))
494
495 #define for_each_power_domain(domain, mask)                             \
496         for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++)     \
497                 for_each_if ((1 << (domain)) & (mask))
498
499 struct drm_i915_private;
500 struct i915_mm_struct;
501 struct i915_mmu_object;
502
503 struct drm_i915_file_private {
504         struct drm_i915_private *dev_priv;
505         struct drm_file *file;
506
507         struct {
508                 spinlock_t lock;
509                 struct list_head request_list;
510 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
511  * chosen to prevent the CPU getting more than a frame ahead of the GPU
512  * (when using lax throttling for the frontbuffer). We also use it to
513  * offer free GPU waitboosts for severely congested workloads.
514  */
515 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
516         } mm;
517         struct idr context_idr;
518
519         struct intel_rps_client {
520                 struct list_head link;
521                 unsigned boosts;
522         } rps;
523
524         unsigned int bsd_engine;
525
526 /* Client can have a maximum of 3 contexts banned before
527  * it is denied of creating new contexts. As one context
528  * ban needs 4 consecutive hangs, and more if there is
529  * progress in between, this is a last resort stop gap measure
530  * to limit the badly behaving clients access to gpu.
531  */
532 #define I915_MAX_CLIENT_CONTEXT_BANS 3
533         int context_bans;
534 };
535
536 /* Used by dp and fdi links */
537 struct intel_link_m_n {
538         uint32_t        tu;
539         uint32_t        gmch_m;
540         uint32_t        gmch_n;
541         uint32_t        link_m;
542         uint32_t        link_n;
543 };
544
545 void intel_link_compute_m_n(int bpp, int nlanes,
546                             int pixel_clock, int link_clock,
547                             struct intel_link_m_n *m_n);
548
549 /* Interface history:
550  *
551  * 1.1: Original.
552  * 1.2: Add Power Management
553  * 1.3: Add vblank support
554  * 1.4: Fix cmdbuffer path, add heap destroy
555  * 1.5: Add vblank pipe configuration
556  * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
557  *      - Support vertical blank on secondary display pipe
558  */
559 #define DRIVER_MAJOR            1
560 #define DRIVER_MINOR            6
561 #define DRIVER_PATCHLEVEL       0
562
563 struct opregion_header;
564 struct opregion_acpi;
565 struct opregion_swsci;
566 struct opregion_asle;
567
568 struct intel_opregion {
569         struct opregion_header *header;
570         struct opregion_acpi *acpi;
571         struct opregion_swsci *swsci;
572         u32 swsci_gbda_sub_functions;
573         u32 swsci_sbcb_sub_functions;
574         struct opregion_asle *asle;
575         void *rvda;
576         const void *vbt;
577         u32 vbt_size;
578         u32 *lid_state;
579         struct work_struct asle_work;
580 };
581 #define OPREGION_SIZE            (8*1024)
582
583 struct intel_overlay;
584 struct intel_overlay_error_state;
585
586 struct sdvo_device_mapping {
587         u8 initialized;
588         u8 dvo_port;
589         u8 slave_addr;
590         u8 dvo_wiring;
591         u8 i2c_pin;
592         u8 ddc_pin;
593 };
594
595 struct intel_connector;
596 struct intel_encoder;
597 struct intel_atomic_state;
598 struct intel_crtc_state;
599 struct intel_initial_plane_config;
600 struct intel_crtc;
601 struct intel_limit;
602 struct dpll;
603
604 struct drm_i915_display_funcs {
605         int (*get_display_clock_speed)(struct drm_i915_private *dev_priv);
606         int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
607         int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
608         int (*compute_intermediate_wm)(struct drm_device *dev,
609                                        struct intel_crtc *intel_crtc,
610                                        struct intel_crtc_state *newstate);
611         void (*initial_watermarks)(struct intel_atomic_state *state,
612                                    struct intel_crtc_state *cstate);
613         void (*atomic_update_watermarks)(struct intel_atomic_state *state,
614                                          struct intel_crtc_state *cstate);
615         void (*optimize_watermarks)(struct intel_atomic_state *state,
616                                     struct intel_crtc_state *cstate);
617         int (*compute_global_watermarks)(struct drm_atomic_state *state);
618         void (*update_wm)(struct intel_crtc *crtc);
619         int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
620         void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
621         /* Returns the active state of the crtc, and if the crtc is active,
622          * fills out the pipe-config with the hw state. */
623         bool (*get_pipe_config)(struct intel_crtc *,
624                                 struct intel_crtc_state *);
625         void (*get_initial_plane_config)(struct intel_crtc *,
626                                          struct intel_initial_plane_config *);
627         int (*crtc_compute_clock)(struct intel_crtc *crtc,
628                                   struct intel_crtc_state *crtc_state);
629         void (*crtc_enable)(struct intel_crtc_state *pipe_config,
630                             struct drm_atomic_state *old_state);
631         void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
632                              struct drm_atomic_state *old_state);
633         void (*update_crtcs)(struct drm_atomic_state *state,
634                              unsigned int *crtc_vblank_mask);
635         void (*audio_codec_enable)(struct drm_connector *connector,
636                                    struct intel_encoder *encoder,
637                                    const struct drm_display_mode *adjusted_mode);
638         void (*audio_codec_disable)(struct intel_encoder *encoder);
639         void (*fdi_link_train)(struct drm_crtc *crtc);
640         void (*init_clock_gating)(struct drm_i915_private *dev_priv);
641         int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
642                           struct drm_framebuffer *fb,
643                           struct drm_i915_gem_object *obj,
644                           struct drm_i915_gem_request *req,
645                           uint32_t flags);
646         void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
647         /* clock updates for mode set */
648         /* cursor updates */
649         /* render clock increase/decrease */
650         /* display clock increase/decrease */
651         /* pll clock increase/decrease */
652
653         void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
654         void (*load_luts)(struct drm_crtc_state *crtc_state);
655 };
656
657 enum forcewake_domain_id {
658         FW_DOMAIN_ID_RENDER = 0,
659         FW_DOMAIN_ID_BLITTER,
660         FW_DOMAIN_ID_MEDIA,
661
662         FW_DOMAIN_ID_COUNT
663 };
664
665 enum forcewake_domains {
666         FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
667         FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
668         FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
669         FORCEWAKE_ALL = (FORCEWAKE_RENDER |
670                          FORCEWAKE_BLITTER |
671                          FORCEWAKE_MEDIA)
672 };
673
674 #define FW_REG_READ  (1)
675 #define FW_REG_WRITE (2)
676
677 enum decoupled_power_domain {
678         GEN9_DECOUPLED_PD_BLITTER = 0,
679         GEN9_DECOUPLED_PD_RENDER,
680         GEN9_DECOUPLED_PD_MEDIA,
681         GEN9_DECOUPLED_PD_ALL
682 };
683
684 enum decoupled_ops {
685         GEN9_DECOUPLED_OP_WRITE = 0,
686         GEN9_DECOUPLED_OP_READ
687 };
688
689 enum forcewake_domains
690 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
691                                i915_reg_t reg, unsigned int op);
692
693 struct intel_uncore_funcs {
694         void (*force_wake_get)(struct drm_i915_private *dev_priv,
695                                                         enum forcewake_domains domains);
696         void (*force_wake_put)(struct drm_i915_private *dev_priv,
697                                                         enum forcewake_domains domains);
698
699         uint8_t  (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
700         uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
701         uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
702         uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
703
704         void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
705                                 uint8_t val, bool trace);
706         void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
707                                 uint16_t val, bool trace);
708         void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
709                                 uint32_t val, bool trace);
710 };
711
712 struct intel_forcewake_range {
713         u32 start;
714         u32 end;
715
716         enum forcewake_domains domains;
717 };
718
719 struct intel_uncore {
720         spinlock_t lock; /** lock is also taken in irq contexts. */
721
722         const struct intel_forcewake_range *fw_domains_table;
723         unsigned int fw_domains_table_entries;
724
725         struct intel_uncore_funcs funcs;
726
727         unsigned fifo_count;
728
729         enum forcewake_domains fw_domains;
730         enum forcewake_domains fw_domains_active;
731
732         struct intel_uncore_forcewake_domain {
733                 struct drm_i915_private *i915;
734                 enum forcewake_domain_id id;
735                 enum forcewake_domains mask;
736                 unsigned wake_count;
737                 struct hrtimer timer;
738                 i915_reg_t reg_set;
739                 u32 val_set;
740                 u32 val_clear;
741                 i915_reg_t reg_ack;
742                 i915_reg_t reg_post;
743                 u32 val_reset;
744         } fw_domain[FW_DOMAIN_ID_COUNT];
745
746         int unclaimed_mmio_check;
747 };
748
749 /* Iterate over initialised fw domains */
750 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
751         for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
752              (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
753              (domain__)++) \
754                 for_each_if ((mask__) & (domain__)->mask)
755
756 #define for_each_fw_domain(domain__, dev_priv__) \
757         for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
758
759 #define CSR_VERSION(major, minor)       ((major) << 16 | (minor))
760 #define CSR_VERSION_MAJOR(version)      ((version) >> 16)
761 #define CSR_VERSION_MINOR(version)      ((version) & 0xffff)
762
763 struct intel_csr {
764         struct work_struct work;
765         const char *fw_path;
766         uint32_t *dmc_payload;
767         uint32_t dmc_fw_size;
768         uint32_t version;
769         uint32_t mmio_count;
770         i915_reg_t mmioaddr[8];
771         uint32_t mmiodata[8];
772         uint32_t dc_state;
773         uint32_t allowed_dc_mask;
774 };
775
776 #define DEV_INFO_FOR_EACH_FLAG(func) \
777         func(is_mobile); \
778         func(is_lp); \
779         func(is_alpha_support); \
780         /* Keep has_* in alphabetical order */ \
781         func(has_64bit_reloc); \
782         func(has_aliasing_ppgtt); \
783         func(has_csr); \
784         func(has_ddi); \
785         func(has_decoupled_mmio); \
786         func(has_dp_mst); \
787         func(has_fbc); \
788         func(has_fpga_dbg); \
789         func(has_full_ppgtt); \
790         func(has_full_48bit_ppgtt); \
791         func(has_gmbus_irq); \
792         func(has_gmch_display); \
793         func(has_guc); \
794         func(has_hotplug); \
795         func(has_hw_contexts); \
796         func(has_l3_dpf); \
797         func(has_llc); \
798         func(has_logical_ring_contexts); \
799         func(has_overlay); \
800         func(has_pipe_cxsr); \
801         func(has_pooled_eu); \
802         func(has_psr); \
803         func(has_rc6); \
804         func(has_rc6p); \
805         func(has_resource_streamer); \
806         func(has_runtime_pm); \
807         func(has_snoop); \
808         func(cursor_needs_physical); \
809         func(hws_needs_physical); \
810         func(overlay_needs_physical); \
811         func(supports_tv);
812
813 struct sseu_dev_info {
814         u8 slice_mask;
815         u8 subslice_mask;
816         u8 eu_total;
817         u8 eu_per_subslice;
818         u8 min_eu_in_pool;
819         /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
820         u8 subslice_7eu[3];
821         u8 has_slice_pg:1;
822         u8 has_subslice_pg:1;
823         u8 has_eu_pg:1;
824 };
825
826 static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
827 {
828         return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
829 }
830
831 /* Keep in gen based order, and chronological order within a gen */
832 enum intel_platform {
833         INTEL_PLATFORM_UNINITIALIZED = 0,
834         INTEL_I830,
835         INTEL_I845G,
836         INTEL_I85X,
837         INTEL_I865G,
838         INTEL_I915G,
839         INTEL_I915GM,
840         INTEL_I945G,
841         INTEL_I945GM,
842         INTEL_G33,
843         INTEL_PINEVIEW,
844         INTEL_I965G,
845         INTEL_I965GM,
846         INTEL_G45,
847         INTEL_GM45,
848         INTEL_IRONLAKE,
849         INTEL_SANDYBRIDGE,
850         INTEL_IVYBRIDGE,
851         INTEL_VALLEYVIEW,
852         INTEL_HASWELL,
853         INTEL_BROADWELL,
854         INTEL_CHERRYVIEW,
855         INTEL_SKYLAKE,
856         INTEL_BROXTON,
857         INTEL_KABYLAKE,
858         INTEL_GEMINILAKE,
859 };
860
861 struct intel_device_info {
862         u32 display_mmio_offset;
863         u16 device_id;
864         u8 num_pipes;
865         u8 num_sprites[I915_MAX_PIPES];
866         u8 num_scalers[I915_MAX_PIPES];
867         u8 gen;
868         u16 gen_mask;
869         enum intel_platform platform;
870         u8 ring_mask; /* Rings supported by the HW */
871         u8 num_rings;
872 #define DEFINE_FLAG(name) u8 name:1
873         DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
874 #undef DEFINE_FLAG
875         u16 ddb_size; /* in blocks */
876         /* Register offsets for the various display pipes and transcoders */
877         int pipe_offsets[I915_MAX_TRANSCODERS];
878         int trans_offsets[I915_MAX_TRANSCODERS];
879         int palette_offsets[I915_MAX_PIPES];
880         int cursor_offsets[I915_MAX_PIPES];
881
882         /* Slice/subslice/EU info */
883         struct sseu_dev_info sseu;
884
885         struct color_luts {
886                 u16 degamma_lut_size;
887                 u16 gamma_lut_size;
888         } color;
889 };
890
891 struct intel_display_error_state;
892
893 struct drm_i915_error_state {
894         struct kref ref;
895         struct timeval time;
896         struct timeval boottime;
897         struct timeval uptime;
898
899         struct drm_i915_private *i915;
900
901         char error_msg[128];
902         bool simulated;
903         int iommu;
904         u32 reset_count;
905         u32 suspend_count;
906         struct intel_device_info device_info;
907
908         /* Generic register state */
909         u32 eir;
910         u32 pgtbl_er;
911         u32 ier;
912         u32 gtier[4];
913         u32 ccid;
914         u32 derrmr;
915         u32 forcewake;
916         u32 error; /* gen6+ */
917         u32 err_int; /* gen7 */
918         u32 fault_data0; /* gen8, gen9 */
919         u32 fault_data1; /* gen8, gen9 */
920         u32 done_reg;
921         u32 gac_eco;
922         u32 gam_ecochk;
923         u32 gab_ctl;
924         u32 gfx_mode;
925
926         u64 fence[I915_MAX_NUM_FENCES];
927         struct intel_overlay_error_state *overlay;
928         struct intel_display_error_state *display;
929         struct drm_i915_error_object *semaphore;
930         struct drm_i915_error_object *guc_log;
931
932         struct drm_i915_error_engine {
933                 int engine_id;
934                 /* Software tracked state */
935                 bool waiting;
936                 int num_waiters;
937                 unsigned long hangcheck_timestamp;
938                 bool hangcheck_stalled;
939                 enum intel_engine_hangcheck_action hangcheck_action;
940                 struct i915_address_space *vm;
941                 int num_requests;
942
943                 /* position of active request inside the ring */
944                 u32 rq_head, rq_post, rq_tail;
945
946                 /* our own tracking of ring head and tail */
947                 u32 cpu_ring_head;
948                 u32 cpu_ring_tail;
949
950                 u32 last_seqno;
951
952                 /* Register state */
953                 u32 start;
954                 u32 tail;
955                 u32 head;
956                 u32 ctl;
957                 u32 mode;
958                 u32 hws;
959                 u32 ipeir;
960                 u32 ipehr;
961                 u32 bbstate;
962                 u32 instpm;
963                 u32 instps;
964                 u32 seqno;
965                 u64 bbaddr;
966                 u64 acthd;
967                 u32 fault_reg;
968                 u64 faddr;
969                 u32 rc_psmi; /* sleep state */
970                 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
971                 struct intel_instdone instdone;
972
973                 struct drm_i915_error_object {
974                         u64 gtt_offset;
975                         u64 gtt_size;
976                         int page_count;
977                         int unused;
978                         u32 *pages[0];
979                 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
980
981                 struct drm_i915_error_object *wa_ctx;
982
983                 struct drm_i915_error_request {
984                         long jiffies;
985                         pid_t pid;
986                         u32 context;
987                         int ban_score;
988                         u32 seqno;
989                         u32 head;
990                         u32 tail;
991                 } *requests, execlist[2];
992
993                 struct drm_i915_error_waiter {
994                         char comm[TASK_COMM_LEN];
995                         pid_t pid;
996                         u32 seqno;
997                 } *waiters;
998
999                 struct {
1000                         u32 gfx_mode;
1001                         union {
1002                                 u64 pdp[4];
1003                                 u32 pp_dir_base;
1004                         };
1005                 } vm_info;
1006
1007                 pid_t pid;
1008                 char comm[TASK_COMM_LEN];
1009                 int context_bans;
1010         } engine[I915_NUM_ENGINES];
1011
1012         struct drm_i915_error_buffer {
1013                 u32 size;
1014                 u32 name;
1015                 u32 rseqno[I915_NUM_ENGINES], wseqno;
1016                 u64 gtt_offset;
1017                 u32 read_domains;
1018                 u32 write_domain;
1019                 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1020                 u32 tiling:2;
1021                 u32 dirty:1;
1022                 u32 purgeable:1;
1023                 u32 userptr:1;
1024                 s32 engine:4;
1025                 u32 cache_level:3;
1026         } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1027         u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1028         struct i915_address_space *active_vm[I915_NUM_ENGINES];
1029 };
1030
1031 enum i915_cache_level {
1032         I915_CACHE_NONE = 0,
1033         I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1034         I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1035                               caches, eg sampler/render caches, and the
1036                               large Last-Level-Cache. LLC is coherent with
1037                               the CPU, but L3 is only visible to the GPU. */
1038         I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
1039 };
1040
1041 #define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1042
1043 enum fb_op_origin {
1044         ORIGIN_GTT,
1045         ORIGIN_CPU,
1046         ORIGIN_CS,
1047         ORIGIN_FLIP,
1048         ORIGIN_DIRTYFB,
1049 };
1050
1051 struct intel_fbc {
1052         /* This is always the inner lock when overlapping with struct_mutex and
1053          * it's the outer lock when overlapping with stolen_lock. */
1054         struct mutex lock;
1055         unsigned threshold;
1056         unsigned int possible_framebuffer_bits;
1057         unsigned int busy_bits;
1058         unsigned int visible_pipes_mask;
1059         struct intel_crtc *crtc;
1060
1061         struct drm_mm_node compressed_fb;
1062         struct drm_mm_node *compressed_llb;
1063
1064         bool false_color;
1065
1066         bool enabled;
1067         bool active;
1068
1069         bool underrun_detected;
1070         struct work_struct underrun_work;
1071
1072         struct intel_fbc_state_cache {
1073                 struct i915_vma *vma;
1074
1075                 struct {
1076                         unsigned int mode_flags;
1077                         uint32_t hsw_bdw_pixel_rate;
1078                 } crtc;
1079
1080                 struct {
1081                         unsigned int rotation;
1082                         int src_w;
1083                         int src_h;
1084                         bool visible;
1085                 } plane;
1086
1087                 struct {
1088                         const struct drm_format_info *format;
1089                         unsigned int stride;
1090                 } fb;
1091         } state_cache;
1092
1093         struct intel_fbc_reg_params {
1094                 struct i915_vma *vma;
1095
1096                 struct {
1097                         enum pipe pipe;
1098                         enum plane plane;
1099                         unsigned int fence_y_offset;
1100                 } crtc;
1101
1102                 struct {
1103                         const struct drm_format_info *format;
1104                         unsigned int stride;
1105                 } fb;
1106
1107                 int cfb_size;
1108         } params;
1109
1110         struct intel_fbc_work {
1111                 bool scheduled;
1112                 u32 scheduled_vblank;
1113                 struct work_struct work;
1114         } work;
1115
1116         const char *no_fbc_reason;
1117 };
1118
1119 /*
1120  * HIGH_RR is the highest eDP panel refresh rate read from EDID
1121  * LOW_RR is the lowest eDP panel refresh rate found from EDID
1122  * parsing for same resolution.
1123  */
1124 enum drrs_refresh_rate_type {
1125         DRRS_HIGH_RR,
1126         DRRS_LOW_RR,
1127         DRRS_MAX_RR, /* RR count */
1128 };
1129
1130 enum drrs_support_type {
1131         DRRS_NOT_SUPPORTED = 0,
1132         STATIC_DRRS_SUPPORT = 1,
1133         SEAMLESS_DRRS_SUPPORT = 2
1134 };
1135
1136 struct intel_dp;
1137 struct i915_drrs {
1138         struct mutex mutex;
1139         struct delayed_work work;
1140         struct intel_dp *dp;
1141         unsigned busy_frontbuffer_bits;
1142         enum drrs_refresh_rate_type refresh_rate_type;
1143         enum drrs_support_type type;
1144 };
1145
1146 struct i915_psr {
1147         struct mutex lock;
1148         bool sink_support;
1149         bool source_ok;
1150         struct intel_dp *enabled;
1151         bool active;
1152         struct delayed_work work;
1153         unsigned busy_frontbuffer_bits;
1154         bool psr2_support;
1155         bool aux_frame_sync;
1156         bool link_standby;
1157         bool y_cord_support;
1158         bool colorimetry_support;
1159         bool alpm;
1160 };
1161
1162 enum intel_pch {
1163         PCH_NONE = 0,   /* No PCH present */
1164         PCH_IBX,        /* Ibexpeak PCH */
1165         PCH_CPT,        /* Cougarpoint PCH */
1166         PCH_LPT,        /* Lynxpoint PCH */
1167         PCH_SPT,        /* Sunrisepoint PCH */
1168         PCH_KBP,        /* Kabypoint PCH */
1169         PCH_NOP,
1170 };
1171
1172 enum intel_sbi_destination {
1173         SBI_ICLK,
1174         SBI_MPHY,
1175 };
1176
1177 #define QUIRK_PIPEA_FORCE (1<<0)
1178 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1179 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1180 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1181 #define QUIRK_PIPEB_FORCE (1<<4)
1182 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1183
1184 struct intel_fbdev;
1185 struct intel_fbc_work;
1186
1187 struct intel_gmbus {
1188         struct i2c_adapter adapter;
1189 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1190         u32 force_bit;
1191         u32 reg0;
1192         i915_reg_t gpio_reg;
1193         struct i2c_algo_bit_data bit_algo;
1194         struct drm_i915_private *dev_priv;
1195 };
1196
1197 struct i915_suspend_saved_registers {
1198         u32 saveDSPARB;
1199         u32 saveFBC_CONTROL;
1200         u32 saveCACHE_MODE_0;
1201         u32 saveMI_ARB_STATE;
1202         u32 saveSWF0[16];
1203         u32 saveSWF1[16];
1204         u32 saveSWF3[3];
1205         uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1206         u32 savePCH_PORT_HOTPLUG;
1207         u16 saveGCDGMBUS;
1208 };
1209
1210 struct vlv_s0ix_state {
1211         /* GAM */
1212         u32 wr_watermark;
1213         u32 gfx_prio_ctrl;
1214         u32 arb_mode;
1215         u32 gfx_pend_tlb0;
1216         u32 gfx_pend_tlb1;
1217         u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1218         u32 media_max_req_count;
1219         u32 gfx_max_req_count;
1220         u32 render_hwsp;
1221         u32 ecochk;
1222         u32 bsd_hwsp;
1223         u32 blt_hwsp;
1224         u32 tlb_rd_addr;
1225
1226         /* MBC */
1227         u32 g3dctl;
1228         u32 gsckgctl;
1229         u32 mbctl;
1230
1231         /* GCP */
1232         u32 ucgctl1;
1233         u32 ucgctl3;
1234         u32 rcgctl1;
1235         u32 rcgctl2;
1236         u32 rstctl;
1237         u32 misccpctl;
1238
1239         /* GPM */
1240         u32 gfxpause;
1241         u32 rpdeuhwtc;
1242         u32 rpdeuc;
1243         u32 ecobus;
1244         u32 pwrdwnupctl;
1245         u32 rp_down_timeout;
1246         u32 rp_deucsw;
1247         u32 rcubmabdtmr;
1248         u32 rcedata;
1249         u32 spare2gh;
1250
1251         /* Display 1 CZ domain */
1252         u32 gt_imr;
1253         u32 gt_ier;
1254         u32 pm_imr;
1255         u32 pm_ier;
1256         u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1257
1258         /* GT SA CZ domain */
1259         u32 tilectl;
1260         u32 gt_fifoctl;
1261         u32 gtlc_wake_ctrl;
1262         u32 gtlc_survive;
1263         u32 pmwgicz;
1264
1265         /* Display 2 CZ domain */
1266         u32 gu_ctl0;
1267         u32 gu_ctl1;
1268         u32 pcbr;
1269         u32 clock_gate_dis2;
1270 };
1271
1272 struct intel_rps_ei {
1273         u32 cz_clock;
1274         u32 render_c0;
1275         u32 media_c0;
1276 };
1277
1278 struct intel_gen6_power_mgmt {
1279         /*
1280          * work, interrupts_enabled and pm_iir are protected by
1281          * dev_priv->irq_lock
1282          */
1283         struct work_struct work;
1284         bool interrupts_enabled;
1285         u32 pm_iir;
1286
1287         /* PM interrupt bits that should never be masked */
1288         u32 pm_intr_keep;
1289
1290         /* Frequencies are stored in potentially platform dependent multiples.
1291          * In other words, *_freq needs to be multiplied by X to be interesting.
1292          * Soft limits are those which are used for the dynamic reclocking done
1293          * by the driver (raise frequencies under heavy loads, and lower for
1294          * lighter loads). Hard limits are those imposed by the hardware.
1295          *
1296          * A distinction is made for overclocking, which is never enabled by
1297          * default, and is considered to be above the hard limit if it's
1298          * possible at all.
1299          */
1300         u8 cur_freq;            /* Current frequency (cached, may not == HW) */
1301         u8 min_freq_softlimit;  /* Minimum frequency permitted by the driver */
1302         u8 max_freq_softlimit;  /* Max frequency permitted by the driver */
1303         u8 max_freq;            /* Maximum frequency, RP0 if not overclocking */
1304         u8 min_freq;            /* AKA RPn. Minimum frequency */
1305         u8 boost_freq;          /* Frequency to request when wait boosting */
1306         u8 idle_freq;           /* Frequency to request when we are idle */
1307         u8 efficient_freq;      /* AKA RPe. Pre-determined balanced frequency */
1308         u8 rp1_freq;            /* "less than" RP0 power/freqency */
1309         u8 rp0_freq;            /* Non-overclocked max frequency. */
1310         u16 gpll_ref_freq;      /* vlv/chv GPLL reference frequency */
1311
1312         u8 up_threshold; /* Current %busy required to uplock */
1313         u8 down_threshold; /* Current %busy required to downclock */
1314
1315         int last_adj;
1316         enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1317
1318         spinlock_t client_lock;
1319         struct list_head clients;
1320         bool client_boost;
1321
1322         bool enabled;
1323         struct delayed_work autoenable_work;
1324         unsigned boosts;
1325
1326         /* manual wa residency calculations */
1327         struct intel_rps_ei up_ei, down_ei;
1328
1329         /*
1330          * Protects RPS/RC6 register access and PCU communication.
1331          * Must be taken after struct_mutex if nested. Note that
1332          * this lock may be held for long periods of time when
1333          * talking to hw - so only take it when talking to hw!
1334          */
1335         struct mutex hw_lock;
1336 };
1337
1338 /* defined intel_pm.c */
1339 extern spinlock_t mchdev_lock;
1340
1341 struct intel_ilk_power_mgmt {
1342         u8 cur_delay;
1343         u8 min_delay;
1344         u8 max_delay;
1345         u8 fmax;
1346         u8 fstart;
1347
1348         u64 last_count1;
1349         unsigned long last_time1;
1350         unsigned long chipset_power;
1351         u64 last_count2;
1352         u64 last_time2;
1353         unsigned long gfx_power;
1354         u8 corr;
1355
1356         int c_m;
1357         int r_t;
1358 };
1359
1360 struct drm_i915_private;
1361 struct i915_power_well;
1362
1363 struct i915_power_well_ops {
1364         /*
1365          * Synchronize the well's hw state to match the current sw state, for
1366          * example enable/disable it based on the current refcount. Called
1367          * during driver init and resume time, possibly after first calling
1368          * the enable/disable handlers.
1369          */
1370         void (*sync_hw)(struct drm_i915_private *dev_priv,
1371                         struct i915_power_well *power_well);
1372         /*
1373          * Enable the well and resources that depend on it (for example
1374          * interrupts located on the well). Called after the 0->1 refcount
1375          * transition.
1376          */
1377         void (*enable)(struct drm_i915_private *dev_priv,
1378                        struct i915_power_well *power_well);
1379         /*
1380          * Disable the well and resources that depend on it. Called after
1381          * the 1->0 refcount transition.
1382          */
1383         void (*disable)(struct drm_i915_private *dev_priv,
1384                         struct i915_power_well *power_well);
1385         /* Returns the hw enabled state. */
1386         bool (*is_enabled)(struct drm_i915_private *dev_priv,
1387                            struct i915_power_well *power_well);
1388 };
1389
1390 /* Power well structure for haswell */
1391 struct i915_power_well {
1392         const char *name;
1393         bool always_on;
1394         /* power well enable/disable usage count */
1395         int count;
1396         /* cached hw enabled state */
1397         bool hw_enabled;
1398         unsigned long domains;
1399         /* unique identifier for this power well */
1400         unsigned long id;
1401         /*
1402          * Arbitraty data associated with this power well. Platform and power
1403          * well specific.
1404          */
1405         unsigned long data;
1406         const struct i915_power_well_ops *ops;
1407 };
1408
1409 struct i915_power_domains {
1410         /*
1411          * Power wells needed for initialization at driver init and suspend
1412          * time are on. They are kept on until after the first modeset.
1413          */
1414         bool init_power_on;
1415         bool initializing;
1416         int power_well_count;
1417
1418         struct mutex lock;
1419         int domain_use_count[POWER_DOMAIN_NUM];
1420         struct i915_power_well *power_wells;
1421 };
1422
1423 #define MAX_L3_SLICES 2
1424 struct intel_l3_parity {
1425         u32 *remap_info[MAX_L3_SLICES];
1426         struct work_struct error_work;
1427         int which_slice;
1428 };
1429
1430 struct i915_gem_mm {
1431         /** Memory allocator for GTT stolen memory */
1432         struct drm_mm stolen;
1433         /** Protects the usage of the GTT stolen memory allocator. This is
1434          * always the inner lock when overlapping with struct_mutex. */
1435         struct mutex stolen_lock;
1436
1437         /** List of all objects in gtt_space. Used to restore gtt
1438          * mappings on resume */
1439         struct list_head bound_list;
1440         /**
1441          * List of objects which are not bound to the GTT (thus
1442          * are idle and not used by the GPU). These objects may or may
1443          * not actually have any pages attached.
1444          */
1445         struct list_head unbound_list;
1446
1447         /** List of all objects in gtt_space, currently mmaped by userspace.
1448          * All objects within this list must also be on bound_list.
1449          */
1450         struct list_head userfault_list;
1451
1452         /**
1453          * List of objects which are pending destruction.
1454          */
1455         struct llist_head free_list;
1456         struct work_struct free_work;
1457
1458         /** Usable portion of the GTT for GEM */
1459         phys_addr_t stolen_base; /* limited to low memory (32-bit) */
1460
1461         /** PPGTT used for aliasing the PPGTT with the GTT */
1462         struct i915_hw_ppgtt *aliasing_ppgtt;
1463
1464         struct notifier_block oom_notifier;
1465         struct notifier_block vmap_notifier;
1466         struct shrinker shrinker;
1467
1468         /** LRU list of objects with fence regs on them. */
1469         struct list_head fence_list;
1470
1471         /**
1472          * Are we in a non-interruptible section of code like
1473          * modesetting?
1474          */
1475         bool interruptible;
1476
1477         /* the indicator for dispatch video commands on two BSD rings */
1478         atomic_t bsd_engine_dispatch_index;
1479
1480         /** Bit 6 swizzling required for X tiling */
1481         uint32_t bit_6_swizzle_x;
1482         /** Bit 6 swizzling required for Y tiling */
1483         uint32_t bit_6_swizzle_y;
1484
1485         /* accounting, useful for userland debugging */
1486         spinlock_t object_stat_lock;
1487         u64 object_memory;
1488         u32 object_count;
1489 };
1490
1491 struct drm_i915_error_state_buf {
1492         struct drm_i915_private *i915;
1493         unsigned bytes;
1494         unsigned size;
1495         int err;
1496         u8 *buf;
1497         loff_t start;
1498         loff_t pos;
1499 };
1500
1501 struct i915_error_state_file_priv {
1502         struct drm_i915_private *i915;
1503         struct drm_i915_error_state *error;
1504 };
1505
1506 #define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1507 #define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1508
1509 #define I915_ENGINE_DEAD_TIMEOUT  (4 * HZ)  /* Seqno, head and subunits dead */
1510 #define I915_SEQNO_DEAD_TIMEOUT   (12 * HZ) /* Seqno dead with active head */
1511
1512 struct i915_gpu_error {
1513         /* For hangcheck timer */
1514 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1515 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1516
1517         struct delayed_work hangcheck_work;
1518
1519         /* For reset and error_state handling. */
1520         spinlock_t lock;
1521         /* Protected by the above dev->gpu_error.lock. */
1522         struct drm_i915_error_state *first_error;
1523
1524         unsigned long missed_irq_rings;
1525
1526         /**
1527          * State variable controlling the reset flow and count
1528          *
1529          * This is a counter which gets incremented when reset is triggered,
1530          *
1531          * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1532          * meaning that any waiters holding onto the struct_mutex should
1533          * relinquish the lock immediately in order for the reset to start.
1534          *
1535          * If reset is not completed succesfully, the I915_WEDGE bit is
1536          * set meaning that hardware is terminally sour and there is no
1537          * recovery. All waiters on the reset_queue will be woken when
1538          * that happens.
1539          *
1540          * This counter is used by the wait_seqno code to notice that reset
1541          * event happened and it needs to restart the entire ioctl (since most
1542          * likely the seqno it waited for won't ever signal anytime soon).
1543          *
1544          * This is important for lock-free wait paths, where no contended lock
1545          * naturally enforces the correct ordering between the bail-out of the
1546          * waiter and the gpu reset work code.
1547          */
1548         unsigned long reset_count;
1549
1550         unsigned long flags;
1551 #define I915_RESET_IN_PROGRESS  0
1552 #define I915_WEDGED             (BITS_PER_LONG - 1)
1553
1554         /**
1555          * Waitqueue to signal when a hang is detected. Used to for waiters
1556          * to release the struct_mutex for the reset to procede.
1557          */
1558         wait_queue_head_t wait_queue;
1559
1560         /**
1561          * Waitqueue to signal when the reset has completed. Used by clients
1562          * that wait for dev_priv->mm.wedged to settle.
1563          */
1564         wait_queue_head_t reset_queue;
1565
1566         /* For missed irq/seqno simulation. */
1567         unsigned long test_irq_rings;
1568 };
1569
1570 enum modeset_restore {
1571         MODESET_ON_LID_OPEN,
1572         MODESET_DONE,
1573         MODESET_SUSPENDED,
1574 };
1575
1576 #define DP_AUX_A 0x40
1577 #define DP_AUX_B 0x10
1578 #define DP_AUX_C 0x20
1579 #define DP_AUX_D 0x30
1580
1581 #define DDC_PIN_B  0x05
1582 #define DDC_PIN_C  0x04
1583 #define DDC_PIN_D  0x06
1584
1585 struct ddi_vbt_port_info {
1586         /*
1587          * This is an index in the HDMI/DVI DDI buffer translation table.
1588          * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1589          * populate this field.
1590          */
1591 #define HDMI_LEVEL_SHIFT_UNKNOWN        0xff
1592         uint8_t hdmi_level_shift;
1593
1594         uint8_t supports_dvi:1;
1595         uint8_t supports_hdmi:1;
1596         uint8_t supports_dp:1;
1597         uint8_t supports_edp:1;
1598
1599         uint8_t alternate_aux_channel;
1600         uint8_t alternate_ddc_pin;
1601
1602         uint8_t dp_boost_level;
1603         uint8_t hdmi_boost_level;
1604 };
1605
1606 enum psr_lines_to_wait {
1607         PSR_0_LINES_TO_WAIT = 0,
1608         PSR_1_LINE_TO_WAIT,
1609         PSR_4_LINES_TO_WAIT,
1610         PSR_8_LINES_TO_WAIT
1611 };
1612
1613 struct intel_vbt_data {
1614         struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1615         struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1616
1617         /* Feature bits */
1618         unsigned int int_tv_support:1;
1619         unsigned int lvds_dither:1;
1620         unsigned int lvds_vbt:1;
1621         unsigned int int_crt_support:1;
1622         unsigned int lvds_use_ssc:1;
1623         unsigned int display_clock_mode:1;
1624         unsigned int fdi_rx_polarity_inverted:1;
1625         unsigned int panel_type:4;
1626         int lvds_ssc_freq;
1627         unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1628
1629         enum drrs_support_type drrs_type;
1630
1631         struct {
1632                 int rate;
1633                 int lanes;
1634                 int preemphasis;
1635                 int vswing;
1636                 bool low_vswing;
1637                 bool initialized;
1638                 bool support;
1639                 int bpp;
1640                 struct edp_power_seq pps;
1641         } edp;
1642
1643         struct {
1644                 bool full_link;
1645                 bool require_aux_wakeup;
1646                 int idle_frames;
1647                 enum psr_lines_to_wait lines_to_wait;
1648                 int tp1_wakeup_time;
1649                 int tp2_tp3_wakeup_time;
1650         } psr;
1651
1652         struct {
1653                 u16 pwm_freq_hz;
1654                 bool present;
1655                 bool active_low_pwm;
1656                 u8 min_brightness;      /* min_brightness/255 of max */
1657                 u8 controller;          /* brightness controller number */
1658                 enum intel_backlight_type type;
1659         } backlight;
1660
1661         /* MIPI DSI */
1662         struct {
1663                 u16 panel_id;
1664                 struct mipi_config *config;
1665                 struct mipi_pps_data *pps;
1666                 u8 seq_version;
1667                 u32 size;
1668                 u8 *data;
1669                 const u8 *sequence[MIPI_SEQ_MAX];
1670         } dsi;
1671
1672         int crt_ddc_pin;
1673
1674         int child_dev_num;
1675         union child_device_config *child_dev;
1676
1677         struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1678         struct sdvo_device_mapping sdvo_mappings[2];
1679 };
1680
1681 enum intel_ddb_partitioning {
1682         INTEL_DDB_PART_1_2,
1683         INTEL_DDB_PART_5_6, /* IVB+ */
1684 };
1685
1686 struct intel_wm_level {
1687         bool enable;
1688         uint32_t pri_val;
1689         uint32_t spr_val;
1690         uint32_t cur_val;
1691         uint32_t fbc_val;
1692 };
1693
1694 struct ilk_wm_values {
1695         uint32_t wm_pipe[3];
1696         uint32_t wm_lp[3];
1697         uint32_t wm_lp_spr[3];
1698         uint32_t wm_linetime[3];
1699         bool enable_fbc_wm;
1700         enum intel_ddb_partitioning partitioning;
1701 };
1702
1703 struct vlv_pipe_wm {
1704         uint16_t plane[I915_MAX_PLANES];
1705 };
1706
1707 struct vlv_sr_wm {
1708         uint16_t plane;
1709         uint16_t cursor;
1710 };
1711
1712 struct vlv_wm_ddl_values {
1713         uint8_t plane[I915_MAX_PLANES];
1714 };
1715
1716 struct vlv_wm_values {
1717         struct vlv_pipe_wm pipe[3];
1718         struct vlv_sr_wm sr;
1719         struct vlv_wm_ddl_values ddl[3];
1720         uint8_t level;
1721         bool cxsr;
1722 };
1723
1724 struct skl_ddb_entry {
1725         uint16_t start, end;    /* in number of blocks, 'end' is exclusive */
1726 };
1727
1728 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1729 {
1730         return entry->end - entry->start;
1731 }
1732
1733 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1734                                        const struct skl_ddb_entry *e2)
1735 {
1736         if (e1->start == e2->start && e1->end == e2->end)
1737                 return true;
1738
1739         return false;
1740 }
1741
1742 struct skl_ddb_allocation {
1743         struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1744         struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1745 };
1746
1747 struct skl_wm_values {
1748         unsigned dirty_pipes;
1749         struct skl_ddb_allocation ddb;
1750 };
1751
1752 struct skl_wm_level {
1753         bool plane_en;
1754         uint16_t plane_res_b;
1755         uint8_t plane_res_l;
1756 };
1757
1758 /*
1759  * This struct helps tracking the state needed for runtime PM, which puts the
1760  * device in PCI D3 state. Notice that when this happens, nothing on the
1761  * graphics device works, even register access, so we don't get interrupts nor
1762  * anything else.
1763  *
1764  * Every piece of our code that needs to actually touch the hardware needs to
1765  * either call intel_runtime_pm_get or call intel_display_power_get with the
1766  * appropriate power domain.
1767  *
1768  * Our driver uses the autosuspend delay feature, which means we'll only really
1769  * suspend if we stay with zero refcount for a certain amount of time. The
1770  * default value is currently very conservative (see intel_runtime_pm_enable), but
1771  * it can be changed with the standard runtime PM files from sysfs.
1772  *
1773  * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1774  * goes back to false exactly before we reenable the IRQs. We use this variable
1775  * to check if someone is trying to enable/disable IRQs while they're supposed
1776  * to be disabled. This shouldn't happen and we'll print some error messages in
1777  * case it happens.
1778  *
1779  * For more, read the Documentation/power/runtime_pm.txt.
1780  */
1781 struct i915_runtime_pm {
1782         atomic_t wakeref_count;
1783         bool suspended;
1784         bool irqs_enabled;
1785 };
1786
1787 enum intel_pipe_crc_source {
1788         INTEL_PIPE_CRC_SOURCE_NONE,
1789         INTEL_PIPE_CRC_SOURCE_PLANE1,
1790         INTEL_PIPE_CRC_SOURCE_PLANE2,
1791         INTEL_PIPE_CRC_SOURCE_PF,
1792         INTEL_PIPE_CRC_SOURCE_PIPE,
1793         /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1794         INTEL_PIPE_CRC_SOURCE_TV,
1795         INTEL_PIPE_CRC_SOURCE_DP_B,
1796         INTEL_PIPE_CRC_SOURCE_DP_C,
1797         INTEL_PIPE_CRC_SOURCE_DP_D,
1798         INTEL_PIPE_CRC_SOURCE_AUTO,
1799         INTEL_PIPE_CRC_SOURCE_MAX,
1800 };
1801
1802 struct intel_pipe_crc_entry {
1803         uint32_t frame;
1804         uint32_t crc[5];
1805 };
1806
1807 #define INTEL_PIPE_CRC_ENTRIES_NR       128
1808 struct intel_pipe_crc {
1809         spinlock_t lock;
1810         bool opened;            /* exclusive access to the result file */
1811         struct intel_pipe_crc_entry *entries;
1812         enum intel_pipe_crc_source source;
1813         int head, tail;
1814         wait_queue_head_t wq;
1815         int skipped;
1816 };
1817
1818 struct i915_frontbuffer_tracking {
1819         spinlock_t lock;
1820
1821         /*
1822          * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1823          * scheduled flips.
1824          */
1825         unsigned busy_bits;
1826         unsigned flip_bits;
1827 };
1828
1829 struct i915_wa_reg {
1830         i915_reg_t addr;
1831         u32 value;
1832         /* bitmask representing WA bits */
1833         u32 mask;
1834 };
1835
1836 /*
1837  * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1838  * allowing it for RCS as we don't foresee any requirement of having
1839  * a whitelist for other engines. When it is really required for
1840  * other engines then the limit need to be increased.
1841  */
1842 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1843
1844 struct i915_workarounds {
1845         struct i915_wa_reg reg[I915_MAX_WA_REGS];
1846         u32 count;
1847         u32 hw_whitelist_count[I915_NUM_ENGINES];
1848 };
1849
1850 struct i915_virtual_gpu {
1851         bool active;
1852 };
1853
1854 /* used in computing the new watermarks state */
1855 struct intel_wm_config {
1856         unsigned int num_pipes_active;
1857         bool sprites_enabled;
1858         bool sprites_scaled;
1859 };
1860
1861 struct i915_oa_format {
1862         u32 format;
1863         int size;
1864 };
1865
1866 struct i915_oa_reg {
1867         i915_reg_t addr;
1868         u32 value;
1869 };
1870
1871 struct i915_perf_stream;
1872
1873 /**
1874  * struct i915_perf_stream_ops - the OPs to support a specific stream type
1875  */
1876 struct i915_perf_stream_ops {
1877         /**
1878          * @enable: Enables the collection of HW samples, either in response to
1879          * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1880          * without `I915_PERF_FLAG_DISABLED`.
1881          */
1882         void (*enable)(struct i915_perf_stream *stream);
1883
1884         /**
1885          * @disable: Disables the collection of HW samples, either in response
1886          * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1887          * the stream.
1888          */
1889         void (*disable)(struct i915_perf_stream *stream);
1890
1891         /**
1892          * @poll_wait: Call poll_wait, passing a wait queue that will be woken
1893          * once there is something ready to read() for the stream
1894          */
1895         void (*poll_wait)(struct i915_perf_stream *stream,
1896                           struct file *file,
1897                           poll_table *wait);
1898
1899         /**
1900          * @wait_unlocked: For handling a blocking read, wait until there is
1901          * something to ready to read() for the stream. E.g. wait on the same
1902          * wait queue that would be passed to poll_wait().
1903          */
1904         int (*wait_unlocked)(struct i915_perf_stream *stream);
1905
1906         /**
1907          * @read: Copy buffered metrics as records to userspace
1908          * **buf**: the userspace, destination buffer
1909          * **count**: the number of bytes to copy, requested by userspace
1910          * **offset**: zero at the start of the read, updated as the read
1911          * proceeds, it represents how many bytes have been copied so far and
1912          * the buffer offset for copying the next record.
1913          *
1914          * Copy as many buffered i915 perf samples and records for this stream
1915          * to userspace as will fit in the given buffer.
1916          *
1917          * Only write complete records; returning -%ENOSPC if there isn't room
1918          * for a complete record.
1919          *
1920          * Return any error condition that results in a short read such as
1921          * -%ENOSPC or -%EFAULT, even though these may be squashed before
1922          * returning to userspace.
1923          */
1924         int (*read)(struct i915_perf_stream *stream,
1925                     char __user *buf,
1926                     size_t count,
1927                     size_t *offset);
1928
1929         /**
1930          * @destroy: Cleanup any stream specific resources.
1931          *
1932          * The stream will always be disabled before this is called.
1933          */
1934         void (*destroy)(struct i915_perf_stream *stream);
1935 };
1936
1937 /**
1938  * struct i915_perf_stream - state for a single open stream FD
1939  */
1940 struct i915_perf_stream {
1941         /**
1942          * @dev_priv: i915 drm device
1943          */
1944         struct drm_i915_private *dev_priv;
1945
1946         /**
1947          * @link: Links the stream into ``&drm_i915_private->streams``
1948          */
1949         struct list_head link;
1950
1951         /**
1952          * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1953          * properties given when opening a stream, representing the contents
1954          * of a single sample as read() by userspace.
1955          */
1956         u32 sample_flags;
1957
1958         /**
1959          * @sample_size: Considering the configured contents of a sample
1960          * combined with the required header size, this is the total size
1961          * of a single sample record.
1962          */
1963         int sample_size;
1964
1965         /**
1966          * @ctx: %NULL if measuring system-wide across all contexts or a
1967          * specific context that is being monitored.
1968          */
1969         struct i915_gem_context *ctx;
1970
1971         /**
1972          * @enabled: Whether the stream is currently enabled, considering
1973          * whether the stream was opened in a disabled state and based
1974          * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1975          */
1976         bool enabled;
1977
1978         /**
1979          * @ops: The callbacks providing the implementation of this specific
1980          * type of configured stream.
1981          */
1982         const struct i915_perf_stream_ops *ops;
1983 };
1984
1985 /**
1986  * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1987  */
1988 struct i915_oa_ops {
1989         /**
1990          * @init_oa_buffer: Resets the head and tail pointers of the
1991          * circular buffer for periodic OA reports.
1992          *
1993          * Called when first opening a stream for OA metrics, but also may be
1994          * called in response to an OA buffer overflow or other error
1995          * condition.
1996          *
1997          * Note it may be necessary to clear the full OA buffer here as part of
1998          * maintaining the invariable that new reports must be written to
1999          * zeroed memory for us to be able to reliable detect if an expected
2000          * report has not yet landed in memory.  (At least on Haswell the OA
2001          * buffer tail pointer is not synchronized with reports being visible
2002          * to the CPU)
2003          */
2004         void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
2005
2006         /**
2007          * @enable_metric_set: Applies any MUX configuration to set up the
2008          * Boolean and Custom (B/C) counters that are part of the counter
2009          * reports being sampled. May apply system constraints such as
2010          * disabling EU clock gating as required.
2011          */
2012         int (*enable_metric_set)(struct drm_i915_private *dev_priv);
2013
2014         /**
2015          * @disable_metric_set: Remove system constraints associated with using
2016          * the OA unit.
2017          */
2018         void (*disable_metric_set)(struct drm_i915_private *dev_priv);
2019
2020         /**
2021          * @oa_enable: Enable periodic sampling
2022          */
2023         void (*oa_enable)(struct drm_i915_private *dev_priv);
2024
2025         /**
2026          * @oa_disable: Disable periodic sampling
2027          */
2028         void (*oa_disable)(struct drm_i915_private *dev_priv);
2029
2030         /**
2031          * @read: Copy data from the circular OA buffer into a given userspace
2032          * buffer.
2033          */
2034         int (*read)(struct i915_perf_stream *stream,
2035                     char __user *buf,
2036                     size_t count,
2037                     size_t *offset);
2038
2039         /**
2040          * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2041          *
2042          * This is either called via fops or the poll check hrtimer (atomic
2043          * ctx) without any locks taken.
2044          *
2045          * It's safe to read OA config state here unlocked, assuming that this
2046          * is only called while the stream is enabled, while the global OA
2047          * configuration can't be modified.
2048          *
2049          * Efficiency is more important than avoiding some false positives
2050          * here, which will be handled gracefully - likely resulting in an
2051          * %EAGAIN error for userspace.
2052          */
2053         bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
2054 };
2055
2056 struct drm_i915_private {
2057         struct drm_device drm;
2058
2059         struct kmem_cache *objects;
2060         struct kmem_cache *vmas;
2061         struct kmem_cache *requests;
2062         struct kmem_cache *dependencies;
2063
2064         const struct intel_device_info info;
2065
2066         int relative_constants_mode;
2067
2068         void __iomem *regs;
2069
2070         struct intel_uncore uncore;
2071
2072         struct i915_virtual_gpu vgpu;
2073
2074         struct intel_gvt *gvt;
2075
2076         struct intel_huc huc;
2077         struct intel_guc guc;
2078
2079         struct intel_csr csr;
2080
2081         struct intel_gmbus gmbus[GMBUS_NUM_PINS];
2082
2083         /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2084          * controller on different i2c buses. */
2085         struct mutex gmbus_mutex;
2086
2087         /**
2088          * Base address of the gmbus and gpio block.
2089          */
2090         uint32_t gpio_mmio_base;
2091
2092         /* MMIO base address for MIPI regs */
2093         uint32_t mipi_mmio_base;
2094
2095         uint32_t psr_mmio_base;
2096
2097         uint32_t pps_mmio_base;
2098
2099         wait_queue_head_t gmbus_wait_queue;
2100
2101         struct pci_dev *bridge_dev;
2102         struct i915_gem_context *kernel_context;
2103         struct intel_engine_cs *engine[I915_NUM_ENGINES];
2104         struct i915_vma *semaphore;
2105
2106         struct drm_dma_handle *status_page_dmah;
2107         struct resource mch_res;
2108
2109         /* protects the irq masks */
2110         spinlock_t irq_lock;
2111
2112         /* protects the mmio flip data */
2113         spinlock_t mmio_flip_lock;
2114
2115         bool display_irqs_enabled;
2116
2117         /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2118         struct pm_qos_request pm_qos;
2119
2120         /* Sideband mailbox protection */
2121         struct mutex sb_lock;
2122
2123         /** Cached value of IMR to avoid reads in updating the bitfield */
2124         union {
2125                 u32 irq_mask;
2126                 u32 de_irq_mask[I915_MAX_PIPES];
2127         };
2128         u32 gt_irq_mask;
2129         u32 pm_imr;
2130         u32 pm_ier;
2131         u32 pm_rps_events;
2132         u32 pm_guc_events;
2133         u32 pipestat_irq_mask[I915_MAX_PIPES];
2134
2135         struct i915_hotplug hotplug;
2136         struct intel_fbc fbc;
2137         struct i915_drrs drrs;
2138         struct intel_opregion opregion;
2139         struct intel_vbt_data vbt;
2140
2141         bool preserve_bios_swizzle;
2142
2143         /* overlay */
2144         struct intel_overlay *overlay;
2145
2146         /* backlight registers and fields in struct intel_panel */
2147         struct mutex backlight_lock;
2148
2149         /* LVDS info */
2150         bool no_aux_handshake;
2151
2152         /* protects panel power sequencer state */
2153         struct mutex pps_mutex;
2154
2155         struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
2156         int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2157
2158         unsigned int fsb_freq, mem_freq, is_ddr3;
2159         unsigned int skl_preferred_vco_freq;
2160         unsigned int cdclk_freq, max_cdclk_freq;
2161
2162         /*
2163          * For reading holding any crtc lock is sufficient,
2164          * for writing must hold all of them.
2165          */
2166         unsigned int atomic_cdclk_freq;
2167
2168         unsigned int max_dotclk_freq;
2169         unsigned int rawclk_freq;
2170         unsigned int hpll_freq;
2171         unsigned int czclk_freq;
2172
2173         struct {
2174                 unsigned int vco, ref;
2175         } cdclk_pll;
2176
2177         /**
2178          * wq - Driver workqueue for GEM.
2179          *
2180          * NOTE: Work items scheduled here are not allowed to grab any modeset
2181          * locks, for otherwise the flushing done in the pageflip code will
2182          * result in deadlocks.
2183          */
2184         struct workqueue_struct *wq;
2185
2186         /* Display functions */
2187         struct drm_i915_display_funcs display;
2188
2189         /* PCH chipset type */
2190         enum intel_pch pch_type;
2191         unsigned short pch_id;
2192
2193         unsigned long quirks;
2194
2195         enum modeset_restore modeset_restore;
2196         struct mutex modeset_restore_lock;
2197         struct drm_atomic_state *modeset_restore_state;
2198         struct drm_modeset_acquire_ctx reset_ctx;
2199
2200         struct list_head vm_list; /* Global list of all address spaces */
2201         struct i915_ggtt ggtt; /* VM representing the global address space */
2202
2203         struct i915_gem_mm mm;
2204         DECLARE_HASHTABLE(mm_structs, 7);
2205         struct mutex mm_lock;
2206
2207         /* The hw wants to have a stable context identifier for the lifetime
2208          * of the context (for OA, PASID, faults, etc). This is limited
2209          * in execlists to 21 bits.
2210          */
2211         struct ida context_hw_ida;
2212 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2213
2214         /* Kernel Modesetting */
2215
2216         struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2217         struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
2218         wait_queue_head_t pending_flip_queue;
2219
2220 #ifdef CONFIG_DEBUG_FS
2221         struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2222 #endif
2223
2224         /* dpll and cdclk state is protected by connection_mutex */
2225         int num_shared_dpll;
2226         struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
2227         const struct intel_dpll_mgr *dpll_mgr;
2228
2229         /*
2230          * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2231          * Must be global rather than per dpll, because on some platforms
2232          * plls share registers.
2233          */
2234         struct mutex dpll_lock;
2235
2236         unsigned int active_crtcs;
2237         unsigned int min_pixclk[I915_MAX_PIPES];
2238
2239         int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
2240
2241         struct i915_workarounds workarounds;
2242
2243         struct i915_frontbuffer_tracking fb_tracking;
2244
2245         struct intel_atomic_helper {
2246                 struct llist_head free_list;
2247                 struct work_struct free_work;
2248         } atomic_helper;
2249
2250         u16 orig_clock;
2251
2252         bool mchbar_need_disable;
2253
2254         struct intel_l3_parity l3_parity;
2255
2256         /* Cannot be determined by PCIID. You must always read a register. */
2257         u32 edram_cap;
2258
2259         /* gen6+ rps state */
2260         struct intel_gen6_power_mgmt rps;
2261
2262         /* ilk-only ips/rps state. Everything in here is protected by the global
2263          * mchdev_lock in intel_pm.c */
2264         struct intel_ilk_power_mgmt ips;
2265
2266         struct i915_power_domains power_domains;
2267
2268         struct i915_psr psr;
2269
2270         struct i915_gpu_error gpu_error;
2271
2272         struct drm_i915_gem_object *vlv_pctx;
2273
2274 #ifdef CONFIG_DRM_FBDEV_EMULATION
2275         /* list of fbdev register on this device */
2276         struct intel_fbdev *fbdev;
2277         struct work_struct fbdev_suspend_work;
2278 #endif
2279
2280         struct drm_property *broadcast_rgb_property;
2281         struct drm_property *force_audio_property;
2282
2283         /* hda/i915 audio component */
2284         struct i915_audio_component *audio_component;
2285         bool audio_component_registered;
2286         /**
2287          * av_mutex - mutex for audio/video sync
2288          *
2289          */
2290         struct mutex av_mutex;
2291
2292         uint32_t hw_context_size;
2293         struct list_head context_list;
2294
2295         u32 fdi_rx_config;
2296
2297         /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
2298         u32 chv_phy_control;
2299         /*
2300          * Shadows for CHV DPLL_MD regs to keep the state
2301          * checker somewhat working in the presence hardware
2302          * crappiness (can't read out DPLL_MD for pipes B & C).
2303          */
2304         u32 chv_dpll_md[I915_MAX_PIPES];
2305         u32 bxt_phy_grc;
2306
2307         u32 suspend_count;
2308         bool suspended_to_idle;
2309         struct i915_suspend_saved_registers regfile;
2310         struct vlv_s0ix_state vlv_s0ix_state;
2311
2312         enum {
2313                 I915_SAGV_UNKNOWN = 0,
2314                 I915_SAGV_DISABLED,
2315                 I915_SAGV_ENABLED,
2316                 I915_SAGV_NOT_CONTROLLED
2317         } sagv_status;
2318
2319         struct {
2320                 /* protects DSPARB registers on pre-g4x/vlv/chv */
2321                 spinlock_t dsparb_lock;
2322
2323                 /*
2324                  * Raw watermark latency values:
2325                  * in 0.1us units for WM0,
2326                  * in 0.5us units for WM1+.
2327                  */
2328                 /* primary */
2329                 uint16_t pri_latency[5];
2330                 /* sprite */
2331                 uint16_t spr_latency[5];
2332                 /* cursor */
2333                 uint16_t cur_latency[5];
2334                 /*
2335                  * Raw watermark memory latency values
2336                  * for SKL for all 8 levels
2337                  * in 1us units.
2338                  */
2339                 uint16_t skl_latency[8];
2340
2341                 /* current hardware state */
2342                 union {
2343                         struct ilk_wm_values hw;
2344                         struct skl_wm_values skl_hw;
2345                         struct vlv_wm_values vlv;
2346                 };
2347
2348                 uint8_t max_level;
2349
2350                 /*
2351                  * Should be held around atomic WM register writing; also
2352                  * protects * intel_crtc->wm.active and
2353                  * cstate->wm.need_postvbl_update.
2354                  */
2355                 struct mutex wm_mutex;
2356
2357                 /*
2358                  * Set during HW readout of watermarks/DDB.  Some platforms
2359                  * need to know when we're still using BIOS-provided values
2360                  * (which we don't fully trust).
2361                  */
2362                 bool distrust_bios_wm;
2363         } wm;
2364
2365         struct i915_runtime_pm pm;
2366
2367         struct {
2368                 bool initialized;
2369
2370                 struct kobject *metrics_kobj;
2371                 struct ctl_table_header *sysctl_header;
2372
2373                 struct mutex lock;
2374                 struct list_head streams;
2375
2376                 spinlock_t hook_lock;
2377
2378                 struct {
2379                         struct i915_perf_stream *exclusive_stream;
2380
2381                         u32 specific_ctx_id;
2382
2383                         struct hrtimer poll_check_timer;
2384                         wait_queue_head_t poll_wq;
2385                         bool pollin;
2386
2387                         bool periodic;
2388                         int period_exponent;
2389                         int timestamp_frequency;
2390
2391                         int tail_margin;
2392
2393                         int metrics_set;
2394
2395                         const struct i915_oa_reg *mux_regs;
2396                         int mux_regs_len;
2397                         const struct i915_oa_reg *b_counter_regs;
2398                         int b_counter_regs_len;
2399
2400                         struct {
2401                                 struct i915_vma *vma;
2402                                 u8 *vaddr;
2403                                 int format;
2404                                 int format_size;
2405                         } oa_buffer;
2406
2407                         u32 gen7_latched_oastatus1;
2408
2409                         struct i915_oa_ops ops;
2410                         const struct i915_oa_format *oa_formats;
2411                         int n_builtin_sets;
2412                 } oa;
2413         } perf;
2414
2415         /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2416         struct {
2417                 void (*resume)(struct drm_i915_private *);
2418                 void (*cleanup_engine)(struct intel_engine_cs *engine);
2419
2420                 struct list_head timelines;
2421                 struct i915_gem_timeline global_timeline;
2422                 u32 active_requests;
2423
2424                 /**
2425                  * Is the GPU currently considered idle, or busy executing
2426                  * userspace requests? Whilst idle, we allow runtime power
2427                  * management to power down the hardware and display clocks.
2428                  * In order to reduce the effect on performance, there
2429                  * is a slight delay before we do so.
2430                  */
2431                 bool awake;
2432
2433                 /**
2434                  * We leave the user IRQ off as much as possible,
2435                  * but this means that requests will finish and never
2436                  * be retired once the system goes idle. Set a timer to
2437                  * fire periodically while the ring is running. When it
2438                  * fires, go retire requests.
2439                  */
2440                 struct delayed_work retire_work;
2441
2442                 /**
2443                  * When we detect an idle GPU, we want to turn on
2444                  * powersaving features. So once we see that there
2445                  * are no more requests outstanding and no more
2446                  * arrive within a small period of time, we fire
2447                  * off the idle_work.
2448                  */
2449                 struct delayed_work idle_work;
2450
2451                 ktime_t last_init_time;
2452         } gt;
2453
2454         /* perform PHY state sanity checks? */
2455         bool chv_phy_assert[2];
2456
2457         bool ipc_enabled;
2458
2459         /* Used to save the pipe-to-encoder mapping for audio */
2460         struct intel_encoder *av_enc_map[I915_MAX_PIPES];
2461
2462         /*
2463          * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2464          * will be rejected. Instead look for a better place.
2465          */
2466 };
2467
2468 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2469 {
2470         return container_of(dev, struct drm_i915_private, drm);
2471 }
2472
2473 static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
2474 {
2475         return to_i915(dev_get_drvdata(kdev));
2476 }
2477
2478 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2479 {
2480         return container_of(guc, struct drm_i915_private, guc);
2481 }
2482
2483 /* Simple iterator over all initialised engines */
2484 #define for_each_engine(engine__, dev_priv__, id__) \
2485         for ((id__) = 0; \
2486              (id__) < I915_NUM_ENGINES; \
2487              (id__)++) \
2488                 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
2489
2490 #define __mask_next_bit(mask) ({                                        \
2491         int __idx = ffs(mask) - 1;                                      \
2492         mask &= ~BIT(__idx);                                            \
2493         __idx;                                                          \
2494 })
2495
2496 /* Iterator over subset of engines selected by mask */
2497 #define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2498         for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask;        \
2499              tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
2500
2501 enum hdmi_force_audio {
2502         HDMI_AUDIO_OFF_DVI = -2,        /* no aux data for HDMI-DVI converter */
2503         HDMI_AUDIO_OFF,                 /* force turn off HDMI audio */
2504         HDMI_AUDIO_AUTO,                /* trust EDID */
2505         HDMI_AUDIO_ON,                  /* force turn on HDMI audio */
2506 };
2507
2508 #define I915_GTT_OFFSET_NONE ((u32)-1)
2509
2510 /*
2511  * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2512  * considered to be the frontbuffer for the given plane interface-wise. This
2513  * doesn't mean that the hw necessarily already scans it out, but that any
2514  * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2515  *
2516  * We have one bit per pipe and per scanout plane type.
2517  */
2518 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2519 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2520 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2521         (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2522 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2523         (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2524 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2525         (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2526 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2527         (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2528 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2529         (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2530
2531 /*
2532  * Optimised SGL iterator for GEM objects
2533  */
2534 static __always_inline struct sgt_iter {
2535         struct scatterlist *sgp;
2536         union {
2537                 unsigned long pfn;
2538                 dma_addr_t dma;
2539         };
2540         unsigned int curr;
2541         unsigned int max;
2542 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2543         struct sgt_iter s = { .sgp = sgl };
2544
2545         if (s.sgp) {
2546                 s.max = s.curr = s.sgp->offset;
2547                 s.max += s.sgp->length;
2548                 if (dma)
2549                         s.dma = sg_dma_address(s.sgp);
2550                 else
2551                         s.pfn = page_to_pfn(sg_page(s.sgp));
2552         }
2553
2554         return s;
2555 }
2556
2557 static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2558 {
2559         ++sg;
2560         if (unlikely(sg_is_chain(sg)))
2561                 sg = sg_chain_ptr(sg);
2562         return sg;
2563 }
2564
2565 /**
2566  * __sg_next - return the next scatterlist entry in a list
2567  * @sg:         The current sg entry
2568  *
2569  * Description:
2570  *   If the entry is the last, return NULL; otherwise, step to the next
2571  *   element in the array (@sg@+1). If that's a chain pointer, follow it;
2572  *   otherwise just return the pointer to the current element.
2573  **/
2574 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2575 {
2576 #ifdef CONFIG_DEBUG_SG
2577         BUG_ON(sg->sg_magic != SG_MAGIC);
2578 #endif
2579         return sg_is_last(sg) ? NULL : ____sg_next(sg);
2580 }
2581
2582 /**
2583  * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2584  * @__dmap:     DMA address (output)
2585  * @__iter:     'struct sgt_iter' (iterator state, internal)
2586  * @__sgt:      sg_table to iterate over (input)
2587  */
2588 #define for_each_sgt_dma(__dmap, __iter, __sgt)                         \
2589         for ((__iter) = __sgt_iter((__sgt)->sgl, true);                 \
2590              ((__dmap) = (__iter).dma + (__iter).curr);                 \
2591              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2592              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2593
2594 /**
2595  * for_each_sgt_page - iterate over the pages of the given sg_table
2596  * @__pp:       page pointer (output)
2597  * @__iter:     'struct sgt_iter' (iterator state, internal)
2598  * @__sgt:      sg_table to iterate over (input)
2599  */
2600 #define for_each_sgt_page(__pp, __iter, __sgt)                          \
2601         for ((__iter) = __sgt_iter((__sgt)->sgl, false);                \
2602              ((__pp) = (__iter).pfn == 0 ? NULL :                       \
2603               pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2604              (((__iter).curr += PAGE_SIZE) < (__iter).max) ||           \
2605              ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2606
2607 static inline const struct intel_device_info *
2608 intel_info(const struct drm_i915_private *dev_priv)
2609 {
2610         return &dev_priv->info;
2611 }
2612
2613 #define INTEL_INFO(dev_priv)    intel_info((dev_priv))
2614
2615 #define INTEL_GEN(dev_priv)     ((dev_priv)->info.gen)
2616 #define INTEL_DEVID(dev_priv)   ((dev_priv)->info.device_id)
2617
2618 #define REVID_FOREVER           0xff
2619 #define INTEL_REVID(dev_priv)   ((dev_priv)->drm.pdev->revision)
2620
2621 #define GEN_FOREVER (0)
2622 /*
2623  * Returns true if Gen is in inclusive range [Start, End].
2624  *
2625  * Use GEN_FOREVER for unbound start and or end.
2626  */
2627 #define IS_GEN(dev_priv, s, e) ({ \
2628         unsigned int __s = (s), __e = (e); \
2629         BUILD_BUG_ON(!__builtin_constant_p(s)); \
2630         BUILD_BUG_ON(!__builtin_constant_p(e)); \
2631         if ((__s) != GEN_FOREVER) \
2632                 __s = (s) - 1; \
2633         if ((__e) == GEN_FOREVER) \
2634                 __e = BITS_PER_LONG - 1; \
2635         else \
2636                 __e = (e) - 1; \
2637         !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
2638 })
2639
2640 /*
2641  * Return true if revision is in range [since,until] inclusive.
2642  *
2643  * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2644  */
2645 #define IS_REVID(p, since, until) \
2646         (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2647
2648 #define IS_I830(dev_priv)       ((dev_priv)->info.platform == INTEL_I830)
2649 #define IS_I845G(dev_priv)      ((dev_priv)->info.platform == INTEL_I845G)
2650 #define IS_I85X(dev_priv)       ((dev_priv)->info.platform == INTEL_I85X)
2651 #define IS_I865G(dev_priv)      ((dev_priv)->info.platform == INTEL_I865G)
2652 #define IS_I915G(dev_priv)      ((dev_priv)->info.platform == INTEL_I915G)
2653 #define IS_I915GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I915GM)
2654 #define IS_I945G(dev_priv)      ((dev_priv)->info.platform == INTEL_I945G)
2655 #define IS_I945GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I945GM)
2656 #define IS_I965G(dev_priv)      ((dev_priv)->info.platform == INTEL_I965G)
2657 #define IS_I965GM(dev_priv)     ((dev_priv)->info.platform == INTEL_I965GM)
2658 #define IS_G45(dev_priv)        ((dev_priv)->info.platform == INTEL_G45)
2659 #define IS_GM45(dev_priv)       ((dev_priv)->info.platform == INTEL_GM45)
2660 #define IS_G4X(dev_priv)        (IS_G45(dev_priv) || IS_GM45(dev_priv))
2661 #define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2662 #define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
2663 #define IS_PINEVIEW(dev_priv)   ((dev_priv)->info.platform == INTEL_PINEVIEW)
2664 #define IS_G33(dev_priv)        ((dev_priv)->info.platform == INTEL_G33)
2665 #define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
2666 #define IS_IVYBRIDGE(dev_priv)  ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
2667 #define IS_IVB_GT1(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0156 || \
2668                                  INTEL_DEVID(dev_priv) == 0x0152 || \
2669                                  INTEL_DEVID(dev_priv) == 0x015a)
2670 #define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2671 #define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2672 #define IS_HASWELL(dev_priv)    ((dev_priv)->info.platform == INTEL_HASWELL)
2673 #define IS_BROADWELL(dev_priv)  ((dev_priv)->info.platform == INTEL_BROADWELL)
2674 #define IS_SKYLAKE(dev_priv)    ((dev_priv)->info.platform == INTEL_SKYLAKE)
2675 #define IS_BROXTON(dev_priv)    ((dev_priv)->info.platform == INTEL_BROXTON)
2676 #define IS_KABYLAKE(dev_priv)   ((dev_priv)->info.platform == INTEL_KABYLAKE)
2677 #define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
2678 #define IS_MOBILE(dev_priv)     ((dev_priv)->info.is_mobile)
2679 #define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2680                                     (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2681 #define IS_BDW_ULT(dev_priv)    (IS_BROADWELL(dev_priv) && \
2682                                  ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 ||       \
2683                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xb ||        \
2684                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
2685 /* ULX machines are also considered ULT. */
2686 #define IS_BDW_ULX(dev_priv)    (IS_BROADWELL(dev_priv) && \
2687                                  (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2688 #define IS_BDW_GT3(dev_priv)    (IS_BROADWELL(dev_priv) && \
2689                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2690 #define IS_HSW_ULT(dev_priv)    (IS_HASWELL(dev_priv) && \
2691                                  (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2692 #define IS_HSW_GT3(dev_priv)    (IS_HASWELL(dev_priv) && \
2693                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2694 /* ULX machines are also considered ULT. */
2695 #define IS_HSW_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x0A0E || \
2696                                  INTEL_DEVID(dev_priv) == 0x0A1E)
2697 #define IS_SKL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x1906 || \
2698                                  INTEL_DEVID(dev_priv) == 0x1913 || \
2699                                  INTEL_DEVID(dev_priv) == 0x1916 || \
2700                                  INTEL_DEVID(dev_priv) == 0x1921 || \
2701                                  INTEL_DEVID(dev_priv) == 0x1926)
2702 #define IS_SKL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x190E || \
2703                                  INTEL_DEVID(dev_priv) == 0x1915 || \
2704                                  INTEL_DEVID(dev_priv) == 0x191E)
2705 #define IS_KBL_ULT(dev_priv)    (INTEL_DEVID(dev_priv) == 0x5906 || \
2706                                  INTEL_DEVID(dev_priv) == 0x5913 || \
2707                                  INTEL_DEVID(dev_priv) == 0x5916 || \
2708                                  INTEL_DEVID(dev_priv) == 0x5921 || \
2709                                  INTEL_DEVID(dev_priv) == 0x5926)
2710 #define IS_KBL_ULX(dev_priv)    (INTEL_DEVID(dev_priv) == 0x590E || \
2711                                  INTEL_DEVID(dev_priv) == 0x5915 || \
2712                                  INTEL_DEVID(dev_priv) == 0x591E)
2713 #define IS_SKL_GT3(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2714                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2715 #define IS_SKL_GT4(dev_priv)    (IS_SKYLAKE(dev_priv) && \
2716                                  (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
2717
2718 #define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
2719
2720 #define SKL_REVID_A0            0x0
2721 #define SKL_REVID_B0            0x1
2722 #define SKL_REVID_C0            0x2
2723 #define SKL_REVID_D0            0x3
2724 #define SKL_REVID_E0            0x4
2725 #define SKL_REVID_F0            0x5
2726 #define SKL_REVID_G0            0x6
2727 #define SKL_REVID_H0            0x7
2728
2729 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2730
2731 #define BXT_REVID_A0            0x0
2732 #define BXT_REVID_A1            0x1
2733 #define BXT_REVID_B0            0x3
2734 #define BXT_REVID_B_LAST        0x8
2735 #define BXT_REVID_C0            0x9
2736
2737 #define IS_BXT_REVID(dev_priv, since, until) \
2738         (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
2739
2740 #define KBL_REVID_A0            0x0
2741 #define KBL_REVID_B0            0x1
2742 #define KBL_REVID_C0            0x2
2743 #define KBL_REVID_D0            0x3
2744 #define KBL_REVID_E0            0x4
2745
2746 #define IS_KBL_REVID(dev_priv, since, until) \
2747         (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2748
2749 /*
2750  * The genX designation typically refers to the render engine, so render
2751  * capability related checks should use IS_GEN, while display and other checks
2752  * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2753  * chips, etc.).
2754  */
2755 #define IS_GEN2(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(1)))
2756 #define IS_GEN3(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(2)))
2757 #define IS_GEN4(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(3)))
2758 #define IS_GEN5(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(4)))
2759 #define IS_GEN6(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(5)))
2760 #define IS_GEN7(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(6)))
2761 #define IS_GEN8(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(7)))
2762 #define IS_GEN9(dev_priv)       (!!((dev_priv)->info.gen_mask & BIT(8)))
2763
2764 #define IS_GEN9_LP(dev_priv)    (IS_GEN9(dev_priv) && INTEL_INFO(dev_priv)->is_lp)
2765 #define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
2766
2767 #define ENGINE_MASK(id) BIT(id)
2768 #define RENDER_RING     ENGINE_MASK(RCS)
2769 #define BSD_RING        ENGINE_MASK(VCS)
2770 #define BLT_RING        ENGINE_MASK(BCS)
2771 #define VEBOX_RING      ENGINE_MASK(VECS)
2772 #define BSD2_RING       ENGINE_MASK(VCS2)
2773 #define ALL_ENGINES     (~0)
2774
2775 #define HAS_ENGINE(dev_priv, id) \
2776         (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
2777
2778 #define HAS_BSD(dev_priv)       HAS_ENGINE(dev_priv, VCS)
2779 #define HAS_BSD2(dev_priv)      HAS_ENGINE(dev_priv, VCS2)
2780 #define HAS_BLT(dev_priv)       HAS_ENGINE(dev_priv, BCS)
2781 #define HAS_VEBOX(dev_priv)     HAS_ENGINE(dev_priv, VECS)
2782
2783 #define HAS_LLC(dev_priv)       ((dev_priv)->info.has_llc)
2784 #define HAS_SNOOP(dev_priv)     ((dev_priv)->info.has_snoop)
2785 #define HAS_EDRAM(dev_priv)     (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
2786 #define HAS_WT(dev_priv)        ((IS_HASWELL(dev_priv) || \
2787                                  IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
2788
2789 #define HWS_NEEDS_PHYSICAL(dev_priv)    ((dev_priv)->info.hws_needs_physical)
2790
2791 #define HAS_HW_CONTEXTS(dev_priv)           ((dev_priv)->info.has_hw_contexts)
2792 #define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2793                 ((dev_priv)->info.has_logical_ring_contexts)
2794 #define USES_PPGTT(dev_priv)            (i915.enable_ppgtt)
2795 #define USES_FULL_PPGTT(dev_priv)       (i915.enable_ppgtt >= 2)
2796 #define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2797
2798 #define HAS_OVERLAY(dev_priv)            ((dev_priv)->info.has_overlay)
2799 #define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2800                 ((dev_priv)->info.overlay_needs_physical)
2801
2802 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2803 #define HAS_BROKEN_CS_TLB(dev_priv)     (IS_I830(dev_priv) || IS_I845G(dev_priv))
2804
2805 /* WaRsDisableCoarsePowerGating:skl,bxt */
2806 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2807         (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2808          IS_SKL_GT3(dev_priv) || \
2809          IS_SKL_GT4(dev_priv))
2810
2811 /*
2812  * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2813  * even when in MSI mode. This results in spurious interrupt warnings if the
2814  * legacy irq no. is shared with another device. The kernel then disables that
2815  * interrupt source and so prevents the other device from working properly.
2816  */
2817 #define HAS_AUX_IRQ(dev_priv)   ((dev_priv)->info.gen >= 5)
2818 #define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
2819
2820 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2821  * rows, which changed the alignment requirements and fence programming.
2822  */
2823 #define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2824                                          !(IS_I915G(dev_priv) || \
2825                                          IS_I915GM(dev_priv)))
2826 #define SUPPORTS_TV(dev_priv)           ((dev_priv)->info.supports_tv)
2827 #define I915_HAS_HOTPLUG(dev_priv)      ((dev_priv)->info.has_hotplug)
2828
2829 #define HAS_FW_BLC(dev_priv)    (INTEL_GEN(dev_priv) > 2)
2830 #define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2831 #define HAS_FBC(dev_priv)       ((dev_priv)->info.has_fbc)
2832
2833 #define HAS_IPS(dev_priv)       (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
2834
2835 #define HAS_DP_MST(dev_priv)    ((dev_priv)->info.has_dp_mst)
2836
2837 #define HAS_DDI(dev_priv)                ((dev_priv)->info.has_ddi)
2838 #define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2839 #define HAS_PSR(dev_priv)                ((dev_priv)->info.has_psr)
2840 #define HAS_RC6(dev_priv)                ((dev_priv)->info.has_rc6)
2841 #define HAS_RC6p(dev_priv)               ((dev_priv)->info.has_rc6p)
2842
2843 #define HAS_CSR(dev_priv)       ((dev_priv)->info.has_csr)
2844
2845 #define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
2846 #define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2847
2848 /*
2849  * For now, anything with a GuC requires uCode loading, and then supports
2850  * command submission once loaded. But these are logically independent
2851  * properties, so we have separate macros to test them.
2852  */
2853 #define HAS_GUC(dev_priv)       ((dev_priv)->info.has_guc)
2854 #define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2855 #define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
2856 #define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2857
2858 #define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
2859
2860 #define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
2861
2862 #define INTEL_PCH_DEVICE_ID_MASK                0xff00
2863 #define INTEL_PCH_IBX_DEVICE_ID_TYPE            0x3b00
2864 #define INTEL_PCH_CPT_DEVICE_ID_TYPE            0x1c00
2865 #define INTEL_PCH_PPT_DEVICE_ID_TYPE            0x1e00
2866 #define INTEL_PCH_LPT_DEVICE_ID_TYPE            0x8c00
2867 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE         0x9c00
2868 #define INTEL_PCH_SPT_DEVICE_ID_TYPE            0xA100
2869 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE         0x9D00
2870 #define INTEL_PCH_KBP_DEVICE_ID_TYPE            0xA200
2871 #define INTEL_PCH_P2X_DEVICE_ID_TYPE            0x7100
2872 #define INTEL_PCH_P3X_DEVICE_ID_TYPE            0x7000
2873 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE           0x2900 /* qemu q35 has 2918 */
2874
2875 #define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2876 #define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2877 #define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2878 #define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
2879 #define HAS_PCH_LPT_LP(dev_priv) \
2880         ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2881 #define HAS_PCH_LPT_H(dev_priv) \
2882         ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2883 #define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2884 #define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2885 #define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2886 #define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
2887
2888 #define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
2889
2890 #define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2891
2892 /* DPF == dynamic parity feature */
2893 #define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
2894 #define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2895                                  2 : HAS_L3_DPF(dev_priv))
2896
2897 #define GT_FREQUENCY_MULTIPLIER 50
2898 #define GEN9_FREQ_SCALER 3
2899
2900 #define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2901
2902 #include "i915_trace.h"
2903
2904 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2905 {
2906 #ifdef CONFIG_INTEL_IOMMU
2907         if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2908                 return true;
2909 #endif
2910         return false;
2911 }
2912
2913 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2914                                 int enable_ppgtt);
2915
2916 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2917
2918 /* i915_drv.c */
2919 void __printf(3, 4)
2920 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2921               const char *fmt, ...);
2922
2923 #define i915_report_error(dev_priv, fmt, ...)                              \
2924         __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2925
2926 #ifdef CONFIG_COMPAT
2927 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2928                               unsigned long arg);
2929 #else
2930 #define i915_compat_ioctl NULL
2931 #endif
2932 extern const struct dev_pm_ops i915_pm_ops;
2933
2934 extern int i915_driver_load(struct pci_dev *pdev,
2935                             const struct pci_device_id *ent);
2936 extern void i915_driver_unload(struct drm_device *dev);
2937 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2938 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2939 extern void i915_reset(struct drm_i915_private *dev_priv);
2940 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2941 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2942 extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
2943 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2944 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2945 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2946 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2947 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2948
2949 /* intel_hotplug.c */
2950 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2951                            u32 pin_mask, u32 long_mask);
2952 void intel_hpd_init(struct drm_i915_private *dev_priv);
2953 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2954 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2955 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2956 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2957 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2958
2959 /* i915_irq.c */
2960 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2961 {
2962         unsigned long delay;
2963
2964         if (unlikely(!i915.enable_hangcheck))
2965                 return;
2966
2967         /* Don't continually defer the hangcheck so that it is always run at
2968          * least once after work has been scheduled on any ring. Otherwise,
2969          * we will ignore a hung ring if a second ring is kept busy.
2970          */
2971
2972         delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2973         queue_delayed_work(system_long_wq,
2974                            &dev_priv->gpu_error.hangcheck_work, delay);
2975 }
2976
2977 __printf(3, 4)
2978 void i915_handle_error(struct drm_i915_private *dev_priv,
2979                        u32 engine_mask,
2980                        const char *fmt, ...);
2981
2982 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2983 int intel_irq_install(struct drm_i915_private *dev_priv);
2984 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2985
2986 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2987 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2988                                         bool restore_forcewake);
2989 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2990 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2991 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2992 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2993 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2994                                          bool restore);
2995 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2996 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2997                                 enum forcewake_domains domains);
2998 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2999                                 enum forcewake_domains domains);
3000 /* Like above but the caller must manage the uncore.lock itself.
3001  * Must be used with I915_READ_FW and friends.
3002  */
3003 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3004                                         enum forcewake_domains domains);
3005 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3006                                         enum forcewake_domains domains);
3007 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3008
3009 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
3010
3011 int intel_wait_for_register(struct drm_i915_private *dev_priv,
3012                             i915_reg_t reg,
3013                             const u32 mask,
3014                             const u32 value,
3015                             const unsigned long timeout_ms);
3016 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3017                                i915_reg_t reg,
3018                                const u32 mask,
3019                                const u32 value,
3020                                const unsigned long timeout_ms);
3021
3022 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3023 {
3024         return dev_priv->gvt;
3025 }
3026
3027 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
3028 {
3029         return dev_priv->vgpu.active;
3030 }
3031
3032 void
3033 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3034                      u32 status_mask);
3035
3036 void
3037 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
3038                       u32 status_mask);
3039
3040 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3041 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
3042 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3043                                    uint32_t mask,
3044                                    uint32_t bits);
3045 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3046                             uint32_t interrupt_mask,
3047                             uint32_t enabled_irq_mask);
3048 static inline void
3049 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3050 {
3051         ilk_update_display_irq(dev_priv, bits, bits);
3052 }
3053 static inline void
3054 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3055 {
3056         ilk_update_display_irq(dev_priv, bits, 0);
3057 }
3058 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3059                          enum pipe pipe,
3060                          uint32_t interrupt_mask,
3061                          uint32_t enabled_irq_mask);
3062 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3063                                        enum pipe pipe, uint32_t bits)
3064 {
3065         bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3066 }
3067 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3068                                         enum pipe pipe, uint32_t bits)
3069 {
3070         bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3071 }
3072 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3073                                   uint32_t interrupt_mask,
3074                                   uint32_t enabled_irq_mask);
3075 static inline void
3076 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3077 {
3078         ibx_display_interrupt_update(dev_priv, bits, bits);
3079 }
3080 static inline void
3081 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3082 {
3083         ibx_display_interrupt_update(dev_priv, bits, 0);
3084 }
3085
3086 /* i915_gem.c */
3087 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3088                           struct drm_file *file_priv);
3089 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3090                          struct drm_file *file_priv);
3091 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3092                           struct drm_file *file_priv);
3093 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3094                         struct drm_file *file_priv);
3095 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3096                         struct drm_file *file_priv);
3097 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3098                               struct drm_file *file_priv);
3099 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3100                              struct drm_file *file_priv);
3101 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3102                         struct drm_file *file_priv);
3103 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3104                          struct drm_file *file_priv);
3105 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3106                         struct drm_file *file_priv);
3107 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3108                                struct drm_file *file);
3109 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3110                                struct drm_file *file);
3111 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3112                             struct drm_file *file_priv);
3113 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3114                            struct drm_file *file_priv);
3115 int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3116                               struct drm_file *file_priv);
3117 int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3118                               struct drm_file *file_priv);
3119 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3120 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3121                            struct drm_file *file);
3122 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3123                                 struct drm_file *file_priv);
3124 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3125                         struct drm_file *file_priv);
3126 int i915_gem_load_init(struct drm_i915_private *dev_priv);
3127 void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
3128 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3129 int i915_gem_freeze(struct drm_i915_private *dev_priv);
3130 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3131
3132 void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
3133 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3134 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3135                          const struct drm_i915_gem_object_ops *ops);
3136 struct drm_i915_gem_object *
3137 i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3138 struct drm_i915_gem_object *
3139 i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3140                                  const void *data, size_t size);
3141 void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
3142 void i915_gem_free_object(struct drm_gem_object *obj);
3143
3144 static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3145 {
3146         /* A single pass should suffice to release all the freed objects (along
3147          * most call paths) , but be a little more paranoid in that freeing
3148          * the objects does take a little amount of time, during which the rcu
3149          * callbacks could have added new objects into the freed list, and
3150          * armed the work again.
3151          */
3152         do {
3153                 rcu_barrier();
3154         } while (flush_work(&i915->mm.free_work));
3155 }
3156
3157 struct i915_vma * __must_check
3158 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3159                          const struct i915_ggtt_view *view,
3160                          u64 size,
3161                          u64 alignment,
3162                          u64 flags);
3163
3164 int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
3165 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3166
3167 void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3168
3169 static inline int __sg_page_count(const struct scatterlist *sg)
3170 {
3171         return sg->length >> PAGE_SHIFT;
3172 }
3173
3174 struct scatterlist *
3175 i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3176                        unsigned int n, unsigned int *offset);
3177
3178 struct page *
3179 i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3180                          unsigned int n);
3181
3182 struct page *
3183 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3184                                unsigned int n);
3185
3186 dma_addr_t
3187 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3188                                 unsigned long n);
3189
3190 void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3191                                  struct sg_table *pages);
3192 int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3193
3194 static inline int __must_check
3195 i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3196 {
3197         might_lock(&obj->mm.lock);
3198
3199         if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
3200                 return 0;
3201
3202         return __i915_gem_object_get_pages(obj);
3203 }
3204
3205 static inline void
3206 __i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3207 {
3208         GEM_BUG_ON(!obj->mm.pages);
3209
3210         atomic_inc(&obj->mm.pages_pin_count);
3211 }
3212
3213 static inline bool
3214 i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3215 {
3216         return atomic_read(&obj->mm.pages_pin_count);
3217 }
3218
3219 static inline void
3220 __i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3221 {
3222         GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3223         GEM_BUG_ON(!obj->mm.pages);
3224
3225         atomic_dec(&obj->mm.pages_pin_count);
3226 }
3227
3228 static inline void
3229 i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3230 {
3231         __i915_gem_object_unpin_pages(obj);
3232 }
3233
3234 enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3235         I915_MM_NORMAL = 0,
3236         I915_MM_SHRINKER
3237 };
3238
3239 void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3240                                  enum i915_mm_subclass subclass);
3241 void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
3242
3243 enum i915_map_type {
3244         I915_MAP_WB = 0,
3245         I915_MAP_WC,
3246 };
3247
3248 /**
3249  * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3250  * @obj: the object to map into kernel address space
3251  * @type: the type of mapping, used to select pgprot_t
3252  *
3253  * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3254  * pages and then returns a contiguous mapping of the backing storage into
3255  * the kernel address space. Based on the @type of mapping, the PTE will be
3256  * set to either WriteBack or WriteCombine (via pgprot_t).
3257  *
3258  * The caller is responsible for calling i915_gem_object_unpin_map() when the
3259  * mapping is no longer required.
3260  *
3261  * Returns the pointer through which to access the mapped object, or an
3262  * ERR_PTR() on error.
3263  */
3264 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3265                                            enum i915_map_type type);
3266
3267 /**
3268  * i915_gem_object_unpin_map - releases an earlier mapping
3269  * @obj: the object to unmap
3270  *
3271  * After pinning the object and mapping its pages, once you are finished
3272  * with your access, call i915_gem_object_unpin_map() to release the pin
3273  * upon the mapping. Once the pin count reaches zero, that mapping may be
3274  * removed.
3275  */
3276 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3277 {
3278         i915_gem_object_unpin_pages(obj);
3279 }
3280
3281 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3282                                     unsigned int *needs_clflush);
3283 int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3284                                      unsigned int *needs_clflush);
3285 #define CLFLUSH_BEFORE 0x1
3286 #define CLFLUSH_AFTER 0x2
3287 #define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
3288
3289 static inline void
3290 i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3291 {
3292         i915_gem_object_unpin_pages(obj);
3293 }
3294
3295 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3296 void i915_vma_move_to_active(struct i915_vma *vma,
3297                              struct drm_i915_gem_request *req,
3298                              unsigned int flags);
3299 int i915_gem_dumb_create(struct drm_file *file_priv,
3300                          struct drm_device *dev,
3301                          struct drm_mode_create_dumb *args);
3302 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3303                       uint32_t handle, uint64_t *offset);
3304 int i915_gem_mmap_gtt_version(void);
3305
3306 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3307                        struct drm_i915_gem_object *new,
3308                        unsigned frontbuffer_bits);
3309
3310 int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
3311
3312 struct drm_i915_gem_request *
3313 i915_gem_find_active_request(struct intel_engine_cs *engine);
3314
3315 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3316
3317 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3318 {
3319         return unlikely(test_bit(I915_RESET_IN_PROGRESS, &error->flags));
3320 }
3321
3322 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3323 {
3324         return unlikely(test_bit(I915_WEDGED, &error->flags));
3325 }
3326
3327 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3328 {
3329         return i915_reset_in_progress(error) | i915_terminally_wedged(error);
3330 }
3331
3332 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3333 {
3334         return READ_ONCE(error->reset_count);
3335 }
3336
3337 int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
3338 void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
3339 void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
3340 void i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3341 int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3342 int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
3343 void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
3344 void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
3345 int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3346                                         unsigned int flags);
3347 int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3348 void i915_gem_resume(struct drm_i915_private *dev_priv);
3349 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3350 int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3351                          unsigned int flags,
3352                          long timeout,
3353                          struct intel_rps_client *rps);
3354 int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3355                                   unsigned int flags,
3356                                   int priority);
3357 #define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3358
3359 int __must_check
3360 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3361                                   bool write);
3362 int __must_check
3363 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3364 struct i915_vma * __must_check
3365 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3366                                      u32 alignment,
3367                                      const struct i915_ggtt_view *view);
3368 void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
3369 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3370                                 int align);
3371 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3372 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3373
3374 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3375                                     enum i915_cache_level cache_level);
3376
3377 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3378                                 struct dma_buf *dma_buf);
3379
3380 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3381                                 struct drm_gem_object *gem_obj, int flags);
3382
3383 static inline struct i915_hw_ppgtt *
3384 i915_vm_to_ppgtt(struct i915_address_space *vm)
3385 {
3386         return container_of(vm, struct i915_hw_ppgtt, base);
3387 }
3388
3389 /* i915_gem_fence_reg.c */
3390 int __must_check i915_vma_get_fence(struct i915_vma *vma);
3391 int __must_check i915_vma_put_fence(struct i915_vma *vma);
3392
3393 void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
3394 void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
3395
3396 void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
3397 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3398                                        struct sg_table *pages);
3399 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3400                                          struct sg_table *pages);
3401
3402 static inline struct i915_gem_context *
3403 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3404 {
3405         struct i915_gem_context *ctx;
3406
3407         lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3408
3409         ctx = idr_find(&file_priv->context_idr, id);
3410         if (!ctx)
3411                 return ERR_PTR(-ENOENT);
3412
3413         return ctx;
3414 }
3415
3416 static inline struct i915_gem_context *
3417 i915_gem_context_get(struct i915_gem_context *ctx)
3418 {
3419         kref_get(&ctx->ref);
3420         return ctx;
3421 }
3422
3423 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3424 {
3425         lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3426         kref_put(&ctx->ref, i915_gem_context_free);
3427 }
3428
3429 static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3430 {
3431         struct mutex *lock = &ctx->i915->drm.struct_mutex;
3432
3433         if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3434                 mutex_unlock(lock);
3435 }
3436
3437 static inline struct intel_timeline *
3438 i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3439                                  struct intel_engine_cs *engine)
3440 {
3441         struct i915_address_space *vm;
3442
3443         vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3444         return &vm->timeline.engine[engine->id];
3445 }
3446
3447 int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3448                          struct drm_file *file);
3449
3450 /* i915_gem_evict.c */
3451 int __must_check i915_gem_evict_something(struct i915_address_space *vm,
3452                                           u64 min_size, u64 alignment,
3453                                           unsigned cache_level,
3454                                           u64 start, u64 end,
3455                                           unsigned flags);
3456 int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3457                                          struct drm_mm_node *node,
3458                                          unsigned int flags);
3459 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3460
3461 /* belongs in i915_gem_gtt.h */
3462 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3463 {
3464         wmb();
3465         if (INTEL_GEN(dev_priv) < 6)
3466                 intel_gtt_chipset_flush();
3467 }
3468
3469 /* i915_gem_stolen.c */
3470 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3471                                 struct drm_mm_node *node, u64 size,
3472                                 unsigned alignment);
3473 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3474                                          struct drm_mm_node *node, u64 size,
3475                                          unsigned alignment, u64 start,
3476                                          u64 end);
3477 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3478                                  struct drm_mm_node *node);
3479 int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
3480 void i915_gem_cleanup_stolen(struct drm_device *dev);
3481 struct drm_i915_gem_object *
3482 i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
3483 struct drm_i915_gem_object *
3484 i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
3485                                                u32 stolen_offset,
3486                                                u32 gtt_offset,
3487                                                u32 size);
3488
3489 /* i915_gem_internal.c */
3490 struct drm_i915_gem_object *
3491 i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
3492                                 phys_addr_t size);
3493
3494 /* i915_gem_shrinker.c */
3495 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3496                               unsigned long target,
3497                               unsigned flags);
3498 #define I915_SHRINK_PURGEABLE 0x1
3499 #define I915_SHRINK_UNBOUND 0x2
3500 #define I915_SHRINK_BOUND 0x4
3501 #define I915_SHRINK_ACTIVE 0x8
3502 #define I915_SHRINK_VMAPS 0x10
3503 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3504 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3505 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3506
3507
3508 /* i915_gem_tiling.c */
3509 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3510 {
3511         struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3512
3513         return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3514                 i915_gem_object_is_tiled(obj);
3515 }
3516
3517 u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3518                         unsigned int tiling, unsigned int stride);
3519 u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3520                              unsigned int tiling, unsigned int stride);
3521
3522 /* i915_debugfs.c */
3523 #ifdef CONFIG_DEBUG_FS
3524 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3525 void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3526 int i915_debugfs_connector_add(struct drm_connector *connector);
3527 void intel_display_crc_init(struct drm_i915_private *dev_priv);
3528 #else
3529 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3530 static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3531 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3532 { return 0; }
3533 static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
3534 #endif
3535
3536 /* i915_gpu_error.c */
3537 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3538
3539 __printf(2, 3)
3540 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3541 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3542                             const struct i915_error_state_file_priv *error);
3543 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3544                               struct drm_i915_private *i915,
3545                               size_t count, loff_t pos);
3546 static inline void i915_error_state_buf_release(
3547         struct drm_i915_error_state_buf *eb)
3548 {
3549         kfree(eb->buf);
3550 }
3551 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3552                               u32 engine_mask,
3553                               const char *error_msg);
3554 void i915_error_state_get(struct drm_device *dev,
3555                           struct i915_error_state_file_priv *error_priv);
3556 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3557 void i915_destroy_error_state(struct drm_i915_private *dev_priv);
3558
3559 #else
3560
3561 static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3562                                             u32 engine_mask,
3563                                             const char *error_msg)
3564 {
3565 }
3566
3567 static inline void i915_destroy_error_state(struct drm_i915_private *dev_priv)
3568 {
3569 }
3570
3571 #endif
3572
3573 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3574
3575 /* i915_cmd_parser.c */
3576 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3577 void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
3578 void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
3579 int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3580                             struct drm_i915_gem_object *batch_obj,
3581                             struct drm_i915_gem_object *shadow_batch_obj,
3582                             u32 batch_start_offset,
3583                             u32 batch_len,
3584                             bool is_master);
3585
3586 /* i915_perf.c */
3587 extern void i915_perf_init(struct drm_i915_private *dev_priv);
3588 extern void i915_perf_fini(struct drm_i915_private *dev_priv);
3589 extern void i915_perf_register(struct drm_i915_private *dev_priv);
3590 extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
3591
3592 /* i915_suspend.c */
3593 extern int i915_save_state(struct drm_i915_private *dev_priv);
3594 extern int i915_restore_state(struct drm_i915_private *dev_priv);
3595
3596 /* i915_sysfs.c */
3597 void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3598 void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
3599
3600 /* intel_i2c.c */
3601 extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3602 extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
3603 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3604                                      unsigned int pin);
3605
3606 extern struct i2c_adapter *
3607 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3608 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3609 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3610 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3611 {
3612         return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3613 }
3614 extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
3615
3616 /* intel_bios.c */
3617 int intel_bios_init(struct drm_i915_private *dev_priv);
3618 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3619 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3620 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3621 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3622 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3623 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3624 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3625 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3626                                      enum port port);
3627 bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3628                                 enum port port);
3629
3630
3631 /* intel_opregion.c */
3632 #ifdef CONFIG_ACPI
3633 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3634 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3635 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3636 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3637 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3638                                          bool enable);
3639 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3640                                          pci_power_t state);
3641 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3642 #else
3643 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3644 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3645 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3646 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3647 {
3648 }
3649 static inline int
3650 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3651 {
3652         return 0;
3653 }
3654 static inline int
3655 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3656 {
3657         return 0;
3658 }
3659 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3660 {
3661         return -ENODEV;
3662 }
3663 #endif
3664
3665 /* intel_acpi.c */
3666 #ifdef CONFIG_ACPI
3667 extern void intel_register_dsm_handler(void);
3668 extern void intel_unregister_dsm_handler(void);
3669 #else
3670 static inline void intel_register_dsm_handler(void) { return; }
3671 static inline void intel_unregister_dsm_handler(void) { return; }
3672 #endif /* CONFIG_ACPI */
3673
3674 /* intel_device_info.c */
3675 static inline struct intel_device_info *
3676 mkwrite_device_info(struct drm_i915_private *dev_priv)
3677 {
3678         return (struct intel_device_info *)&dev_priv->info;
3679 }
3680
3681 const char *intel_platform_name(enum intel_platform platform);
3682 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3683 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3684
3685 /* modesetting */
3686 extern void intel_modeset_init_hw(struct drm_device *dev);
3687 extern int intel_modeset_init(struct drm_device *dev);
3688 extern void intel_modeset_gem_init(struct drm_device *dev);
3689 extern void intel_modeset_cleanup(struct drm_device *dev);
3690 extern int intel_connector_register(struct drm_connector *);
3691 extern void intel_connector_unregister(struct drm_connector *);
3692 extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3693                                        bool state);
3694 extern void intel_display_resume(struct drm_device *dev);
3695 extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3696 extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
3697 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3698 extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
3699 extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3700 extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3701                                   bool enable);
3702
3703 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3704                         struct drm_file *file);
3705
3706 /* overlay */
3707 extern struct intel_overlay_error_state *
3708 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3709 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3710                                             struct intel_overlay_error_state *error);
3711
3712 extern struct intel_display_error_state *
3713 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3714 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3715                                             struct drm_i915_private *dev_priv,
3716                                             struct intel_display_error_state *error);
3717
3718 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3719 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3720 int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3721                       u32 reply_mask, u32 reply, int timeout_base_ms);
3722
3723 /* intel_sideband.c */
3724 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3725 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3726 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3727 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3728 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3729 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3730 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3731 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3732 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3733 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3734 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3735 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3736 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3737 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3738                    enum intel_sbi_destination destination);
3739 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3740                      enum intel_sbi_destination destination);
3741 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3742 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3743
3744 /* intel_dpio_phy.c */
3745 void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
3746                              enum dpio_phy *phy, enum dpio_channel *ch);
3747 void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3748                                   enum port port, u32 margin, u32 scale,
3749                                   u32 enable, u32 deemphasis);
3750 void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3751 void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3752 bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3753                             enum dpio_phy phy);
3754 bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3755                               enum dpio_phy phy);
3756 uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3757                                              uint8_t lane_count);
3758 void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3759                                      uint8_t lane_lat_optim_mask);
3760 uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3761
3762 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3763                               u32 deemph_reg_value, u32 margin_reg_value,
3764                               bool uniq_trans_scale);
3765 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3766                               bool reset);
3767 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3768 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3769 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3770 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3771
3772 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3773                               u32 demph_reg_value, u32 preemph_reg_value,
3774                               u32 uniqtranscale_reg_value, u32 tx3_demph);
3775 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3776 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3777 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3778
3779 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3780 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3781
3782 #define I915_READ8(reg)         dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3783 #define I915_WRITE8(reg, val)   dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3784
3785 #define I915_READ16(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3786 #define I915_WRITE16(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3787 #define I915_READ16_NOTRACE(reg)        dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3788 #define I915_WRITE16_NOTRACE(reg, val)  dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3789
3790 #define I915_READ(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3791 #define I915_WRITE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3792 #define I915_READ_NOTRACE(reg)          dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3793 #define I915_WRITE_NOTRACE(reg, val)    dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3794
3795 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3796  * will be implemented using 2 32-bit writes in an arbitrary order with
3797  * an arbitrary delay between them. This can cause the hardware to
3798  * act upon the intermediate value, possibly leading to corruption and
3799  * machine death. For this reason we do not support I915_WRITE64, or
3800  * dev_priv->uncore.funcs.mmio_writeq.
3801  *
3802  * When reading a 64-bit value as two 32-bit values, the delay may cause
3803  * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3804  * occasionally a 64-bit register does not actualy support a full readq
3805  * and must be read using two 32-bit reads.
3806  *
3807  * You have been warned.
3808  */
3809 #define I915_READ64(reg)        dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3810
3811 #define I915_READ64_2x32(lower_reg, upper_reg) ({                       \
3812         u32 upper, lower, old_upper, loop = 0;                          \
3813         upper = I915_READ(upper_reg);                                   \
3814         do {                                                            \
3815                 old_upper = upper;                                      \
3816                 lower = I915_READ(lower_reg);                           \
3817                 upper = I915_READ(upper_reg);                           \
3818         } while (upper != old_upper && loop++ < 2);                     \
3819         (u64)upper << 32 | lower; })
3820
3821 #define POSTING_READ(reg)       (void)I915_READ_NOTRACE(reg)
3822 #define POSTING_READ16(reg)     (void)I915_READ16_NOTRACE(reg)
3823
3824 #define __raw_read(x, s) \
3825 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3826                                              i915_reg_t reg) \
3827 { \
3828         return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3829 }
3830
3831 #define __raw_write(x, s) \
3832 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3833                                        i915_reg_t reg, uint##x##_t val) \
3834 { \
3835         write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3836 }
3837 __raw_read(8, b)
3838 __raw_read(16, w)
3839 __raw_read(32, l)
3840 __raw_read(64, q)
3841
3842 __raw_write(8, b)
3843 __raw_write(16, w)
3844 __raw_write(32, l)
3845 __raw_write(64, q)
3846
3847 #undef __raw_read
3848 #undef __raw_write
3849
3850 /* These are untraced mmio-accessors that are only valid to be used inside
3851  * critical sections, such as inside IRQ handlers, where forcewake is explicitly
3852  * controlled.
3853  *
3854  * Think twice, and think again, before using these.
3855  *
3856  * As an example, these accessors can possibly be used between:
3857  *
3858  * spin_lock_irq(&dev_priv->uncore.lock);
3859  * intel_uncore_forcewake_get__locked();
3860  *
3861  * and
3862  *
3863  * intel_uncore_forcewake_put__locked();
3864  * spin_unlock_irq(&dev_priv->uncore.lock);
3865  *
3866  *
3867  * Note: some registers may not need forcewake held, so
3868  * intel_uncore_forcewake_{get,put} can be omitted, see
3869  * intel_uncore_forcewake_for_reg().
3870  *
3871  * Certain architectures will die if the same cacheline is concurrently accessed
3872  * by different clients (e.g. on Ivybridge). Access to registers should
3873  * therefore generally be serialised, by either the dev_priv->uncore.lock or
3874  * a more localised lock guarding all access to that bank of registers.
3875  */
3876 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3877 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3878 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3879 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3880
3881 /* "Broadcast RGB" property */
3882 #define INTEL_BROADCAST_RGB_AUTO 0
3883 #define INTEL_BROADCAST_RGB_FULL 1
3884 #define INTEL_BROADCAST_RGB_LIMITED 2
3885
3886 static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
3887 {
3888         if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3889                 return VLV_VGACNTRL;
3890         else if (INTEL_GEN(dev_priv) >= 5)
3891                 return CPU_VGACNTRL;
3892         else
3893                 return VGACNTRL;
3894 }
3895
3896 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3897 {
3898         unsigned long j = msecs_to_jiffies(m);
3899
3900         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3901 }
3902
3903 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3904 {
3905         return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3906 }
3907
3908 static inline unsigned long
3909 timespec_to_jiffies_timeout(const struct timespec *value)
3910 {
3911         unsigned long j = timespec_to_jiffies(value);
3912
3913         return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3914 }
3915
3916 /*
3917  * If you need to wait X milliseconds between events A and B, but event B
3918  * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3919  * when event A happened, then just before event B you call this function and
3920  * pass the timestamp as the first argument, and X as the second argument.
3921  */
3922 static inline void
3923 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3924 {
3925         unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3926
3927         /*
3928          * Don't re-read the value of "jiffies" every time since it may change
3929          * behind our back and break the math.
3930          */
3931         tmp_jiffies = jiffies;
3932         target_jiffies = timestamp_jiffies +
3933                          msecs_to_jiffies_timeout(to_wait_ms);
3934
3935         if (time_after(target_jiffies, tmp_jiffies)) {
3936                 remaining_jiffies = target_jiffies - tmp_jiffies;
3937                 while (remaining_jiffies)
3938                         remaining_jiffies =
3939                             schedule_timeout_uninterruptible(remaining_jiffies);
3940         }
3941 }
3942
3943 static inline bool
3944 __i915_request_irq_complete(struct drm_i915_gem_request *req)
3945 {
3946         struct intel_engine_cs *engine = req->engine;
3947
3948         /* Before we do the heavier coherent read of the seqno,
3949          * check the value (hopefully) in the CPU cacheline.
3950          */
3951         if (__i915_gem_request_completed(req))
3952                 return true;
3953
3954         /* Ensure our read of the seqno is coherent so that we
3955          * do not "miss an interrupt" (i.e. if this is the last
3956          * request and the seqno write from the GPU is not visible
3957          * by the time the interrupt fires, we will see that the
3958          * request is incomplete and go back to sleep awaiting
3959          * another interrupt that will never come.)
3960          *
3961          * Strictly, we only need to do this once after an interrupt,
3962          * but it is easier and safer to do it every time the waiter
3963          * is woken.
3964          */
3965         if (engine->irq_seqno_barrier &&
3966             rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh) == current &&
3967             cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
3968                 struct task_struct *tsk;
3969
3970                 /* The ordering of irq_posted versus applying the barrier
3971                  * is crucial. The clearing of the current irq_posted must
3972                  * be visible before we perform the barrier operation,
3973                  * such that if a subsequent interrupt arrives, irq_posted
3974                  * is reasserted and our task rewoken (which causes us to
3975                  * do another __i915_request_irq_complete() immediately
3976                  * and reapply the barrier). Conversely, if the clear
3977                  * occurs after the barrier, then an interrupt that arrived
3978                  * whilst we waited on the barrier would not trigger a
3979                  * barrier on the next pass, and the read may not see the
3980                  * seqno update.
3981                  */
3982                 engine->irq_seqno_barrier(engine);
3983
3984                 /* If we consume the irq, but we are no longer the bottom-half,
3985                  * the real bottom-half may not have serialised their own
3986                  * seqno check with the irq-barrier (i.e. may have inspected
3987                  * the seqno before we believe it coherent since they see
3988                  * irq_posted == false but we are still running).
3989                  */
3990                 rcu_read_lock();
3991                 tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh);
3992                 if (tsk && tsk != current)
3993                         /* Note that if the bottom-half is changed as we
3994                          * are sending the wake-up, the new bottom-half will
3995                          * be woken by whomever made the change. We only have
3996                          * to worry about when we steal the irq-posted for
3997                          * ourself.
3998                          */
3999                         wake_up_process(tsk);
4000                 rcu_read_unlock();
4001
4002                 if (__i915_gem_request_completed(req))
4003                         return true;
4004         }
4005
4006         return false;
4007 }
4008
4009 void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4010 bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4011
4012 /* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4013  * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4014  * perform the operation. To check beforehand, pass in the parameters to
4015  * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4016  * you only need to pass in the minor offsets, page-aligned pointers are
4017  * always valid.
4018  *
4019  * For just checking for SSE4.1, in the foreknowledge that the future use
4020  * will be correctly aligned, just use i915_has_memcpy_from_wc().
4021  */
4022 #define i915_can_memcpy_from_wc(dst, src, len) \
4023         i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4024
4025 #define i915_has_memcpy_from_wc() \
4026         i915_memcpy_from_wc(NULL, NULL, 0)
4027
4028 /* i915_mm.c */
4029 int remap_io_mapping(struct vm_area_struct *vma,
4030                      unsigned long addr, unsigned long pfn, unsigned long size,
4031                      struct io_mapping *iomap);
4032
4033 #endif