]> git.karo-electronics.de Git - karo-tx-linux.git/blob - drivers/gpu/drm/nouveau/core/subdev/device/nv40.c
drm/nouveau/device: include the official chipset names
[karo-tx-linux.git] / drivers / gpu / drm / nouveau / core / subdev / device / nv40.c
1 /*
2  * Copyright 2012 Red Hat Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Ben Skeggs
23  */
24
25 #include <subdev/device.h>
26 #include <subdev/bios.h>
27 #include <subdev/gpio.h>
28 #include <subdev/i2c.h>
29 #include <subdev/clock.h>
30 #include <subdev/devinit.h>
31 #include <subdev/mc.h>
32 #include <subdev/timer.h>
33 #include <subdev/fb.h>
34 #include <subdev/instmem.h>
35 #include <subdev/vm.h>
36
37 #include <engine/dmaobj.h>
38 #include <engine/fifo.h>
39 #include <engine/software.h>
40 #include <engine/graph.h>
41 #include <engine/mpeg.h>
42 #include <engine/disp.h>
43
44 int
45 nv40_identify(struct nouveau_device *device)
46 {
47         switch (device->chipset) {
48         case 0x40:
49                 device->cname = "NV40";
50                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
51                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
52                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
53                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
54                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
55                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
56                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
57                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
58                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
59                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
60                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
61                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
62                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
63                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
64                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
65                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
66                 break;
67         case 0x41:
68                 device->cname = "NV41";
69                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
70                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
71                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
72                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
73                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
74                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
75                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
76                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
77                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
78                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
79                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
80                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
81                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
82                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
83                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
84                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
85                 break;
86         case 0x42:
87                 device->cname = "NV42";
88                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
89                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
90                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
91                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
92                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
93                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
94                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
95                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
96                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
97                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
98                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
99                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
100                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
101                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
102                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
103                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
104                 break;
105         case 0x43:
106                 device->cname = "NV43";
107                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
108                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
109                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
110                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
111                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
112                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
113                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
114                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
115                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
116                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
117                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
118                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
119                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
120                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
121                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
122                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
123                 break;
124         case 0x45:
125                 device->cname = "NV45";
126                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
127                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
128                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
129                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
130                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
131                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
132                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
133                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
134                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
135                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
136                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
137                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
138                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
139                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
140                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
141                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
142                 break;
143         case 0x47:
144                 device->cname = "G70";
145                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
146                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
147                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
148                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
149                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
150                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
151                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
152                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
153                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
154                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
155                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
156                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
157                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
158                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
159                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
160                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
161                 break;
162         case 0x49:
163                 device->cname = "G71";
164                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
165                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
166                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
167                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
168                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
169                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
170                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
171                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
172                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
173                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
174                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
175                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
176                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
177                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
178                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
179                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
180                 break;
181         case 0x4b:
182                 device->cname = "G73";
183                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
184                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
185                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
186                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
187                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
188                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv04_mc_oclass;
189                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
190                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
191                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
192                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
193                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
194                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
195                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
196                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
197                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
198                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
199                 break;
200         case 0x44:
201                 device->cname = "NV44";
202                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
203                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
204                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
205                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
206                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
207                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
208                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
209                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
210                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
211                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
212                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
213                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
214                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
215                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
216                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
217                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
218                 break;
219         case 0x46:
220                 device->cname = "G72";
221                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
222                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
223                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
224                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
225                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
226                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
227                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
228                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
229                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
230                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
231                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
232                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
233                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
234                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
235                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
236                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
237                 break;
238         case 0x4a:
239                 device->cname = "NV44A";
240                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
241                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
242                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
243                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
244                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
245                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
246                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
247                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
248                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
249                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
250                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
251                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
252                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
253                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
254                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
255                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
256                 break;
257         case 0x4c:
258                 device->cname = "C61";
259                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
260                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
261                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
262                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
263                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
264                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
265                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
266                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
267                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
268                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
269                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
270                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
271                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
272                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
273                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
274                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
275                 break;
276         case 0x4e:
277                 device->cname = "C51";
278                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
279                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
280                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
281                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
282                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
283                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
284                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
285                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
286                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
287                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
288                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
289                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
290                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
291                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
292                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
293                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
294                 break;
295         case 0x63:
296                 device->cname = "C73";
297                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
298                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
299                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
300                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
301                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
302                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
303                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
304                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
305                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
306                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
307                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
308                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
309                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
310                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
311                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
312                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
313                 break;
314         case 0x67:
315                 device->cname = "C67";
316                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
317                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
318                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
319                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
320                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
321                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
322                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
323                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
324                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
325                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
326                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
327                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
328                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
329                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
330                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
331                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
332                 break;
333         case 0x68:
334                 device->cname = "C68";
335                 device->oclass[NVDEV_SUBDEV_VBIOS  ] = &nouveau_bios_oclass;
336                 device->oclass[NVDEV_SUBDEV_GPIO   ] = &nv10_gpio_oclass;
337                 device->oclass[NVDEV_SUBDEV_I2C    ] = &nouveau_i2c_oclass;
338                 device->oclass[NVDEV_SUBDEV_CLOCK  ] = &nv40_clock_oclass;
339                 device->oclass[NVDEV_SUBDEV_DEVINIT] = &nv1a_devinit_oclass;
340                 device->oclass[NVDEV_SUBDEV_MC     ] = &nv44_mc_oclass;
341                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
342                 device->oclass[NVDEV_SUBDEV_FB     ] = &nv40_fb_oclass;
343                 device->oclass[NVDEV_SUBDEV_INSTMEM] = &nv40_instmem_oclass;
344                 device->oclass[NVDEV_SUBDEV_VM     ] = &nv04_vmmgr_oclass;
345                 device->oclass[NVDEV_ENGINE_DMAOBJ ] = &nv04_dmaeng_oclass;
346                 device->oclass[NVDEV_ENGINE_FIFO   ] = &nv40_fifo_oclass;
347                 device->oclass[NVDEV_ENGINE_SW     ] = &nv10_software_oclass;
348                 device->oclass[NVDEV_ENGINE_GR     ] = &nv40_graph_oclass;
349                 device->oclass[NVDEV_ENGINE_MPEG   ] = &nv40_mpeg_oclass;
350                 device->oclass[NVDEV_ENGINE_DISP   ] = &nv04_disp_oclass;
351                 break;
352         default:
353                 nv_fatal(device, "unknown Curie chipset\n");
354                 return -EINVAL;
355         }
356
357         return 0;
358 }