2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <nvif/class.h>
27 #include <nvif/cl0002.h>
28 #include <nvif/cl006b.h>
29 #include <nvif/cl506f.h>
30 #include <nvif/cl906f.h>
31 #include <nvif/cla06f.h>
32 #include <nvif/ioctl.h>
35 #include <core/client.h>
37 #include "nouveau_drv.h"
38 #include "nouveau_dma.h"
39 #include "nouveau_bo.h"
40 #include "nouveau_chan.h"
41 #include "nouveau_fence.h"
42 #include "nouveau_abi16.h"
44 MODULE_PARM_DESC(vram_pushbuf, "Create DMA push buffers in VRAM");
45 int nouveau_vram_pushbuf;
46 module_param_named(vram_pushbuf, nouveau_vram_pushbuf, int, 0400);
49 nouveau_channel_idle(struct nouveau_channel *chan)
51 if (likely(chan && chan->fence)) {
52 struct nouveau_cli *cli = (void *)chan->user.client;
53 struct nouveau_fence *fence = NULL;
56 ret = nouveau_fence_new(chan, false, &fence);
58 ret = nouveau_fence_wait(fence, false, false);
59 nouveau_fence_unref(&fence);
63 NV_PRINTK(err, cli, "failed to idle channel %d [%s]\n",
64 chan->chid, nvxx_client(&cli->base)->name);
72 nouveau_channel_del(struct nouveau_channel **pchan)
74 struct nouveau_channel *chan = *pchan;
77 nouveau_fence(chan->drm)->context_del(chan);
78 nvif_object_fini(&chan->nvsw);
79 nvif_object_fini(&chan->gart);
80 nvif_object_fini(&chan->vram);
81 nvif_object_fini(&chan->user);
82 nvif_object_fini(&chan->push.ctxdma);
83 nouveau_bo_vma_del(chan->push.buffer, &chan->push.vma);
84 nouveau_bo_unmap(chan->push.buffer);
85 if (chan->push.buffer && chan->push.buffer->pin_refcnt)
86 nouveau_bo_unpin(chan->push.buffer);
87 nouveau_bo_ref(NULL, &chan->push.buffer);
94 nouveau_channel_prep(struct nouveau_drm *drm, struct nvif_device *device,
95 u32 size, struct nouveau_channel **pchan)
97 struct nouveau_cli *cli = (void *)device->object.client;
98 struct nvkm_mmu *mmu = nvxx_mmu(device);
99 struct nv_dma_v0 args = {};
100 struct nouveau_channel *chan;
104 chan = *pchan = kzalloc(sizeof(*chan), GFP_KERNEL);
108 chan->device = device;
111 /* allocate memory for dma push buffer */
112 target = TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
113 if (nouveau_vram_pushbuf)
114 target = TTM_PL_FLAG_VRAM;
116 ret = nouveau_bo_new(drm->dev, size, 0, target, 0, 0, NULL, NULL,
119 ret = nouveau_bo_pin(chan->push.buffer, target, false);
121 ret = nouveau_bo_map(chan->push.buffer);
125 nouveau_channel_del(pchan);
129 /* create dma object covering the *entire* memory space that the
130 * pushbuf lives in, this is because the GEM code requires that
131 * we be able to call out to other (indirect) push buffers
133 chan->push.vma.offset = chan->push.buffer->bo.offset;
135 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
136 ret = nouveau_bo_vma_add(chan->push.buffer, cli->vm,
139 nouveau_channel_del(pchan);
143 args.target = NV_DMA_V0_TARGET_VM;
144 args.access = NV_DMA_V0_ACCESS_VM;
146 args.limit = cli->vm->mmu->limit - 1;
148 if (chan->push.buffer->bo.mem.mem_type == TTM_PL_VRAM) {
149 if (device->info.family == NV_DEVICE_INFO_V0_TNT) {
150 /* nv04 vram pushbuf hack, retarget to its location in
151 * the framebuffer bar rather than direct vram access..
152 * nfi why this exists, it came from the -nv ddx.
154 args.target = NV_DMA_V0_TARGET_PCI;
155 args.access = NV_DMA_V0_ACCESS_RDWR;
156 args.start = nvxx_device(device)->func->
157 resource_addr(nvxx_device(device), 1);
158 args.limit = args.start + device->info.ram_user - 1;
160 args.target = NV_DMA_V0_TARGET_VRAM;
161 args.access = NV_DMA_V0_ACCESS_RDWR;
163 args.limit = device->info.ram_user - 1;
166 if (chan->drm->agp.bridge) {
167 args.target = NV_DMA_V0_TARGET_AGP;
168 args.access = NV_DMA_V0_ACCESS_RDWR;
169 args.start = chan->drm->agp.base;
170 args.limit = chan->drm->agp.base +
171 chan->drm->agp.size - 1;
173 args.target = NV_DMA_V0_TARGET_VM;
174 args.access = NV_DMA_V0_ACCESS_RDWR;
176 args.limit = mmu->limit - 1;
180 ret = nvif_object_init(&device->object, 0, NV_DMA_FROM_MEMORY,
181 &args, sizeof(args), &chan->push.ctxdma);
183 nouveau_channel_del(pchan);
191 nouveau_channel_ind(struct nouveau_drm *drm, struct nvif_device *device,
192 u32 engine, struct nouveau_channel **pchan)
194 static const u16 oclasses[] = { MAXWELL_CHANNEL_GPFIFO_A,
195 KEPLER_CHANNEL_GPFIFO_B,
196 KEPLER_CHANNEL_GPFIFO_A,
197 FERMI_CHANNEL_GPFIFO,
201 const u16 *oclass = oclasses;
203 struct nv50_channel_gpfifo_v0 nv50;
204 struct fermi_channel_gpfifo_v0 fermi;
205 struct kepler_channel_gpfifo_a_v0 kepler;
207 struct nouveau_channel *chan;
211 /* allocate dma push buffer */
212 ret = nouveau_channel_prep(drm, device, 0x12000, &chan);
217 /* create channel object */
219 if (oclass[0] >= KEPLER_CHANNEL_GPFIFO_A) {
220 args.kepler.version = 0;
221 args.kepler.engines = engine;
222 args.kepler.ilength = 0x02000;
223 args.kepler.ioffset = 0x10000 + chan->push.vma.offset;
225 size = sizeof(args.kepler);
227 if (oclass[0] >= FERMI_CHANNEL_GPFIFO) {
228 args.fermi.version = 0;
229 args.fermi.ilength = 0x02000;
230 args.fermi.ioffset = 0x10000 + chan->push.vma.offset;
232 size = sizeof(args.fermi);
234 args.nv50.version = 0;
235 args.nv50.ilength = 0x02000;
236 args.nv50.ioffset = 0x10000 + chan->push.vma.offset;
237 args.nv50.pushbuf = nvif_handle(&chan->push.ctxdma);
239 size = sizeof(args.nv50);
242 ret = nvif_object_init(&device->object, 0, *oclass++,
243 &args, size, &chan->user);
245 if (chan->user.oclass >= KEPLER_CHANNEL_GPFIFO_A)
246 chan->chid = args.kepler.chid;
248 if (chan->user.oclass >= FERMI_CHANNEL_GPFIFO)
249 chan->chid = args.fermi.chid;
251 chan->chid = args.nv50.chid;
256 nouveau_channel_del(pchan);
261 nouveau_channel_dma(struct nouveau_drm *drm, struct nvif_device *device,
262 struct nouveau_channel **pchan)
264 static const u16 oclasses[] = { NV40_CHANNEL_DMA,
269 const u16 *oclass = oclasses;
270 struct nv03_channel_dma_v0 args;
271 struct nouveau_channel *chan;
274 /* allocate dma push buffer */
275 ret = nouveau_channel_prep(drm, device, 0x10000, &chan);
280 /* create channel object */
282 args.pushbuf = nvif_handle(&chan->push.ctxdma);
283 args.offset = chan->push.vma.offset;
286 ret = nvif_object_init(&device->object, 0, *oclass++,
287 &args, sizeof(args), &chan->user);
289 chan->chid = args.chid;
292 } while (ret && *oclass);
294 nouveau_channel_del(pchan);
299 nouveau_channel_init(struct nouveau_channel *chan, u32 vram, u32 gart)
301 struct nvif_device *device = chan->device;
302 struct nouveau_cli *cli = (void *)chan->user.client;
303 struct nvkm_mmu *mmu = nvxx_mmu(device);
304 struct nv_dma_v0 args = {};
307 nvif_object_map(&chan->user);
309 /* allocate dma objects to cover all allowed vram, and gart */
310 if (device->info.family < NV_DEVICE_INFO_V0_FERMI) {
311 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
312 args.target = NV_DMA_V0_TARGET_VM;
313 args.access = NV_DMA_V0_ACCESS_VM;
315 args.limit = cli->vm->mmu->limit - 1;
317 args.target = NV_DMA_V0_TARGET_VRAM;
318 args.access = NV_DMA_V0_ACCESS_RDWR;
320 args.limit = device->info.ram_user - 1;
323 ret = nvif_object_init(&chan->user, vram, NV_DMA_IN_MEMORY,
324 &args, sizeof(args), &chan->vram);
328 if (device->info.family >= NV_DEVICE_INFO_V0_TESLA) {
329 args.target = NV_DMA_V0_TARGET_VM;
330 args.access = NV_DMA_V0_ACCESS_VM;
332 args.limit = cli->vm->mmu->limit - 1;
334 if (chan->drm->agp.bridge) {
335 args.target = NV_DMA_V0_TARGET_AGP;
336 args.access = NV_DMA_V0_ACCESS_RDWR;
337 args.start = chan->drm->agp.base;
338 args.limit = chan->drm->agp.base +
339 chan->drm->agp.size - 1;
341 args.target = NV_DMA_V0_TARGET_VM;
342 args.access = NV_DMA_V0_ACCESS_RDWR;
344 args.limit = mmu->limit - 1;
347 ret = nvif_object_init(&chan->user, gart, NV_DMA_IN_MEMORY,
348 &args, sizeof(args), &chan->gart);
353 /* initialise dma tracking parameters */
354 switch (chan->user.oclass & 0x00ff) {
357 chan->user_put = 0x40;
358 chan->user_get = 0x44;
359 chan->dma.max = (0x10000 / 4) - 2;
362 chan->user_put = 0x40;
363 chan->user_get = 0x44;
364 chan->user_get_hi = 0x60;
365 chan->dma.ib_base = 0x10000 / 4;
366 chan->dma.ib_max = (0x02000 / 8) - 1;
367 chan->dma.ib_put = 0;
368 chan->dma.ib_free = chan->dma.ib_max - chan->dma.ib_put;
369 chan->dma.max = chan->dma.ib_base;
374 chan->dma.cur = chan->dma.put;
375 chan->dma.free = chan->dma.max - chan->dma.cur;
377 ret = RING_SPACE(chan, NOUVEAU_DMA_SKIPS);
381 for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
382 OUT_RING(chan, 0x00000000);
384 /* allocate software object class (used for fences on <= nv05) */
385 if (device->info.family < NV_DEVICE_INFO_V0_CELSIUS) {
386 ret = nvif_object_init(&chan->user, 0x006e,
388 NULL, 0, &chan->nvsw);
392 ret = RING_SPACE(chan, 2);
396 BEGIN_NV04(chan, NvSubSw, 0x0000, 1);
397 OUT_RING (chan, chan->nvsw.handle);
401 /* initialise synchronisation */
402 return nouveau_fence(chan->drm)->context_new(chan);
406 nouveau_channel_new(struct nouveau_drm *drm, struct nvif_device *device,
407 u32 arg0, u32 arg1, struct nouveau_channel **pchan)
409 struct nouveau_cli *cli = (void *)device->object.client;
413 /* hack until fencenv50 is fixed, and agp access relaxed */
414 super = cli->base.super;
415 cli->base.super = true;
417 ret = nouveau_channel_ind(drm, device, arg0, pchan);
419 NV_PRINTK(dbg, cli, "ib channel create, %d\n", ret);
420 ret = nouveau_channel_dma(drm, device, pchan);
422 NV_PRINTK(dbg, cli, "dma channel create, %d\n", ret);
427 ret = nouveau_channel_init(*pchan, arg0, arg1);
429 NV_PRINTK(err, cli, "channel failed to initialise, %d\n", ret);
430 nouveau_channel_del(pchan);
434 cli->base.super = super;