2 * Copyright (C) 2008 Maarten Maathuis.
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
29 #include "drm_crtc_helper.h"
31 #define NOUVEAU_DMA_DEBUG (nouveau_reg_debug & NOUVEAU_REG_DEBUG_EVO)
32 #include "nouveau_reg.h"
33 #include "nouveau_drv.h"
34 #include "nouveau_hw.h"
35 #include "nouveau_encoder.h"
36 #include "nouveau_crtc.h"
37 #include "nouveau_fb.h"
38 #include "nouveau_connector.h"
39 #include "nv50_display.h"
42 nv50_crtc_lut_load(struct drm_crtc *crtc)
44 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
45 void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
48 NV_DEBUG_KMS(crtc->dev, "\n");
50 for (i = 0; i < 256; i++) {
51 writew(nv_crtc->lut.r[i] >> 2, lut + 8*i + 0);
52 writew(nv_crtc->lut.g[i] >> 2, lut + 8*i + 2);
53 writew(nv_crtc->lut.b[i] >> 2, lut + 8*i + 4);
56 if (nv_crtc->lut.depth == 30) {
57 writew(nv_crtc->lut.r[i - 1] >> 2, lut + 8*i + 0);
58 writew(nv_crtc->lut.g[i - 1] >> 2, lut + 8*i + 2);
59 writew(nv_crtc->lut.b[i - 1] >> 2, lut + 8*i + 4);
64 nv50_crtc_blank(struct nouveau_crtc *nv_crtc, bool blanked)
66 struct drm_device *dev = nv_crtc->base.dev;
67 struct drm_nouveau_private *dev_priv = dev->dev_private;
68 struct nouveau_channel *evo = dev_priv->evo;
69 int index = nv_crtc->index, ret;
71 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
72 NV_DEBUG_KMS(dev, "%s\n", blanked ? "blanked" : "unblanked");
75 nv_crtc->cursor.hide(nv_crtc, false);
77 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 7 : 5);
79 NV_ERROR(dev, "no space while blanking crtc\n");
82 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
83 OUT_RING(evo, NV50_EVO_CRTC_CLUT_MODE_BLANK);
85 if (dev_priv->chipset != 0x50) {
86 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
87 OUT_RING(evo, NV84_EVO_CRTC_CLUT_DMA_HANDLE_NONE);
90 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
91 OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
93 if (nv_crtc->cursor.visible)
94 nv_crtc->cursor.show(nv_crtc, false);
96 nv_crtc->cursor.hide(nv_crtc, false);
98 ret = RING_SPACE(evo, dev_priv->chipset != 0x50 ? 10 : 8);
100 NV_ERROR(dev, "no space while unblanking crtc\n");
103 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, CLUT_MODE), 2);
104 OUT_RING(evo, nv_crtc->lut.depth == 8 ?
105 NV50_EVO_CRTC_CLUT_MODE_OFF :
106 NV50_EVO_CRTC_CLUT_MODE_ON);
107 OUT_RING(evo, (nv_crtc->lut.nvbo->bo.mem.mm_node->start <<
109 if (dev_priv->chipset != 0x50) {
110 BEGIN_RING(evo, 0, NV84_EVO_CRTC(index, CLUT_DMA), 1);
111 OUT_RING(evo, NvEvoVRAM);
114 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_OFFSET), 2);
115 OUT_RING(evo, nv_crtc->fb.offset >> 8);
117 BEGIN_RING(evo, 0, NV50_EVO_CRTC(index, FB_DMA), 1);
118 if (dev_priv->chipset != 0x50)
119 if (nv_crtc->fb.tile_flags == 0x7a00)
120 OUT_RING(evo, NvEvoFB32);
122 if (nv_crtc->fb.tile_flags == 0x7000)
123 OUT_RING(evo, NvEvoFB16);
125 OUT_RING(evo, NvEvoVRAM);
127 OUT_RING(evo, NvEvoVRAM);
130 nv_crtc->fb.blanked = blanked;
135 nv50_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool on, bool update)
137 struct drm_device *dev = nv_crtc->base.dev;
138 struct drm_nouveau_private *dev_priv = dev->dev_private;
139 struct nouveau_channel *evo = dev_priv->evo;
142 NV_DEBUG_KMS(dev, "\n");
144 ret = RING_SPACE(evo, 2 + (update ? 2 : 0));
146 NV_ERROR(dev, "no space while setting dither\n");
150 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DITHER_CTRL), 1);
152 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_ON);
154 OUT_RING(evo, NV50_EVO_CRTC_DITHER_CTRL_OFF);
157 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
165 struct nouveau_connector *
166 nouveau_crtc_connector_get(struct nouveau_crtc *nv_crtc)
168 struct drm_device *dev = nv_crtc->base.dev;
169 struct drm_connector *connector;
170 struct drm_crtc *crtc = to_drm_crtc(nv_crtc);
172 /* The safest approach is to find an encoder with the right crtc, that
173 * is also linked to a connector. */
174 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
175 if (connector->encoder)
176 if (connector->encoder->crtc == crtc)
177 return nouveau_connector(connector);
184 nv50_crtc_set_scale(struct nouveau_crtc *nv_crtc, int scaling_mode, bool update)
186 struct nouveau_connector *nv_connector =
187 nouveau_crtc_connector_get(nv_crtc);
188 struct drm_device *dev = nv_crtc->base.dev;
189 struct drm_nouveau_private *dev_priv = dev->dev_private;
190 struct nouveau_channel *evo = dev_priv->evo;
191 struct drm_display_mode *native_mode = NULL;
192 struct drm_display_mode *mode = &nv_crtc->base.mode;
193 uint32_t outX, outY, horiz, vert;
196 NV_DEBUG_KMS(dev, "\n");
198 switch (scaling_mode) {
199 case DRM_MODE_SCALE_NONE:
202 if (!nv_connector || !nv_connector->native_mode) {
203 NV_ERROR(dev, "No native mode, forcing panel scaling\n");
204 scaling_mode = DRM_MODE_SCALE_NONE;
206 native_mode = nv_connector->native_mode;
211 switch (scaling_mode) {
212 case DRM_MODE_SCALE_ASPECT:
213 horiz = (native_mode->hdisplay << 19) / mode->hdisplay;
214 vert = (native_mode->vdisplay << 19) / mode->vdisplay;
217 outX = (mode->hdisplay * horiz) >> 19;
218 outY = (mode->vdisplay * horiz) >> 19;
220 outX = (mode->hdisplay * vert) >> 19;
221 outY = (mode->vdisplay * vert) >> 19;
224 case DRM_MODE_SCALE_FULLSCREEN:
225 outX = native_mode->hdisplay;
226 outY = native_mode->vdisplay;
228 case DRM_MODE_SCALE_CENTER:
229 case DRM_MODE_SCALE_NONE:
231 outX = mode->hdisplay;
232 outY = mode->vdisplay;
236 ret = RING_SPACE(evo, update ? 7 : 5);
240 /* Got a better name for SCALER_ACTIVE? */
241 /* One day i've got to really figure out why this is needed. */
242 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CTRL), 1);
243 if ((mode->flags & DRM_MODE_FLAG_DBLSCAN) ||
244 (mode->flags & DRM_MODE_FLAG_INTERLACE) ||
245 mode->hdisplay != outX || mode->vdisplay != outY) {
246 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_ACTIVE);
248 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CTRL_INACTIVE);
251 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_RES1), 2);
252 OUT_RING(evo, outY << 16 | outX);
253 OUT_RING(evo, outY << 16 | outX);
256 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
265 nv50_crtc_set_clock(struct drm_device *dev, int head, int pclk)
267 uint32_t reg = NV50_PDISPLAY_CRTC_CLK_CTRL1(head);
270 int ret, N1, M1, N2, M2, P;
272 ret = get_pll_limits(dev, reg, &pll);
276 if (pll.vco2.maxfreq) {
277 ret = nv50_calc_pll(dev, &pll, pclk, &N1, &M1, &N2, &M2, &P);
281 NV_DEBUG(dev, "pclk %d out %d NM1 %d %d NM2 %d %d P %d\n",
282 pclk, ret, N1, M1, N2, M2, P);
284 reg1 = nv_rd32(dev, reg + 4) & 0xff00ff00;
285 reg2 = nv_rd32(dev, reg + 8) & 0x8000ff00;
286 nv_wr32(dev, reg, 0x10000611);
287 nv_wr32(dev, reg + 4, reg1 | (M1 << 16) | N1);
288 nv_wr32(dev, reg + 8, reg2 | (P << 28) | (M2 << 16) | N2);
290 ret = nv50_calc_pll2(dev, &pll, pclk, &N1, &N2, &M1, &P);
294 NV_DEBUG(dev, "pclk %d out %d N %d fN 0x%04x M %d P %d\n",
295 pclk, ret, N1, N2, M1, P);
297 reg1 = nv_rd32(dev, reg + 4) & 0xffc00000;
298 nv_wr32(dev, reg, 0x50000610);
299 nv_wr32(dev, reg + 4, reg1 | (P << 16) | (M1 << 8) | N1);
300 nv_wr32(dev, reg + 8, N2);
307 nv50_crtc_destroy(struct drm_crtc *crtc)
309 struct drm_device *dev;
310 struct nouveau_crtc *nv_crtc;
316 nv_crtc = nouveau_crtc(crtc);
318 NV_DEBUG_KMS(dev, "\n");
320 drm_crtc_cleanup(&nv_crtc->base);
322 nv50_cursor_fini(nv_crtc);
324 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
325 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
326 kfree(nv_crtc->mode);
331 nv50_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
332 uint32_t buffer_handle, uint32_t width, uint32_t height)
334 struct drm_device *dev = crtc->dev;
335 struct drm_nouveau_private *dev_priv = dev->dev_private;
336 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
337 struct nouveau_bo *cursor = NULL;
338 struct drm_gem_object *gem;
341 if (width != 64 || height != 64)
344 if (!buffer_handle) {
345 nv_crtc->cursor.hide(nv_crtc, true);
349 gem = drm_gem_object_lookup(dev, file_priv, buffer_handle);
352 cursor = nouveau_gem_object(gem);
354 ret = nouveau_bo_map(cursor);
358 /* The simple will do for now. */
359 for (i = 0; i < 64 * 64; i++)
360 nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, nouveau_bo_rd32(cursor, i));
362 nouveau_bo_unmap(cursor);
364 nv_crtc->cursor.set_offset(nv_crtc, nv_crtc->cursor.nvbo->bo.offset -
365 dev_priv->vm_vram_base);
366 nv_crtc->cursor.show(nv_crtc, true);
369 drm_gem_object_unreference_unlocked(gem);
374 nv50_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
376 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
378 nv_crtc->cursor.set_pos(nv_crtc, x, y);
383 nv50_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
386 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
392 for (i = 0; i < 256; i++) {
393 nv_crtc->lut.r[i] = r[i];
394 nv_crtc->lut.g[i] = g[i];
395 nv_crtc->lut.b[i] = b[i];
398 /* We need to know the depth before we upload, but it's possible to
399 * get called before a framebuffer is bound. If this is the case,
400 * mark the lut values as dirty by setting depth==0, and it'll be
401 * uploaded on the first mode_set_base()
403 if (!nv_crtc->base.fb) {
404 nv_crtc->lut.depth = 0;
408 nv50_crtc_lut_load(crtc);
412 nv50_crtc_save(struct drm_crtc *crtc)
414 NV_ERROR(crtc->dev, "!!\n");
418 nv50_crtc_restore(struct drm_crtc *crtc)
420 NV_ERROR(crtc->dev, "!!\n");
423 static const struct drm_crtc_funcs nv50_crtc_funcs = {
424 .save = nv50_crtc_save,
425 .restore = nv50_crtc_restore,
426 .cursor_set = nv50_crtc_cursor_set,
427 .cursor_move = nv50_crtc_cursor_move,
428 .gamma_set = nv50_crtc_gamma_set,
429 .set_config = drm_crtc_helper_set_config,
430 .destroy = nv50_crtc_destroy,
434 nv50_crtc_dpms(struct drm_crtc *crtc, int mode)
439 nv50_crtc_prepare(struct drm_crtc *crtc)
441 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
442 struct drm_device *dev = crtc->dev;
443 struct drm_encoder *encoder;
444 uint32_t dac = 0, sor = 0;
446 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
448 /* Disconnect all unused encoders. */
449 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
450 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
452 if (!drm_helper_encoder_in_use(encoder))
455 if (nv_encoder->dcb->type == OUTPUT_ANALOG ||
456 nv_encoder->dcb->type == OUTPUT_TV)
457 dac |= (1 << nv_encoder->or);
459 sor |= (1 << nv_encoder->or);
462 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
463 struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
465 if (nv_encoder->dcb->type == OUTPUT_ANALOG ||
466 nv_encoder->dcb->type == OUTPUT_TV) {
467 if (dac & (1 << nv_encoder->or))
470 if (sor & (1 << nv_encoder->or))
474 nv_encoder->disconnect(nv_encoder);
477 nv50_crtc_blank(nv_crtc, true);
481 nv50_crtc_commit(struct drm_crtc *crtc)
483 struct drm_crtc *crtc2;
484 struct drm_device *dev = crtc->dev;
485 struct drm_nouveau_private *dev_priv = dev->dev_private;
486 struct nouveau_channel *evo = dev_priv->evo;
487 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
490 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
492 nv50_crtc_blank(nv_crtc, false);
494 /* Explicitly blank all unused crtc's. */
495 list_for_each_entry(crtc2, &dev->mode_config.crtc_list, head) {
496 if (!drm_helper_crtc_in_use(crtc2))
497 nv50_crtc_blank(nouveau_crtc(crtc2), true);
500 ret = RING_SPACE(evo, 2);
502 NV_ERROR(dev, "no space while committing crtc\n");
505 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
511 nv50_crtc_mode_fixup(struct drm_crtc *crtc, struct drm_display_mode *mode,
512 struct drm_display_mode *adjusted_mode)
518 nv50_crtc_do_mode_set_base(struct drm_crtc *crtc, int x, int y,
519 struct drm_framebuffer *old_fb, bool update)
521 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
522 struct drm_device *dev = nv_crtc->base.dev;
523 struct drm_nouveau_private *dev_priv = dev->dev_private;
524 struct nouveau_channel *evo = dev_priv->evo;
525 struct drm_framebuffer *drm_fb = nv_crtc->base.fb;
526 struct nouveau_framebuffer *fb = nouveau_framebuffer(drm_fb);
529 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
531 switch (drm_fb->depth) {
533 format = NV50_EVO_CRTC_FB_DEPTH_8;
536 format = NV50_EVO_CRTC_FB_DEPTH_15;
539 format = NV50_EVO_CRTC_FB_DEPTH_16;
543 format = NV50_EVO_CRTC_FB_DEPTH_24;
546 format = NV50_EVO_CRTC_FB_DEPTH_30;
549 NV_ERROR(dev, "unknown depth %d\n", drm_fb->depth);
553 ret = nouveau_bo_pin(fb->nvbo, TTM_PL_FLAG_VRAM);
558 struct nouveau_framebuffer *ofb = nouveau_framebuffer(old_fb);
559 nouveau_bo_unpin(ofb->nvbo);
562 nv_crtc->fb.offset = fb->nvbo->bo.offset - dev_priv->vm_vram_base;
563 nv_crtc->fb.tile_flags = fb->nvbo->tile_flags;
564 nv_crtc->fb.cpp = drm_fb->bits_per_pixel / 8;
565 if (!nv_crtc->fb.blanked && dev_priv->chipset != 0x50) {
566 ret = RING_SPACE(evo, 2);
570 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_DMA), 1);
571 if (nv_crtc->fb.tile_flags == 0x7a00)
572 OUT_RING(evo, NvEvoFB32);
574 if (nv_crtc->fb.tile_flags == 0x7000)
575 OUT_RING(evo, NvEvoFB16);
577 OUT_RING(evo, NvEvoVRAM);
580 ret = RING_SPACE(evo, 12);
584 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_OFFSET), 5);
585 OUT_RING(evo, nv_crtc->fb.offset >> 8);
587 OUT_RING(evo, (drm_fb->height << 16) | drm_fb->width);
588 if (!nv_crtc->fb.tile_flags) {
589 OUT_RING(evo, drm_fb->pitch | (1 << 20));
591 OUT_RING(evo, ((drm_fb->pitch / 4) << 4) |
592 fb->nvbo->tile_mode);
594 if (dev_priv->chipset == 0x50)
595 OUT_RING(evo, (fb->nvbo->tile_flags << 8) | format);
597 OUT_RING(evo, format);
599 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLUT_MODE), 1);
600 OUT_RING(evo, fb->base.depth == 8 ?
601 NV50_EVO_CRTC_CLUT_MODE_OFF : NV50_EVO_CRTC_CLUT_MODE_ON);
603 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, COLOR_CTRL), 1);
604 OUT_RING(evo, NV50_EVO_CRTC_COLOR_CTRL_COLOR);
605 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, FB_POS), 1);
606 OUT_RING(evo, (y << 16) | x);
608 if (nv_crtc->lut.depth != fb->base.depth) {
609 nv_crtc->lut.depth = fb->base.depth;
610 nv50_crtc_lut_load(crtc);
614 ret = RING_SPACE(evo, 2);
617 BEGIN_RING(evo, 0, NV50_EVO_UPDATE, 1);
626 nv50_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *mode,
627 struct drm_display_mode *adjusted_mode, int x, int y,
628 struct drm_framebuffer *old_fb)
630 struct drm_device *dev = crtc->dev;
631 struct drm_nouveau_private *dev_priv = dev->dev_private;
632 struct nouveau_channel *evo = dev_priv->evo;
633 struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
634 struct nouveau_connector *nv_connector = NULL;
635 uint32_t hsync_dur, vsync_dur, hsync_start_to_end, vsync_start_to_end;
636 uint32_t hunk1, vunk1, vunk2a, vunk2b;
639 /* Find the connector attached to this CRTC */
640 nv_connector = nouveau_crtc_connector_get(nv_crtc);
642 *nv_crtc->mode = *adjusted_mode;
644 NV_DEBUG_KMS(dev, "index %d\n", nv_crtc->index);
646 hsync_dur = adjusted_mode->hsync_end - adjusted_mode->hsync_start;
647 vsync_dur = adjusted_mode->vsync_end - adjusted_mode->vsync_start;
648 hsync_start_to_end = adjusted_mode->htotal - adjusted_mode->hsync_start;
649 vsync_start_to_end = adjusted_mode->vtotal - adjusted_mode->vsync_start;
650 /* I can't give this a proper name, anyone else can? */
651 hunk1 = adjusted_mode->htotal -
652 adjusted_mode->hsync_start + adjusted_mode->hdisplay;
653 vunk1 = adjusted_mode->vtotal -
654 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
655 /* Another strange value, this time only for interlaced adjusted_modes. */
656 vunk2a = 2 * adjusted_mode->vtotal -
657 adjusted_mode->vsync_start + adjusted_mode->vdisplay;
658 vunk2b = adjusted_mode->vtotal -
659 adjusted_mode->vsync_start + adjusted_mode->vtotal;
661 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
663 vsync_start_to_end /= 2;
668 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN) {
669 vsync_start_to_end -= 1;
676 ret = RING_SPACE(evo, 17);
680 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, CLOCK), 2);
681 OUT_RING(evo, adjusted_mode->clock | 0x800000);
682 OUT_RING(evo, (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 0);
684 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, DISPLAY_START), 5);
686 OUT_RING(evo, (adjusted_mode->vtotal << 16) | adjusted_mode->htotal);
687 OUT_RING(evo, (vsync_dur - 1) << 16 | (hsync_dur - 1));
688 OUT_RING(evo, (vsync_start_to_end - 1) << 16 |
689 (hsync_start_to_end - 1));
690 OUT_RING(evo, (vunk1 - 1) << 16 | (hunk1 - 1));
692 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
693 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK0824), 1);
694 OUT_RING(evo, (vunk2b - 1) << 16 | (vunk2a - 1));
700 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, UNK082C), 1);
703 /* This is the actual resolution of the mode. */
704 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, REAL_RES), 1);
705 OUT_RING(evo, (mode->vdisplay << 16) | mode->hdisplay);
706 BEGIN_RING(evo, 0, NV50_EVO_CRTC(nv_crtc->index, SCALE_CENTER_OFFSET), 1);
707 OUT_RING(evo, NV50_EVO_CRTC_SCALE_CENTER_OFFSET_VAL(0, 0));
709 nv_crtc->set_dither(nv_crtc, nv_connector->use_dithering, false);
710 nv_crtc->set_scale(nv_crtc, nv_connector->scaling_mode, false);
712 return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, false);
716 nv50_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
717 struct drm_framebuffer *old_fb)
719 return nv50_crtc_do_mode_set_base(crtc, x, y, old_fb, true);
722 static const struct drm_crtc_helper_funcs nv50_crtc_helper_funcs = {
723 .dpms = nv50_crtc_dpms,
724 .prepare = nv50_crtc_prepare,
725 .commit = nv50_crtc_commit,
726 .mode_fixup = nv50_crtc_mode_fixup,
727 .mode_set = nv50_crtc_mode_set,
728 .mode_set_base = nv50_crtc_mode_set_base,
729 .load_lut = nv50_crtc_lut_load,
733 nv50_crtc_create(struct drm_device *dev, int index)
735 struct nouveau_crtc *nv_crtc = NULL;
738 NV_DEBUG_KMS(dev, "\n");
740 nv_crtc = kzalloc(sizeof(*nv_crtc), GFP_KERNEL);
744 nv_crtc->mode = kzalloc(sizeof(*nv_crtc->mode), GFP_KERNEL);
745 if (!nv_crtc->mode) {
750 /* Default CLUT parameters, will be activated on the hw upon
753 for (i = 0; i < 256; i++) {
754 nv_crtc->lut.r[i] = i << 8;
755 nv_crtc->lut.g[i] = i << 8;
756 nv_crtc->lut.b[i] = i << 8;
758 nv_crtc->lut.depth = 0;
760 ret = nouveau_bo_new(dev, NULL, 4096, 0x100, TTM_PL_FLAG_VRAM,
761 0, 0x0000, false, true, &nv_crtc->lut.nvbo);
763 ret = nouveau_bo_pin(nv_crtc->lut.nvbo, TTM_PL_FLAG_VRAM);
765 ret = nouveau_bo_map(nv_crtc->lut.nvbo);
767 nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
771 kfree(nv_crtc->mode);
776 nv_crtc->index = index;
778 /* set function pointers */
779 nv_crtc->set_dither = nv50_crtc_set_dither;
780 nv_crtc->set_scale = nv50_crtc_set_scale;
782 drm_crtc_init(dev, &nv_crtc->base, &nv50_crtc_funcs);
783 drm_crtc_helper_add(&nv_crtc->base, &nv50_crtc_helper_funcs);
784 drm_mode_crtc_set_gamma_size(&nv_crtc->base, 256);
786 ret = nouveau_bo_new(dev, NULL, 64*64*4, 0x100, TTM_PL_FLAG_VRAM,
787 0, 0x0000, false, true, &nv_crtc->cursor.nvbo);
789 ret = nouveau_bo_pin(nv_crtc->cursor.nvbo, TTM_PL_FLAG_VRAM);
791 ret = nouveau_bo_map(nv_crtc->cursor.nvbo);
793 nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
796 nv50_cursor_init(nv_crtc);