2 * Copyright 2010 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
27 #define EVERGREEN_MAX_SH_GPRS 256
28 #define EVERGREEN_MAX_TEMP_GPRS 16
29 #define EVERGREEN_MAX_SH_THREADS 256
30 #define EVERGREEN_MAX_SH_STACK_ENTRIES 4096
31 #define EVERGREEN_MAX_FRC_EOV_CNT 16384
32 #define EVERGREEN_MAX_BACKENDS 8
33 #define EVERGREEN_MAX_BACKENDS_MASK 0xFF
34 #define EVERGREEN_MAX_SIMDS 16
35 #define EVERGREEN_MAX_SIMDS_MASK 0xFFFF
36 #define EVERGREEN_MAX_PIPES 8
37 #define EVERGREEN_MAX_PIPES_MASK 0xFF
38 #define EVERGREEN_MAX_LDS_NUM 0xFFFF
42 #define RCU_IND_INDEX 0x100
43 #define RCU_IND_DATA 0x104
45 #define GRBM_GFX_INDEX 0x802C
46 #define INSTANCE_INDEX(x) ((x) << 0)
47 #define SE_INDEX(x) ((x) << 16)
48 #define INSTANCE_BROADCAST_WRITES (1 << 30)
49 #define SE_BROADCAST_WRITES (1 << 31)
50 #define RLC_GFX_INDEX 0x3fC4
51 #define CC_GC_SHADER_PIPE_CONFIG 0x8950
52 #define WRITE_DIS (1 << 0)
53 #define CC_RB_BACKEND_DISABLE 0x98F4
54 #define BACKEND_DISABLE(x) ((x) << 16)
55 #define GB_ADDR_CONFIG 0x98F8
56 #define NUM_PIPES(x) ((x) << 0)
57 #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
58 #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
59 #define NUM_SHADER_ENGINES(x) ((x) << 12)
60 #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
61 #define NUM_GPUS(x) ((x) << 20)
62 #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
63 #define ROW_SIZE(x) ((x) << 28)
64 #define GB_BACKEND_MAP 0x98FC
65 #define DMIF_ADDR_CONFIG 0xBD4
66 #define HDP_ADDR_CONFIG 0x2F48
68 #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
69 #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
71 #define CGTS_SYS_TCC_DISABLE 0x3F90
72 #define CGTS_TCC_DISABLE 0x9148
73 #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
74 #define CGTS_USER_TCC_DISABLE 0x914C
76 #define CONFIG_MEMSIZE 0x5428
78 #define CP_ME_CNTL 0x86D8
79 #define CP_ME_HALT (1 << 28)
80 #define CP_PFP_HALT (1 << 26)
81 #define CP_ME_RAM_DATA 0xC160
82 #define CP_ME_RAM_RADDR 0xC158
83 #define CP_ME_RAM_WADDR 0xC15C
84 #define CP_MEQ_THRESHOLDS 0x8764
85 #define STQ_SPLIT(x) ((x) << 0)
86 #define CP_PERFMON_CNTL 0x87FC
87 #define CP_PFP_UCODE_ADDR 0xC150
88 #define CP_PFP_UCODE_DATA 0xC154
89 #define CP_QUEUE_THRESHOLDS 0x8760
90 #define ROQ_IB1_START(x) ((x) << 0)
91 #define ROQ_IB2_START(x) ((x) << 8)
92 #define CP_RB_BASE 0xC100
93 #define CP_RB_CNTL 0xC104
94 #define RB_BUFSZ(x) ((x) << 0)
95 #define RB_BLKSZ(x) ((x) << 8)
96 #define RB_NO_UPDATE (1 << 27)
97 #define RB_RPTR_WR_ENA (1 << 31)
98 #define BUF_SWAP_32BIT (2 << 16)
99 #define CP_RB_RPTR 0x8700
100 #define CP_RB_RPTR_ADDR 0xC10C
101 #define CP_RB_RPTR_ADDR_HI 0xC110
102 #define CP_RB_RPTR_WR 0xC108
103 #define CP_RB_WPTR 0xC114
104 #define CP_RB_WPTR_ADDR 0xC118
105 #define CP_RB_WPTR_ADDR_HI 0xC11C
106 #define CP_RB_WPTR_DELAY 0x8704
107 #define CP_SEM_WAIT_TIMER 0x85BC
108 #define CP_DEBUG 0xC1FC
111 #define GC_USER_SHADER_PIPE_CONFIG 0x8954
112 #define INACTIVE_QD_PIPES(x) ((x) << 8)
113 #define INACTIVE_QD_PIPES_MASK 0x0000FF00
114 #define INACTIVE_SIMDS(x) ((x) << 16)
115 #define INACTIVE_SIMDS_MASK 0x00FF0000
117 #define GRBM_CNTL 0x8000
118 #define GRBM_READ_TIMEOUT(x) ((x) << 0)
119 #define GRBM_SOFT_RESET 0x8020
120 #define SOFT_RESET_CP (1 << 0)
121 #define SOFT_RESET_CB (1 << 1)
122 #define SOFT_RESET_DB (1 << 3)
123 #define SOFT_RESET_PA (1 << 5)
124 #define SOFT_RESET_SC (1 << 6)
125 #define SOFT_RESET_SPI (1 << 8)
126 #define SOFT_RESET_SH (1 << 9)
127 #define SOFT_RESET_SX (1 << 10)
128 #define SOFT_RESET_TC (1 << 11)
129 #define SOFT_RESET_TA (1 << 12)
130 #define SOFT_RESET_VC (1 << 13)
131 #define SOFT_RESET_VGT (1 << 14)
133 #define GRBM_STATUS 0x8010
134 #define CMDFIFO_AVAIL_MASK 0x0000000F
135 #define SRBM_RQ_PENDING (1 << 5)
136 #define CF_RQ_PENDING (1 << 7)
137 #define PF_RQ_PENDING (1 << 8)
138 #define GRBM_EE_BUSY (1 << 10)
139 #define SX_CLEAN (1 << 11)
140 #define DB_CLEAN (1 << 12)
141 #define CB_CLEAN (1 << 13)
142 #define TA_BUSY (1 << 14)
143 #define VGT_BUSY_NO_DMA (1 << 16)
144 #define VGT_BUSY (1 << 17)
145 #define SX_BUSY (1 << 20)
146 #define SH_BUSY (1 << 21)
147 #define SPI_BUSY (1 << 22)
148 #define SC_BUSY (1 << 24)
149 #define PA_BUSY (1 << 25)
150 #define DB_BUSY (1 << 26)
151 #define CP_COHERENCY_BUSY (1 << 28)
152 #define CP_BUSY (1 << 29)
153 #define CB_BUSY (1 << 30)
154 #define GUI_ACTIVE (1 << 31)
155 #define GRBM_STATUS_SE0 0x8014
156 #define GRBM_STATUS_SE1 0x8018
157 #define SE_SX_CLEAN (1 << 0)
158 #define SE_DB_CLEAN (1 << 1)
159 #define SE_CB_CLEAN (1 << 2)
160 #define SE_TA_BUSY (1 << 25)
161 #define SE_SX_BUSY (1 << 26)
162 #define SE_SPI_BUSY (1 << 27)
163 #define SE_SH_BUSY (1 << 28)
164 #define SE_SC_BUSY (1 << 29)
165 #define SE_DB_BUSY (1 << 30)
166 #define SE_CB_BUSY (1 << 31)
168 #define CG_MULT_THERMAL_STATUS 0x740
169 #define ASIC_T(x) ((x) << 16)
170 #define ASIC_T_MASK 0x7FF0000
171 #define ASIC_T_SHIFT 16
173 #define HDP_HOST_PATH_CNTL 0x2C00
174 #define HDP_NONSURFACE_BASE 0x2C04
175 #define HDP_NONSURFACE_INFO 0x2C08
176 #define HDP_NONSURFACE_SIZE 0x2C0C
177 #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
178 #define HDP_TILING_CONFIG 0x2F3C
180 #define MC_SHARED_CHMAP 0x2004
181 #define NOOFCHAN_SHIFT 12
182 #define NOOFCHAN_MASK 0x00003000
184 #define MC_ARB_RAMCFG 0x2760
185 #define NOOFBANK_SHIFT 0
186 #define NOOFBANK_MASK 0x00000003
187 #define NOOFRANK_SHIFT 2
188 #define NOOFRANK_MASK 0x00000004
189 #define NOOFROWS_SHIFT 3
190 #define NOOFROWS_MASK 0x00000038
191 #define NOOFCOLS_SHIFT 6
192 #define NOOFCOLS_MASK 0x000000C0
193 #define CHANSIZE_SHIFT 8
194 #define CHANSIZE_MASK 0x00000100
195 #define BURSTLENGTH_SHIFT 9
196 #define BURSTLENGTH_MASK 0x00000200
197 #define CHANSIZE_OVERRIDE (1 << 11)
198 #define MC_VM_AGP_TOP 0x2028
199 #define MC_VM_AGP_BOT 0x202C
200 #define MC_VM_AGP_BASE 0x2030
201 #define MC_VM_FB_LOCATION 0x2024
202 #define MC_VM_MB_L1_TLB0_CNTL 0x2234
203 #define MC_VM_MB_L1_TLB1_CNTL 0x2238
204 #define MC_VM_MB_L1_TLB2_CNTL 0x223C
205 #define MC_VM_MB_L1_TLB3_CNTL 0x2240
206 #define ENABLE_L1_TLB (1 << 0)
207 #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
208 #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
209 #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
210 #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
211 #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
212 #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
213 #define EFFECTIVE_L1_TLB_SIZE(x) ((x)<<15)
214 #define EFFECTIVE_L1_QUEUE_SIZE(x) ((x)<<18)
215 #define MC_VM_MD_L1_TLB0_CNTL 0x2654
216 #define MC_VM_MD_L1_TLB1_CNTL 0x2658
217 #define MC_VM_MD_L1_TLB2_CNTL 0x265C
218 #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
219 #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
220 #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
222 #define PA_CL_ENHANCE 0x8A14
223 #define CLIP_VTX_REORDER_ENA (1 << 0)
224 #define NUM_CLIP_SEQ(x) ((x) << 1)
225 #define PA_SC_AA_CONFIG 0x28C04
226 #define MSAA_NUM_SAMPLES_SHIFT 0
227 #define MSAA_NUM_SAMPLES_MASK 0x3
228 #define PA_SC_CLIPRECT_RULE 0x2820C
229 #define PA_SC_EDGERULE 0x28230
230 #define PA_SC_FIFO_SIZE 0x8BCC
231 #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
232 #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
233 #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
234 #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
235 #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
236 #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
237 #define PA_SC_LINE_STIPPLE 0x28A0C
238 #define PA_SC_LINE_STIPPLE_STATE 0x8B10
240 #define SCRATCH_REG0 0x8500
241 #define SCRATCH_REG1 0x8504
242 #define SCRATCH_REG2 0x8508
243 #define SCRATCH_REG3 0x850C
244 #define SCRATCH_REG4 0x8510
245 #define SCRATCH_REG5 0x8514
246 #define SCRATCH_REG6 0x8518
247 #define SCRATCH_REG7 0x851C
248 #define SCRATCH_UMSK 0x8540
249 #define SCRATCH_ADDR 0x8544
251 #define SMX_DC_CTL0 0xA020
252 #define USE_HASH_FUNCTION (1 << 0)
253 #define NUMBER_OF_SETS(x) ((x) << 1)
254 #define FLUSH_ALL_ON_EVENT (1 << 10)
255 #define STALL_ON_EVENT (1 << 11)
256 #define SMX_EVENT_CTL 0xA02C
257 #define ES_FLUSH_CTL(x) ((x) << 0)
258 #define GS_FLUSH_CTL(x) ((x) << 3)
259 #define ACK_FLUSH_CTL(x) ((x) << 6)
260 #define SYNC_FLUSH_CTL (1 << 8)
262 #define SPI_CONFIG_CNTL 0x9100
263 #define GPR_WRITE_PRIORITY(x) ((x) << 0)
264 #define SPI_CONFIG_CNTL_1 0x913C
265 #define VTX_DONE_DELAY(x) ((x) << 0)
266 #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
267 #define SPI_INPUT_Z 0x286D8
268 #define SPI_PS_IN_CONTROL_0 0x286CC
269 #define NUM_INTERP(x) ((x)<<0)
270 #define POSITION_ENA (1<<8)
271 #define POSITION_CENTROID (1<<9)
272 #define POSITION_ADDR(x) ((x)<<10)
273 #define PARAM_GEN(x) ((x)<<15)
274 #define PARAM_GEN_ADDR(x) ((x)<<19)
275 #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
276 #define PERSP_GRADIENT_ENA (1<<28)
277 #define LINEAR_GRADIENT_ENA (1<<29)
278 #define POSITION_SAMPLE (1<<30)
279 #define BARYC_AT_SAMPLE_ENA (1<<31)
281 #define SQ_CONFIG 0x8C00
282 #define VC_ENABLE (1 << 0)
283 #define EXPORT_SRC_C (1 << 1)
284 #define CS_PRIO(x) ((x) << 18)
285 #define LS_PRIO(x) ((x) << 20)
286 #define HS_PRIO(x) ((x) << 22)
287 #define PS_PRIO(x) ((x) << 24)
288 #define VS_PRIO(x) ((x) << 26)
289 #define GS_PRIO(x) ((x) << 28)
290 #define ES_PRIO(x) ((x) << 30)
291 #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
292 #define NUM_PS_GPRS(x) ((x) << 0)
293 #define NUM_VS_GPRS(x) ((x) << 16)
294 #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
295 #define SQ_GPR_RESOURCE_MGMT_2 0x8C08
296 #define NUM_GS_GPRS(x) ((x) << 0)
297 #define NUM_ES_GPRS(x) ((x) << 16)
298 #define SQ_GPR_RESOURCE_MGMT_3 0x8C0C
299 #define NUM_HS_GPRS(x) ((x) << 0)
300 #define NUM_LS_GPRS(x) ((x) << 16)
301 #define SQ_THREAD_RESOURCE_MGMT 0x8C18
302 #define NUM_PS_THREADS(x) ((x) << 0)
303 #define NUM_VS_THREADS(x) ((x) << 8)
304 #define NUM_GS_THREADS(x) ((x) << 16)
305 #define NUM_ES_THREADS(x) ((x) << 24)
306 #define SQ_THREAD_RESOURCE_MGMT_2 0x8C1C
307 #define NUM_HS_THREADS(x) ((x) << 0)
308 #define NUM_LS_THREADS(x) ((x) << 8)
309 #define SQ_STACK_RESOURCE_MGMT_1 0x8C20
310 #define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
311 #define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
312 #define SQ_STACK_RESOURCE_MGMT_2 0x8C24
313 #define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
314 #define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
315 #define SQ_STACK_RESOURCE_MGMT_3 0x8C28
316 #define NUM_HS_STACK_ENTRIES(x) ((x) << 0)
317 #define NUM_LS_STACK_ENTRIES(x) ((x) << 16)
318 #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
319 #define SQ_LDS_RESOURCE_MGMT 0x8E2C
321 #define SQ_MS_FIFO_SIZES 0x8CF0
322 #define CACHE_FIFO_SIZE(x) ((x) << 0)
323 #define FETCH_FIFO_HIWATER(x) ((x) << 8)
324 #define DONE_FIFO_HIWATER(x) ((x) << 16)
325 #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
327 #define SX_DEBUG_1 0x9058
328 #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
329 #define SX_EXPORT_BUFFER_SIZES 0x900C
330 #define COLOR_BUFFER_SIZE(x) ((x) << 0)
331 #define POSITION_BUFFER_SIZE(x) ((x) << 8)
332 #define SMX_BUFFER_SIZE(x) ((x) << 16)
333 #define SX_MISC 0x28350
335 #define CB_PERF_CTR0_SEL_0 0x9A20
336 #define CB_PERF_CTR0_SEL_1 0x9A24
337 #define CB_PERF_CTR1_SEL_0 0x9A28
338 #define CB_PERF_CTR1_SEL_1 0x9A2C
339 #define CB_PERF_CTR2_SEL_0 0x9A30
340 #define CB_PERF_CTR2_SEL_1 0x9A34
341 #define CB_PERF_CTR3_SEL_0 0x9A38
342 #define CB_PERF_CTR3_SEL_1 0x9A3C
344 #define TA_CNTL_AUX 0x9508
345 #define DISABLE_CUBE_WRAP (1 << 0)
346 #define DISABLE_CUBE_ANISO (1 << 1)
347 #define SYNC_GRADIENT (1 << 24)
348 #define SYNC_WALKER (1 << 25)
349 #define SYNC_ALIGNER (1 << 26)
351 #define VGT_CACHE_INVALIDATION 0x88C4
352 #define CACHE_INVALIDATION(x) ((x) << 0)
356 #define AUTO_INVLD_EN(x) ((x) << 6)
360 #define ES_AND_GS_AUTO 3
361 #define VGT_GS_VERTEX_REUSE 0x88D4
362 #define VGT_NUM_INSTANCES 0x8974
363 #define VGT_OUT_DEALLOC_CNTL 0x28C5C
364 #define DEALLOC_DIST_MASK 0x0000007F
365 #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
366 #define VTX_REUSE_DEPTH_MASK 0x000000FF
368 #define VM_CONTEXT0_CNTL 0x1410
369 #define ENABLE_CONTEXT (1 << 0)
370 #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
371 #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
372 #define VM_CONTEXT1_CNTL 0x1414
373 #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
374 #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
375 #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
376 #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
377 #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
378 #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
379 #define RESPONSE_TYPE_MASK 0x000000F0
380 #define RESPONSE_TYPE_SHIFT 4
381 #define VM_L2_CNTL 0x1400
382 #define ENABLE_L2_CACHE (1 << 0)
383 #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
384 #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
385 #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
386 #define VM_L2_CNTL2 0x1404
387 #define INVALIDATE_ALL_L1_TLBS (1 << 0)
388 #define INVALIDATE_L2_CACHE (1 << 1)
389 #define VM_L2_CNTL3 0x1408
390 #define BANK_SELECT(x) ((x) << 0)
391 #define CACHE_UPDATE_MODE(x) ((x) << 6)
392 #define VM_L2_STATUS 0x140C
393 #define L2_BUSY (1 << 0)
395 #define WAIT_UNTIL 0x8040
397 #define SRBM_STATUS 0x0E50
398 #define SRBM_SOFT_RESET 0x0E60
399 #define SRBM_SOFT_RESET_ALL_MASK 0x00FEEFA6
400 #define SOFT_RESET_BIF (1 << 1)
401 #define SOFT_RESET_CG (1 << 2)
402 #define SOFT_RESET_DC (1 << 5)
403 #define SOFT_RESET_GRBM (1 << 8)
404 #define SOFT_RESET_HDP (1 << 9)
405 #define SOFT_RESET_IH (1 << 10)
406 #define SOFT_RESET_MC (1 << 11)
407 #define SOFT_RESET_RLC (1 << 13)
408 #define SOFT_RESET_ROM (1 << 14)
409 #define SOFT_RESET_SEM (1 << 15)
410 #define SOFT_RESET_VMC (1 << 17)
411 #define SOFT_RESET_TST (1 << 21)
412 #define SOFT_RESET_REGBB (1 << 22)
413 #define SOFT_RESET_ORB (1 << 23)
415 /* display watermarks */
416 #define DC_LB_MEMORY_SPLIT 0x6b0c
417 #define PRIORITY_A_CNT 0x6b18
418 #define PRIORITY_MARK_MASK 0x7fff
419 #define PRIORITY_OFF (1 << 16)
420 #define PRIORITY_ALWAYS_ON (1 << 20)
421 #define PRIORITY_B_CNT 0x6b1c
422 #define PIPE0_ARBITRATION_CONTROL3 0x0bf0
423 # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
424 #define PIPE0_LATENCY_CONTROL 0x0bf4
425 # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
426 # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
428 #define IH_RB_CNTL 0x3e00
429 # define IH_RB_ENABLE (1 << 0)
430 # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
431 # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
432 # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
433 # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
434 # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
435 # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
436 #define IH_RB_BASE 0x3e04
437 #define IH_RB_RPTR 0x3e08
438 #define IH_RB_WPTR 0x3e0c
439 # define RB_OVERFLOW (1 << 0)
440 # define WPTR_OFFSET_MASK 0x3fffc
441 #define IH_RB_WPTR_ADDR_HI 0x3e10
442 #define IH_RB_WPTR_ADDR_LO 0x3e14
443 #define IH_CNTL 0x3e18
444 # define ENABLE_INTR (1 << 0)
445 # define IH_MC_SWAP(x) ((x) << 2)
446 # define IH_MC_SWAP_NONE 0
447 # define IH_MC_SWAP_16BIT 1
448 # define IH_MC_SWAP_32BIT 2
449 # define IH_MC_SWAP_64BIT 3
450 # define RPTR_REARM (1 << 4)
451 # define MC_WRREQ_CREDIT(x) ((x) << 15)
452 # define MC_WR_CLEAN_CNT(x) ((x) << 20)
454 #define CP_INT_CNTL 0xc124
455 # define CNTX_BUSY_INT_ENABLE (1 << 19)
456 # define CNTX_EMPTY_INT_ENABLE (1 << 20)
457 # define SCRATCH_INT_ENABLE (1 << 25)
458 # define TIME_STAMP_INT_ENABLE (1 << 26)
459 # define IB2_INT_ENABLE (1 << 29)
460 # define IB1_INT_ENABLE (1 << 30)
461 # define RB_INT_ENABLE (1 << 31)
462 #define CP_INT_STATUS 0xc128
463 # define SCRATCH_INT_STAT (1 << 25)
464 # define TIME_STAMP_INT_STAT (1 << 26)
465 # define IB2_INT_STAT (1 << 29)
466 # define IB1_INT_STAT (1 << 30)
467 # define RB_INT_STAT (1 << 31)
469 #define GRBM_INT_CNTL 0x8060
470 # define RDERR_INT_ENABLE (1 << 0)
471 # define GUI_IDLE_INT_ENABLE (1 << 19)
473 /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
474 #define CRTC_STATUS_FRAME_COUNT 0x6e98
476 /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
477 #define VLINE_STATUS 0x6bb8
478 # define VLINE_OCCURRED (1 << 0)
479 # define VLINE_ACK (1 << 4)
480 # define VLINE_STAT (1 << 12)
481 # define VLINE_INTERRUPT (1 << 16)
482 # define VLINE_INTERRUPT_TYPE (1 << 17)
483 /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
484 #define VBLANK_STATUS 0x6bbc
485 # define VBLANK_OCCURRED (1 << 0)
486 # define VBLANK_ACK (1 << 4)
487 # define VBLANK_STAT (1 << 12)
488 # define VBLANK_INTERRUPT (1 << 16)
489 # define VBLANK_INTERRUPT_TYPE (1 << 17)
491 /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
492 #define INT_MASK 0x6b40
493 # define VBLANK_INT_MASK (1 << 0)
494 # define VLINE_INT_MASK (1 << 4)
496 #define DISP_INTERRUPT_STATUS 0x60f4
497 # define LB_D1_VLINE_INTERRUPT (1 << 2)
498 # define LB_D1_VBLANK_INTERRUPT (1 << 3)
499 # define DC_HPD1_INTERRUPT (1 << 17)
500 # define DC_HPD1_RX_INTERRUPT (1 << 18)
501 # define DACA_AUTODETECT_INTERRUPT (1 << 22)
502 # define DACB_AUTODETECT_INTERRUPT (1 << 23)
503 # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
504 # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
505 #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
506 # define LB_D2_VLINE_INTERRUPT (1 << 2)
507 # define LB_D2_VBLANK_INTERRUPT (1 << 3)
508 # define DC_HPD2_INTERRUPT (1 << 17)
509 # define DC_HPD2_RX_INTERRUPT (1 << 18)
510 # define DISP_TIMER_INTERRUPT (1 << 24)
511 #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
512 # define LB_D3_VLINE_INTERRUPT (1 << 2)
513 # define LB_D3_VBLANK_INTERRUPT (1 << 3)
514 # define DC_HPD3_INTERRUPT (1 << 17)
515 # define DC_HPD3_RX_INTERRUPT (1 << 18)
516 #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
517 # define LB_D4_VLINE_INTERRUPT (1 << 2)
518 # define LB_D4_VBLANK_INTERRUPT (1 << 3)
519 # define DC_HPD4_INTERRUPT (1 << 17)
520 # define DC_HPD4_RX_INTERRUPT (1 << 18)
521 #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
522 # define LB_D5_VLINE_INTERRUPT (1 << 2)
523 # define LB_D5_VBLANK_INTERRUPT (1 << 3)
524 # define DC_HPD5_INTERRUPT (1 << 17)
525 # define DC_HPD5_RX_INTERRUPT (1 << 18)
526 #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6050
527 # define LB_D6_VLINE_INTERRUPT (1 << 2)
528 # define LB_D6_VBLANK_INTERRUPT (1 << 3)
529 # define DC_HPD6_INTERRUPT (1 << 17)
530 # define DC_HPD6_RX_INTERRUPT (1 << 18)
532 /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
533 #define GRPH_INT_STATUS 0x6858
534 # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
535 # define GRPH_PFLIP_INT_CLEAR (1 << 8)
536 /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
537 #define GRPH_INT_CONTROL 0x685c
538 # define GRPH_PFLIP_INT_MASK (1 << 0)
539 # define GRPH_PFLIP_INT_TYPE (1 << 8)
541 #define DACA_AUTODETECT_INT_CONTROL 0x66c8
542 #define DACB_AUTODETECT_INT_CONTROL 0x67c8
544 #define DC_HPD1_INT_STATUS 0x601c
545 #define DC_HPD2_INT_STATUS 0x6028
546 #define DC_HPD3_INT_STATUS 0x6034
547 #define DC_HPD4_INT_STATUS 0x6040
548 #define DC_HPD5_INT_STATUS 0x604c
549 #define DC_HPD6_INT_STATUS 0x6058
550 # define DC_HPDx_INT_STATUS (1 << 0)
551 # define DC_HPDx_SENSE (1 << 1)
552 # define DC_HPDx_RX_INT_STATUS (1 << 8)
554 #define DC_HPD1_INT_CONTROL 0x6020
555 #define DC_HPD2_INT_CONTROL 0x602c
556 #define DC_HPD3_INT_CONTROL 0x6038
557 #define DC_HPD4_INT_CONTROL 0x6044
558 #define DC_HPD5_INT_CONTROL 0x6050
559 #define DC_HPD6_INT_CONTROL 0x605c
560 # define DC_HPDx_INT_ACK (1 << 0)
561 # define DC_HPDx_INT_POLARITY (1 << 8)
562 # define DC_HPDx_INT_EN (1 << 16)
563 # define DC_HPDx_RX_INT_ACK (1 << 20)
564 # define DC_HPDx_RX_INT_EN (1 << 24)
566 #define DC_HPD1_CONTROL 0x6024
567 #define DC_HPD2_CONTROL 0x6030
568 #define DC_HPD3_CONTROL 0x603c
569 #define DC_HPD4_CONTROL 0x6048
570 #define DC_HPD5_CONTROL 0x6054
571 #define DC_HPD6_CONTROL 0x6060
572 # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
573 # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
574 # define DC_HPDx_EN (1 << 28)
579 #define PACKET_TYPE0 0
580 #define PACKET_TYPE1 1
581 #define PACKET_TYPE2 2
582 #define PACKET_TYPE3 3
584 #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
585 #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
586 #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
587 #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
588 #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
589 (((reg) >> 2) & 0xFFFF) | \
590 ((n) & 0x3FFF) << 16)
591 #define CP_PACKET2 0x80000000
592 #define PACKET2_PAD_SHIFT 0
593 #define PACKET2_PAD_MASK (0x3fffffff << 0)
595 #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
597 #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
598 (((op) & 0xFF) << 8) | \
599 ((n) & 0x3FFF) << 16)
602 #define PACKET3_NOP 0x10
603 #define PACKET3_SET_BASE 0x11
604 #define PACKET3_CLEAR_STATE 0x12
605 #define PACKET3_INDIRECT_BUFFER_SIZE 0x13
606 #define PACKET3_DISPATCH_DIRECT 0x15
607 #define PACKET3_DISPATCH_INDIRECT 0x16
608 #define PACKET3_INDIRECT_BUFFER_END 0x17
609 #define PACKET3_SET_PREDICATION 0x20
610 #define PACKET3_REG_RMW 0x21
611 #define PACKET3_COND_EXEC 0x22
612 #define PACKET3_PRED_EXEC 0x23
613 #define PACKET3_DRAW_INDIRECT 0x24
614 #define PACKET3_DRAW_INDEX_INDIRECT 0x25
615 #define PACKET3_INDEX_BASE 0x26
616 #define PACKET3_DRAW_INDEX_2 0x27
617 #define PACKET3_CONTEXT_CONTROL 0x28
618 #define PACKET3_DRAW_INDEX_OFFSET 0x29
619 #define PACKET3_INDEX_TYPE 0x2A
620 #define PACKET3_DRAW_INDEX 0x2B
621 #define PACKET3_DRAW_INDEX_AUTO 0x2D
622 #define PACKET3_DRAW_INDEX_IMMD 0x2E
623 #define PACKET3_NUM_INSTANCES 0x2F
624 #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
625 #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
626 #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
627 #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
628 #define PACKET3_MEM_SEMAPHORE 0x39
629 #define PACKET3_MPEG_INDEX 0x3A
630 #define PACKET3_WAIT_REG_MEM 0x3C
631 #define PACKET3_MEM_WRITE 0x3D
632 #define PACKET3_INDIRECT_BUFFER 0x32
633 #define PACKET3_SURFACE_SYNC 0x43
634 # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
635 # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
636 # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
637 # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
638 # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
639 # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
640 # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
641 # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
642 # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
643 # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
644 # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
645 # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
646 # define PACKET3_CB11_DEST_BASE_ENA (1 << 17)
647 # define PACKET3_FULL_CACHE_ENA (1 << 20)
648 # define PACKET3_TC_ACTION_ENA (1 << 23)
649 # define PACKET3_VC_ACTION_ENA (1 << 24)
650 # define PACKET3_CB_ACTION_ENA (1 << 25)
651 # define PACKET3_DB_ACTION_ENA (1 << 26)
652 # define PACKET3_SH_ACTION_ENA (1 << 27)
653 # define PACKET3_SMX_ACTION_ENA (1 << 28)
654 #define PACKET3_ME_INITIALIZE 0x44
655 #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
656 #define PACKET3_COND_WRITE 0x45
657 #define PACKET3_EVENT_WRITE 0x46
658 #define PACKET3_EVENT_WRITE_EOP 0x47
659 #define PACKET3_EVENT_WRITE_EOS 0x48
660 #define PACKET3_PREAMBLE_CNTL 0x4A
661 # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
662 # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
663 #define PACKET3_RB_OFFSET 0x4B
664 #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
665 #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
666 #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
667 #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
668 #define PACKET3_ONE_REG_WRITE 0x57
669 #define PACKET3_SET_CONFIG_REG 0x68
670 #define PACKET3_SET_CONFIG_REG_START 0x00008000
671 #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
672 #define PACKET3_SET_CONTEXT_REG 0x69
673 #define PACKET3_SET_CONTEXT_REG_START 0x00028000
674 #define PACKET3_SET_CONTEXT_REG_END 0x00029000
675 #define PACKET3_SET_ALU_CONST 0x6A
676 /* alu const buffers only; no reg file */
677 #define PACKET3_SET_BOOL_CONST 0x6B
678 #define PACKET3_SET_BOOL_CONST_START 0x0003a500
679 #define PACKET3_SET_BOOL_CONST_END 0x0003a518
680 #define PACKET3_SET_LOOP_CONST 0x6C
681 #define PACKET3_SET_LOOP_CONST_START 0x0003a200
682 #define PACKET3_SET_LOOP_CONST_END 0x0003a500
683 #define PACKET3_SET_RESOURCE 0x6D
684 #define PACKET3_SET_RESOURCE_START 0x00030000
685 #define PACKET3_SET_RESOURCE_END 0x00038000
686 #define PACKET3_SET_SAMPLER 0x6E
687 #define PACKET3_SET_SAMPLER_START 0x0003c000
688 #define PACKET3_SET_SAMPLER_END 0x0003c600
689 #define PACKET3_SET_CTL_CONST 0x6F
690 #define PACKET3_SET_CTL_CONST_START 0x0003cff0
691 #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
692 #define PACKET3_SET_RESOURCE_OFFSET 0x70
693 #define PACKET3_SET_ALU_CONST_VS 0x71
694 #define PACKET3_SET_ALU_CONST_DI 0x72
695 #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
696 #define PACKET3_SET_RESOURCE_INDIRECT 0x74
697 #define PACKET3_SET_APPEND_CNT 0x75
699 #define SQ_RESOURCE_CONSTANT_WORD7_0 0x3001c
700 #define S__SQ_CONSTANT_TYPE(x) (((x) & 3) << 30)
701 #define G__SQ_CONSTANT_TYPE(x) (((x) >> 30) & 3)
702 #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
703 #define SQ_TEX_VTX_INVALID_BUFFER 0x1
704 #define SQ_TEX_VTX_VALID_TEXTURE 0x2
705 #define SQ_TEX_VTX_VALID_BUFFER 0x3
707 #define SQ_CONST_MEM_BASE 0x8df8
709 #define SQ_ESGS_RING_SIZE 0x8c44
710 #define SQ_GSVS_RING_SIZE 0x8c4c
711 #define SQ_ESTMP_RING_SIZE 0x8c54
712 #define SQ_GSTMP_RING_SIZE 0x8c5c
713 #define SQ_VSTMP_RING_SIZE 0x8c64
714 #define SQ_PSTMP_RING_SIZE 0x8c6c
715 #define SQ_LSTMP_RING_SIZE 0x8e14
716 #define SQ_HSTMP_RING_SIZE 0x8e1c
717 #define VGT_TF_RING_SIZE 0x8988
719 #define SQ_ESGS_RING_ITEMSIZE 0x28900
720 #define SQ_GSVS_RING_ITEMSIZE 0x28904
721 #define SQ_ESTMP_RING_ITEMSIZE 0x28908
722 #define SQ_GSTMP_RING_ITEMSIZE 0x2890c
723 #define SQ_VSTMP_RING_ITEMSIZE 0x28910
724 #define SQ_PSTMP_RING_ITEMSIZE 0x28914
725 #define SQ_LSTMP_RING_ITEMSIZE 0x28830
726 #define SQ_HSTMP_RING_ITEMSIZE 0x28834
728 #define SQ_GS_VERT_ITEMSIZE 0x2891c
729 #define SQ_GS_VERT_ITEMSIZE_1 0x28920
730 #define SQ_GS_VERT_ITEMSIZE_2 0x28924
731 #define SQ_GS_VERT_ITEMSIZE_3 0x28928
732 #define SQ_GSVS_RING_OFFSET_1 0x2892c
733 #define SQ_GSVS_RING_OFFSET_2 0x28930
734 #define SQ_GSVS_RING_OFFSET_3 0x28934
736 #define SQ_ALU_CONST_BUFFER_SIZE_PS_0 0x28140
737 #define SQ_ALU_CONST_BUFFER_SIZE_HS_0 0x28f80
739 #define SQ_ALU_CONST_CACHE_PS_0 0x28940
740 #define SQ_ALU_CONST_CACHE_PS_1 0x28944
741 #define SQ_ALU_CONST_CACHE_PS_2 0x28948
742 #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
743 #define SQ_ALU_CONST_CACHE_PS_4 0x28950
744 #define SQ_ALU_CONST_CACHE_PS_5 0x28954
745 #define SQ_ALU_CONST_CACHE_PS_6 0x28958
746 #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
747 #define SQ_ALU_CONST_CACHE_PS_8 0x28960
748 #define SQ_ALU_CONST_CACHE_PS_9 0x28964
749 #define SQ_ALU_CONST_CACHE_PS_10 0x28968
750 #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
751 #define SQ_ALU_CONST_CACHE_PS_12 0x28970
752 #define SQ_ALU_CONST_CACHE_PS_13 0x28974
753 #define SQ_ALU_CONST_CACHE_PS_14 0x28978
754 #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
755 #define SQ_ALU_CONST_CACHE_VS_0 0x28980
756 #define SQ_ALU_CONST_CACHE_VS_1 0x28984
757 #define SQ_ALU_CONST_CACHE_VS_2 0x28988
758 #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
759 #define SQ_ALU_CONST_CACHE_VS_4 0x28990
760 #define SQ_ALU_CONST_CACHE_VS_5 0x28994
761 #define SQ_ALU_CONST_CACHE_VS_6 0x28998
762 #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
763 #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
764 #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
765 #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
766 #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
767 #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
768 #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
769 #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
770 #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
771 #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
772 #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
773 #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
774 #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
775 #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
776 #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
777 #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
778 #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
779 #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
780 #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
781 #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
782 #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
783 #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
784 #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
785 #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
786 #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
787 #define SQ_ALU_CONST_CACHE_HS_0 0x28f00
788 #define SQ_ALU_CONST_CACHE_HS_1 0x28f04
789 #define SQ_ALU_CONST_CACHE_HS_2 0x28f08
790 #define SQ_ALU_CONST_CACHE_HS_3 0x28f0c
791 #define SQ_ALU_CONST_CACHE_HS_4 0x28f10
792 #define SQ_ALU_CONST_CACHE_HS_5 0x28f14
793 #define SQ_ALU_CONST_CACHE_HS_6 0x28f18
794 #define SQ_ALU_CONST_CACHE_HS_7 0x28f1c
795 #define SQ_ALU_CONST_CACHE_HS_8 0x28f20
796 #define SQ_ALU_CONST_CACHE_HS_9 0x28f24
797 #define SQ_ALU_CONST_CACHE_HS_10 0x28f28
798 #define SQ_ALU_CONST_CACHE_HS_11 0x28f2c
799 #define SQ_ALU_CONST_CACHE_HS_12 0x28f30
800 #define SQ_ALU_CONST_CACHE_HS_13 0x28f34
801 #define SQ_ALU_CONST_CACHE_HS_14 0x28f38
802 #define SQ_ALU_CONST_CACHE_HS_15 0x28f3c
803 #define SQ_ALU_CONST_CACHE_LS_0 0x28f40
804 #define SQ_ALU_CONST_CACHE_LS_1 0x28f44
805 #define SQ_ALU_CONST_CACHE_LS_2 0x28f48
806 #define SQ_ALU_CONST_CACHE_LS_3 0x28f4c
807 #define SQ_ALU_CONST_CACHE_LS_4 0x28f50
808 #define SQ_ALU_CONST_CACHE_LS_5 0x28f54
809 #define SQ_ALU_CONST_CACHE_LS_6 0x28f58
810 #define SQ_ALU_CONST_CACHE_LS_7 0x28f5c
811 #define SQ_ALU_CONST_CACHE_LS_8 0x28f60
812 #define SQ_ALU_CONST_CACHE_LS_9 0x28f64
813 #define SQ_ALU_CONST_CACHE_LS_10 0x28f68
814 #define SQ_ALU_CONST_CACHE_LS_11 0x28f6c
815 #define SQ_ALU_CONST_CACHE_LS_12 0x28f70
816 #define SQ_ALU_CONST_CACHE_LS_13 0x28f74
817 #define SQ_ALU_CONST_CACHE_LS_14 0x28f78
818 #define SQ_ALU_CONST_CACHE_LS_15 0x28f7c
820 #define PA_SC_SCREEN_SCISSOR_TL 0x28030
821 #define PA_SC_GENERIC_SCISSOR_TL 0x28240
822 #define PA_SC_WINDOW_SCISSOR_TL 0x28204
823 #define VGT_PRIMITIVE_TYPE 0x8958
825 #define DB_DEPTH_CONTROL 0x28800
826 #define DB_DEPTH_VIEW 0x28008
827 #define DB_HTILE_DATA_BASE 0x28014
828 #define DB_Z_INFO 0x28040
829 # define Z_ARRAY_MODE(x) ((x) << 4)
830 #define DB_STENCIL_INFO 0x28044
831 #define DB_Z_READ_BASE 0x28048
832 #define DB_STENCIL_READ_BASE 0x2804c
833 #define DB_Z_WRITE_BASE 0x28050
834 #define DB_STENCIL_WRITE_BASE 0x28054
835 #define DB_DEPTH_SIZE 0x28058
837 #define SQ_PGM_START_PS 0x28840
838 #define SQ_PGM_START_VS 0x2885c
839 #define SQ_PGM_START_GS 0x28874
840 #define SQ_PGM_START_ES 0x2888c
841 #define SQ_PGM_START_FS 0x288a4
842 #define SQ_PGM_START_HS 0x288b8
843 #define SQ_PGM_START_LS 0x288d0
845 #define VGT_STRMOUT_CONFIG 0x28b94
846 #define VGT_STRMOUT_BUFFER_CONFIG 0x28b98
848 #define CB_TARGET_MASK 0x28238
849 #define CB_SHADER_MASK 0x2823c
851 #define GDS_ADDR_BASE 0x28720
853 #define CB_IMMED0_BASE 0x28b9c
854 #define CB_IMMED1_BASE 0x28ba0
855 #define CB_IMMED2_BASE 0x28ba4
856 #define CB_IMMED3_BASE 0x28ba8
857 #define CB_IMMED4_BASE 0x28bac
858 #define CB_IMMED5_BASE 0x28bb0
859 #define CB_IMMED6_BASE 0x28bb4
860 #define CB_IMMED7_BASE 0x28bb8
861 #define CB_IMMED8_BASE 0x28bbc
862 #define CB_IMMED9_BASE 0x28bc0
863 #define CB_IMMED10_BASE 0x28bc4
864 #define CB_IMMED11_BASE 0x28bc8
866 /* all 12 CB blocks have these regs */
867 #define CB_COLOR0_BASE 0x28c60
868 #define CB_COLOR0_PITCH 0x28c64
869 #define CB_COLOR0_SLICE 0x28c68
870 #define CB_COLOR0_VIEW 0x28c6c
871 #define CB_COLOR0_INFO 0x28c70
872 # define CB_ARRAY_MODE(x) ((x) << 8)
873 # define ARRAY_LINEAR_GENERAL 0
874 # define ARRAY_LINEAR_ALIGNED 1
875 # define ARRAY_1D_TILED_THIN1 2
876 # define ARRAY_2D_TILED_THIN1 4
877 #define CB_COLOR0_ATTRIB 0x28c74
878 #define CB_COLOR0_DIM 0x28c78
879 /* only CB0-7 blocks have these regs */
880 #define CB_COLOR0_CMASK 0x28c7c
881 #define CB_COLOR0_CMASK_SLICE 0x28c80
882 #define CB_COLOR0_FMASK 0x28c84
883 #define CB_COLOR0_FMASK_SLICE 0x28c88
884 #define CB_COLOR0_CLEAR_WORD0 0x28c8c
885 #define CB_COLOR0_CLEAR_WORD1 0x28c90
886 #define CB_COLOR0_CLEAR_WORD2 0x28c94
887 #define CB_COLOR0_CLEAR_WORD3 0x28c98
889 #define CB_COLOR1_BASE 0x28c9c
890 #define CB_COLOR2_BASE 0x28cd8
891 #define CB_COLOR3_BASE 0x28d14
892 #define CB_COLOR4_BASE 0x28d50
893 #define CB_COLOR5_BASE 0x28d8c
894 #define CB_COLOR6_BASE 0x28dc8
895 #define CB_COLOR7_BASE 0x28e04
896 #define CB_COLOR8_BASE 0x28e40
897 #define CB_COLOR9_BASE 0x28e5c
898 #define CB_COLOR10_BASE 0x28e78
899 #define CB_COLOR11_BASE 0x28e94
901 #define CB_COLOR1_PITCH 0x28ca0
902 #define CB_COLOR2_PITCH 0x28cdc
903 #define CB_COLOR3_PITCH 0x28d18
904 #define CB_COLOR4_PITCH 0x28d54
905 #define CB_COLOR5_PITCH 0x28d90
906 #define CB_COLOR6_PITCH 0x28dcc
907 #define CB_COLOR7_PITCH 0x28e08
908 #define CB_COLOR8_PITCH 0x28e44
909 #define CB_COLOR9_PITCH 0x28e60
910 #define CB_COLOR10_PITCH 0x28e7c
911 #define CB_COLOR11_PITCH 0x28e98
913 #define CB_COLOR1_SLICE 0x28ca4
914 #define CB_COLOR2_SLICE 0x28ce0
915 #define CB_COLOR3_SLICE 0x28d1c
916 #define CB_COLOR4_SLICE 0x28d58
917 #define CB_COLOR5_SLICE 0x28d94
918 #define CB_COLOR6_SLICE 0x28dd0
919 #define CB_COLOR7_SLICE 0x28e0c
920 #define CB_COLOR8_SLICE 0x28e48
921 #define CB_COLOR9_SLICE 0x28e64
922 #define CB_COLOR10_SLICE 0x28e80
923 #define CB_COLOR11_SLICE 0x28e9c
925 #define CB_COLOR1_VIEW 0x28ca8
926 #define CB_COLOR2_VIEW 0x28ce4
927 #define CB_COLOR3_VIEW 0x28d20
928 #define CB_COLOR4_VIEW 0x28d5c
929 #define CB_COLOR5_VIEW 0x28d98
930 #define CB_COLOR6_VIEW 0x28dd4
931 #define CB_COLOR7_VIEW 0x28e10
932 #define CB_COLOR8_VIEW 0x28e4c
933 #define CB_COLOR9_VIEW 0x28e68
934 #define CB_COLOR10_VIEW 0x28e84
935 #define CB_COLOR11_VIEW 0x28ea0
937 #define CB_COLOR1_INFO 0x28cac
938 #define CB_COLOR2_INFO 0x28ce8
939 #define CB_COLOR3_INFO 0x28d24
940 #define CB_COLOR4_INFO 0x28d60
941 #define CB_COLOR5_INFO 0x28d9c
942 #define CB_COLOR6_INFO 0x28dd8
943 #define CB_COLOR7_INFO 0x28e14
944 #define CB_COLOR8_INFO 0x28e50
945 #define CB_COLOR9_INFO 0x28e6c
946 #define CB_COLOR10_INFO 0x28e88
947 #define CB_COLOR11_INFO 0x28ea4
949 #define CB_COLOR1_ATTRIB 0x28cb0
950 #define CB_COLOR2_ATTRIB 0x28cec
951 #define CB_COLOR3_ATTRIB 0x28d28
952 #define CB_COLOR4_ATTRIB 0x28d64
953 #define CB_COLOR5_ATTRIB 0x28da0
954 #define CB_COLOR6_ATTRIB 0x28ddc
955 #define CB_COLOR7_ATTRIB 0x28e18
956 #define CB_COLOR8_ATTRIB 0x28e54
957 #define CB_COLOR9_ATTRIB 0x28e70
958 #define CB_COLOR10_ATTRIB 0x28e8c
959 #define CB_COLOR11_ATTRIB 0x28ea8
961 #define CB_COLOR1_DIM 0x28cb4
962 #define CB_COLOR2_DIM 0x28cf0
963 #define CB_COLOR3_DIM 0x28d2c
964 #define CB_COLOR4_DIM 0x28d68
965 #define CB_COLOR5_DIM 0x28da4
966 #define CB_COLOR6_DIM 0x28de0
967 #define CB_COLOR7_DIM 0x28e1c
968 #define CB_COLOR8_DIM 0x28e58
969 #define CB_COLOR9_DIM 0x28e74
970 #define CB_COLOR10_DIM 0x28e90
971 #define CB_COLOR11_DIM 0x28eac
973 #define CB_COLOR1_CMASK 0x28cb8
974 #define CB_COLOR2_CMASK 0x28cf4
975 #define CB_COLOR3_CMASK 0x28d30
976 #define CB_COLOR4_CMASK 0x28d6c
977 #define CB_COLOR5_CMASK 0x28da8
978 #define CB_COLOR6_CMASK 0x28de4
979 #define CB_COLOR7_CMASK 0x28e20
981 #define CB_COLOR1_CMASK_SLICE 0x28cbc
982 #define CB_COLOR2_CMASK_SLICE 0x28cf8
983 #define CB_COLOR3_CMASK_SLICE 0x28d34
984 #define CB_COLOR4_CMASK_SLICE 0x28d70
985 #define CB_COLOR5_CMASK_SLICE 0x28dac
986 #define CB_COLOR6_CMASK_SLICE 0x28de8
987 #define CB_COLOR7_CMASK_SLICE 0x28e24
989 #define CB_COLOR1_FMASK 0x28cc0
990 #define CB_COLOR2_FMASK 0x28cfc
991 #define CB_COLOR3_FMASK 0x28d38
992 #define CB_COLOR4_FMASK 0x28d74
993 #define CB_COLOR5_FMASK 0x28db0
994 #define CB_COLOR6_FMASK 0x28dec
995 #define CB_COLOR7_FMASK 0x28e28
997 #define CB_COLOR1_FMASK_SLICE 0x28cc4
998 #define CB_COLOR2_FMASK_SLICE 0x28d00
999 #define CB_COLOR3_FMASK_SLICE 0x28d3c
1000 #define CB_COLOR4_FMASK_SLICE 0x28d78
1001 #define CB_COLOR5_FMASK_SLICE 0x28db4
1002 #define CB_COLOR6_FMASK_SLICE 0x28df0
1003 #define CB_COLOR7_FMASK_SLICE 0x28e2c
1005 #define CB_COLOR1_CLEAR_WORD0 0x28cc8
1006 #define CB_COLOR2_CLEAR_WORD0 0x28d04
1007 #define CB_COLOR3_CLEAR_WORD0 0x28d40
1008 #define CB_COLOR4_CLEAR_WORD0 0x28d7c
1009 #define CB_COLOR5_CLEAR_WORD0 0x28db8
1010 #define CB_COLOR6_CLEAR_WORD0 0x28df4
1011 #define CB_COLOR7_CLEAR_WORD0 0x28e30
1013 #define CB_COLOR1_CLEAR_WORD1 0x28ccc
1014 #define CB_COLOR2_CLEAR_WORD1 0x28d08
1015 #define CB_COLOR3_CLEAR_WORD1 0x28d44
1016 #define CB_COLOR4_CLEAR_WORD1 0x28d80
1017 #define CB_COLOR5_CLEAR_WORD1 0x28dbc
1018 #define CB_COLOR6_CLEAR_WORD1 0x28df8
1019 #define CB_COLOR7_CLEAR_WORD1 0x28e34
1021 #define CB_COLOR1_CLEAR_WORD2 0x28cd0
1022 #define CB_COLOR2_CLEAR_WORD2 0x28d0c
1023 #define CB_COLOR3_CLEAR_WORD2 0x28d48
1024 #define CB_COLOR4_CLEAR_WORD2 0x28d84
1025 #define CB_COLOR5_CLEAR_WORD2 0x28dc0
1026 #define CB_COLOR6_CLEAR_WORD2 0x28dfc
1027 #define CB_COLOR7_CLEAR_WORD2 0x28e38
1029 #define CB_COLOR1_CLEAR_WORD3 0x28cd4
1030 #define CB_COLOR2_CLEAR_WORD3 0x28d10
1031 #define CB_COLOR3_CLEAR_WORD3 0x28d4c
1032 #define CB_COLOR4_CLEAR_WORD3 0x28d88
1033 #define CB_COLOR5_CLEAR_WORD3 0x28dc4
1034 #define CB_COLOR6_CLEAR_WORD3 0x28e00
1035 #define CB_COLOR7_CLEAR_WORD3 0x28e3c
1037 #define SQ_TEX_RESOURCE_WORD0_0 0x30000
1038 #define SQ_TEX_RESOURCE_WORD1_0 0x30004
1039 # define TEX_ARRAY_MODE(x) ((x) << 28)
1040 #define SQ_TEX_RESOURCE_WORD2_0 0x30008
1041 #define SQ_TEX_RESOURCE_WORD3_0 0x3000C
1042 #define SQ_TEX_RESOURCE_WORD4_0 0x30010
1043 #define SQ_TEX_RESOURCE_WORD5_0 0x30014
1044 #define SQ_TEX_RESOURCE_WORD6_0 0x30018
1045 #define SQ_TEX_RESOURCE_WORD7_0 0x3001c