2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
32 #include "radeon_drm.h"
33 #include "radeon_reg.h"
35 #include "radeon_asic.h"
42 #include <linux/firmware.h>
43 #include <linux/platform_device.h>
45 #include "r100_reg_safe.h"
46 #include "rn50_reg_safe.h"
49 #define FIRMWARE_R100 "radeon/R100_cp.bin"
50 #define FIRMWARE_R200 "radeon/R200_cp.bin"
51 #define FIRMWARE_R300 "radeon/R300_cp.bin"
52 #define FIRMWARE_R420 "radeon/R420_cp.bin"
53 #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
54 #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
55 #define FIRMWARE_R520 "radeon/R520_cp.bin"
57 MODULE_FIRMWARE(FIRMWARE_R100);
58 MODULE_FIRMWARE(FIRMWARE_R200);
59 MODULE_FIRMWARE(FIRMWARE_R300);
60 MODULE_FIRMWARE(FIRMWARE_R420);
61 MODULE_FIRMWARE(FIRMWARE_RS690);
62 MODULE_FIRMWARE(FIRMWARE_RS600);
63 MODULE_FIRMWARE(FIRMWARE_R520);
65 #include "r100_track.h"
67 /* This files gather functions specifics to:
68 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
71 void r100_pm_get_dynpm_state(struct radeon_device *rdev)
74 rdev->pm.dynpm_can_upclock = true;
75 rdev->pm.dynpm_can_downclock = true;
77 switch (rdev->pm.dynpm_planned_action) {
78 case DYNPM_ACTION_MINIMUM:
79 rdev->pm.requested_power_state_index = 0;
80 rdev->pm.dynpm_can_downclock = false;
82 case DYNPM_ACTION_DOWNCLOCK:
83 if (rdev->pm.current_power_state_index == 0) {
84 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
85 rdev->pm.dynpm_can_downclock = false;
87 if (rdev->pm.active_crtc_count > 1) {
88 for (i = 0; i < rdev->pm.num_power_states; i++) {
89 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
91 else if (i >= rdev->pm.current_power_state_index) {
92 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
95 rdev->pm.requested_power_state_index = i;
100 rdev->pm.requested_power_state_index =
101 rdev->pm.current_power_state_index - 1;
103 /* don't use the power state if crtcs are active and no display flag is set */
104 if ((rdev->pm.active_crtc_count > 0) &&
105 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
106 RADEON_PM_MODE_NO_DISPLAY)) {
107 rdev->pm.requested_power_state_index++;
110 case DYNPM_ACTION_UPCLOCK:
111 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
112 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
113 rdev->pm.dynpm_can_upclock = false;
115 if (rdev->pm.active_crtc_count > 1) {
116 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
117 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
119 else if (i <= rdev->pm.current_power_state_index) {
120 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
123 rdev->pm.requested_power_state_index = i;
128 rdev->pm.requested_power_state_index =
129 rdev->pm.current_power_state_index + 1;
132 case DYNPM_ACTION_DEFAULT:
133 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
134 rdev->pm.dynpm_can_upclock = false;
136 case DYNPM_ACTION_NONE:
138 DRM_ERROR("Requested mode for not defined action\n");
141 /* only one clock mode per power state */
142 rdev->pm.requested_clock_mode_index = 0;
144 DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
145 rdev->pm.power_state[rdev->pm.requested_power_state_index].
146 clock_info[rdev->pm.requested_clock_mode_index].sclk,
147 rdev->pm.power_state[rdev->pm.requested_power_state_index].
148 clock_info[rdev->pm.requested_clock_mode_index].mclk,
149 rdev->pm.power_state[rdev->pm.requested_power_state_index].
153 void r100_pm_init_profile(struct radeon_device *rdev)
156 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
157 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
158 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
159 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
161 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
162 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
163 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
164 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
166 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
167 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
168 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
169 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
171 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
172 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
173 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
174 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
176 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
177 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
178 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
179 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
181 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
182 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
183 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
184 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
186 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
187 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
188 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
189 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
192 void r100_pm_misc(struct radeon_device *rdev)
194 int requested_index = rdev->pm.requested_power_state_index;
195 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
196 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
197 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
199 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
200 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
201 tmp = RREG32(voltage->gpio.reg);
202 if (voltage->active_high)
203 tmp |= voltage->gpio.mask;
205 tmp &= ~(voltage->gpio.mask);
206 WREG32(voltage->gpio.reg, tmp);
208 udelay(voltage->delay);
210 tmp = RREG32(voltage->gpio.reg);
211 if (voltage->active_high)
212 tmp &= ~voltage->gpio.mask;
214 tmp |= voltage->gpio.mask;
215 WREG32(voltage->gpio.reg, tmp);
217 udelay(voltage->delay);
221 sclk_cntl = RREG32_PLL(SCLK_CNTL);
222 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
223 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
224 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
225 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
226 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
227 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
228 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
229 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
231 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
232 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
233 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
234 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
235 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
237 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
239 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
240 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
241 if (voltage->delay) {
242 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
243 switch (voltage->delay) {
245 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
248 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
251 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
254 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
258 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
260 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
262 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
263 sclk_cntl &= ~FORCE_HDP;
265 sclk_cntl |= FORCE_HDP;
267 WREG32_PLL(SCLK_CNTL, sclk_cntl);
268 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
269 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
272 if ((rdev->flags & RADEON_IS_PCIE) &&
273 !(rdev->flags & RADEON_IS_IGP) &&
274 rdev->asic->set_pcie_lanes &&
276 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
277 radeon_set_pcie_lanes(rdev,
279 DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
283 void r100_pm_prepare(struct radeon_device *rdev)
285 struct drm_device *ddev = rdev->ddev;
286 struct drm_crtc *crtc;
287 struct radeon_crtc *radeon_crtc;
290 /* disable any active CRTCs */
291 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
292 radeon_crtc = to_radeon_crtc(crtc);
293 if (radeon_crtc->enabled) {
294 if (radeon_crtc->crtc_id) {
295 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
296 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
297 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
299 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
300 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
301 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
307 void r100_pm_finish(struct radeon_device *rdev)
309 struct drm_device *ddev = rdev->ddev;
310 struct drm_crtc *crtc;
311 struct radeon_crtc *radeon_crtc;
314 /* enable any active CRTCs */
315 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
316 radeon_crtc = to_radeon_crtc(crtc);
317 if (radeon_crtc->enabled) {
318 if (radeon_crtc->crtc_id) {
319 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
320 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
321 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
323 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
324 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
325 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
331 bool r100_gui_idle(struct radeon_device *rdev)
333 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
339 /* hpd for digital panel detect/disconnect */
340 bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
342 bool connected = false;
346 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
350 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
359 void r100_hpd_set_polarity(struct radeon_device *rdev,
360 enum radeon_hpd_id hpd)
363 bool connected = r100_hpd_sense(rdev, hpd);
367 tmp = RREG32(RADEON_FP_GEN_CNTL);
369 tmp &= ~RADEON_FP_DETECT_INT_POL;
371 tmp |= RADEON_FP_DETECT_INT_POL;
372 WREG32(RADEON_FP_GEN_CNTL, tmp);
375 tmp = RREG32(RADEON_FP2_GEN_CNTL);
377 tmp &= ~RADEON_FP2_DETECT_INT_POL;
379 tmp |= RADEON_FP2_DETECT_INT_POL;
380 WREG32(RADEON_FP2_GEN_CNTL, tmp);
387 void r100_hpd_init(struct radeon_device *rdev)
389 struct drm_device *dev = rdev->ddev;
390 struct drm_connector *connector;
392 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
393 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
394 switch (radeon_connector->hpd.hpd) {
396 rdev->irq.hpd[0] = true;
399 rdev->irq.hpd[1] = true;
405 if (rdev->irq.installed)
409 void r100_hpd_fini(struct radeon_device *rdev)
411 struct drm_device *dev = rdev->ddev;
412 struct drm_connector *connector;
414 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
415 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
416 switch (radeon_connector->hpd.hpd) {
418 rdev->irq.hpd[0] = false;
421 rdev->irq.hpd[1] = false;
432 void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
434 /* TODO: can we do somethings here ? */
435 /* It seems hw only cache one entry so we should discard this
436 * entry otherwise if first GPU GART read hit this entry it
437 * could end up in wrong address. */
440 int r100_pci_gart_init(struct radeon_device *rdev)
444 if (rdev->gart.table.ram.ptr) {
445 WARN(1, "R100 PCI GART already initialized.\n");
448 /* Initialize common gart structure */
449 r = radeon_gart_init(rdev);
452 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
453 rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
454 rdev->asic->gart_set_page = &r100_pci_gart_set_page;
455 return radeon_gart_table_ram_alloc(rdev);
458 /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
459 void r100_enable_bm(struct radeon_device *rdev)
462 /* Enable bus mastering */
463 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
464 WREG32(RADEON_BUS_CNTL, tmp);
467 int r100_pci_gart_enable(struct radeon_device *rdev)
471 radeon_gart_restore(rdev);
472 /* discard memory request outside of configured range */
473 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
474 WREG32(RADEON_AIC_CNTL, tmp);
475 /* set address range for PCI address translate */
476 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
477 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
478 /* set PCI GART page-table base address */
479 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
480 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
481 WREG32(RADEON_AIC_CNTL, tmp);
482 r100_pci_gart_tlb_flush(rdev);
483 rdev->gart.ready = true;
487 void r100_pci_gart_disable(struct radeon_device *rdev)
491 /* discard memory request outside of configured range */
492 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
493 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
494 WREG32(RADEON_AIC_LO_ADDR, 0);
495 WREG32(RADEON_AIC_HI_ADDR, 0);
498 int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
500 if (i < 0 || i > rdev->gart.num_gpu_pages) {
503 rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
507 void r100_pci_gart_fini(struct radeon_device *rdev)
509 radeon_gart_fini(rdev);
510 r100_pci_gart_disable(rdev);
511 radeon_gart_table_ram_free(rdev);
514 int r100_irq_set(struct radeon_device *rdev)
518 if (!rdev->irq.installed) {
519 WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
520 WREG32(R_000040_GEN_INT_CNTL, 0);
523 if (rdev->irq.sw_int) {
524 tmp |= RADEON_SW_INT_ENABLE;
526 if (rdev->irq.gui_idle) {
527 tmp |= RADEON_GUI_IDLE_MASK;
529 if (rdev->irq.crtc_vblank_int[0]) {
530 tmp |= RADEON_CRTC_VBLANK_MASK;
532 if (rdev->irq.crtc_vblank_int[1]) {
533 tmp |= RADEON_CRTC2_VBLANK_MASK;
535 if (rdev->irq.hpd[0]) {
536 tmp |= RADEON_FP_DETECT_MASK;
538 if (rdev->irq.hpd[1]) {
539 tmp |= RADEON_FP2_DETECT_MASK;
541 WREG32(RADEON_GEN_INT_CNTL, tmp);
545 void r100_irq_disable(struct radeon_device *rdev)
549 WREG32(R_000040_GEN_INT_CNTL, 0);
550 /* Wait and acknowledge irq */
552 tmp = RREG32(R_000044_GEN_INT_STATUS);
553 WREG32(R_000044_GEN_INT_STATUS, tmp);
556 static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
558 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
559 uint32_t irq_mask = RADEON_SW_INT_TEST |
560 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
561 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
563 /* the interrupt works, but the status bit is permanently asserted */
564 if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
565 if (!rdev->irq.gui_idle_acked)
566 irq_mask |= RADEON_GUI_IDLE_STAT;
570 WREG32(RADEON_GEN_INT_STATUS, irqs);
572 return irqs & irq_mask;
575 int r100_irq_process(struct radeon_device *rdev)
577 uint32_t status, msi_rearm;
578 bool queue_hotplug = false;
580 /* reset gui idle ack. the status bit is broken */
581 rdev->irq.gui_idle_acked = false;
583 status = r100_irq_ack(rdev);
587 if (rdev->shutdown) {
592 if (status & RADEON_SW_INT_TEST) {
593 radeon_fence_process(rdev);
595 /* gui idle interrupt */
596 if (status & RADEON_GUI_IDLE_STAT) {
597 rdev->irq.gui_idle_acked = true;
598 rdev->pm.gui_idle = true;
599 wake_up(&rdev->irq.idle_queue);
601 /* Vertical blank interrupts */
602 if (status & RADEON_CRTC_VBLANK_STAT) {
603 drm_handle_vblank(rdev->ddev, 0);
604 rdev->pm.vblank_sync = true;
605 wake_up(&rdev->irq.vblank_queue);
607 if (status & RADEON_CRTC2_VBLANK_STAT) {
608 drm_handle_vblank(rdev->ddev, 1);
609 rdev->pm.vblank_sync = true;
610 wake_up(&rdev->irq.vblank_queue);
612 if (status & RADEON_FP_DETECT_STAT) {
613 queue_hotplug = true;
616 if (status & RADEON_FP2_DETECT_STAT) {
617 queue_hotplug = true;
620 status = r100_irq_ack(rdev);
622 /* reset gui idle ack. the status bit is broken */
623 rdev->irq.gui_idle_acked = false;
625 queue_work(rdev->wq, &rdev->hotplug_work);
626 if (rdev->msi_enabled) {
627 switch (rdev->family) {
630 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
631 WREG32(RADEON_AIC_CNTL, msi_rearm);
632 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
635 msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
636 WREG32(RADEON_MSI_REARM_EN, msi_rearm);
637 WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
644 u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
647 return RREG32(RADEON_CRTC_CRNT_FRAME);
649 return RREG32(RADEON_CRTC2_CRNT_FRAME);
652 /* Who ever call radeon_fence_emit should call ring_lock and ask
653 * for enough space (today caller are ib schedule and buffer move) */
654 void r100_fence_ring_emit(struct radeon_device *rdev,
655 struct radeon_fence *fence)
657 /* We have to make sure that caches are flushed before
658 * CPU might read something from VRAM. */
659 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
660 radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
661 radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
662 radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
663 /* Wait until IDLE & CLEAN */
664 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
665 radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
666 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
667 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
668 RADEON_HDP_READ_BUFFER_INVALIDATE);
669 radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
670 radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
671 /* Emit fence sequence & fire IRQ */
672 radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
673 radeon_ring_write(rdev, fence->seq);
674 radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
675 radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
678 int r100_wb_init(struct radeon_device *rdev)
682 if (rdev->wb.wb_obj == NULL) {
683 r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
684 RADEON_GEM_DOMAIN_GTT,
687 dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
690 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
691 if (unlikely(r != 0))
693 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
696 dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
697 radeon_bo_unreserve(rdev->wb.wb_obj);
700 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
701 radeon_bo_unreserve(rdev->wb.wb_obj);
703 dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
707 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
708 WREG32(R_00070C_CP_RB_RPTR_ADDR,
709 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
710 WREG32(R_000770_SCRATCH_UMSK, 0xff);
714 void r100_wb_disable(struct radeon_device *rdev)
716 WREG32(R_000770_SCRATCH_UMSK, 0);
719 void r100_wb_fini(struct radeon_device *rdev)
723 r100_wb_disable(rdev);
724 if (rdev->wb.wb_obj) {
725 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
726 if (unlikely(r != 0)) {
727 dev_err(rdev->dev, "(%d) can't finish WB\n", r);
730 radeon_bo_kunmap(rdev->wb.wb_obj);
731 radeon_bo_unpin(rdev->wb.wb_obj);
732 radeon_bo_unreserve(rdev->wb.wb_obj);
733 radeon_bo_unref(&rdev->wb.wb_obj);
735 rdev->wb.wb_obj = NULL;
739 int r100_copy_blit(struct radeon_device *rdev,
743 struct radeon_fence *fence)
746 uint32_t stride_bytes = PAGE_SIZE;
748 uint32_t stride_pixels;
753 /* radeon limited to 16k stride */
754 stride_bytes &= 0x3fff;
755 /* radeon pitch is /64 */
756 pitch = stride_bytes / 64;
757 stride_pixels = stride_bytes / 4;
758 num_loops = DIV_ROUND_UP(num_pages, 8191);
760 /* Ask for enough room for blit + flush + fence */
761 ndw = 64 + (10 * num_loops);
762 r = radeon_ring_lock(rdev, ndw);
764 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
767 while (num_pages > 0) {
768 cur_pages = num_pages;
769 if (cur_pages > 8191) {
772 num_pages -= cur_pages;
774 /* pages are in Y direction - height
775 page width in X direction - width */
776 radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
777 radeon_ring_write(rdev,
778 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
779 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
780 RADEON_GMC_SRC_CLIPPING |
781 RADEON_GMC_DST_CLIPPING |
782 RADEON_GMC_BRUSH_NONE |
783 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
784 RADEON_GMC_SRC_DATATYPE_COLOR |
786 RADEON_DP_SRC_SOURCE_MEMORY |
787 RADEON_GMC_CLR_CMP_CNTL_DIS |
788 RADEON_GMC_WR_MSK_DIS);
789 radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
790 radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
791 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
792 radeon_ring_write(rdev, 0);
793 radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
794 radeon_ring_write(rdev, num_pages);
795 radeon_ring_write(rdev, num_pages);
796 radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
798 radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
799 radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
800 radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
801 radeon_ring_write(rdev,
802 RADEON_WAIT_2D_IDLECLEAN |
803 RADEON_WAIT_HOST_IDLECLEAN |
804 RADEON_WAIT_DMA_GUI_IDLE);
806 r = radeon_fence_emit(rdev, fence);
808 radeon_ring_unlock_commit(rdev);
812 static int r100_cp_wait_for_idle(struct radeon_device *rdev)
817 for (i = 0; i < rdev->usec_timeout; i++) {
818 tmp = RREG32(R_000E40_RBBM_STATUS);
819 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
827 void r100_ring_start(struct radeon_device *rdev)
831 r = radeon_ring_lock(rdev, 2);
835 radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
836 radeon_ring_write(rdev,
837 RADEON_ISYNC_ANY2D_IDLE3D |
838 RADEON_ISYNC_ANY3D_IDLE2D |
839 RADEON_ISYNC_WAIT_IDLEGUI |
840 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
841 radeon_ring_unlock_commit(rdev);
845 /* Load the microcode for the CP */
846 static int r100_cp_init_microcode(struct radeon_device *rdev)
848 struct platform_device *pdev;
849 const char *fw_name = NULL;
854 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
857 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
860 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
861 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
862 (rdev->family == CHIP_RS200)) {
863 DRM_INFO("Loading R100 Microcode\n");
864 fw_name = FIRMWARE_R100;
865 } else if ((rdev->family == CHIP_R200) ||
866 (rdev->family == CHIP_RV250) ||
867 (rdev->family == CHIP_RV280) ||
868 (rdev->family == CHIP_RS300)) {
869 DRM_INFO("Loading R200 Microcode\n");
870 fw_name = FIRMWARE_R200;
871 } else if ((rdev->family == CHIP_R300) ||
872 (rdev->family == CHIP_R350) ||
873 (rdev->family == CHIP_RV350) ||
874 (rdev->family == CHIP_RV380) ||
875 (rdev->family == CHIP_RS400) ||
876 (rdev->family == CHIP_RS480)) {
877 DRM_INFO("Loading R300 Microcode\n");
878 fw_name = FIRMWARE_R300;
879 } else if ((rdev->family == CHIP_R420) ||
880 (rdev->family == CHIP_R423) ||
881 (rdev->family == CHIP_RV410)) {
882 DRM_INFO("Loading R400 Microcode\n");
883 fw_name = FIRMWARE_R420;
884 } else if ((rdev->family == CHIP_RS690) ||
885 (rdev->family == CHIP_RS740)) {
886 DRM_INFO("Loading RS690/RS740 Microcode\n");
887 fw_name = FIRMWARE_RS690;
888 } else if (rdev->family == CHIP_RS600) {
889 DRM_INFO("Loading RS600 Microcode\n");
890 fw_name = FIRMWARE_RS600;
891 } else if ((rdev->family == CHIP_RV515) ||
892 (rdev->family == CHIP_R520) ||
893 (rdev->family == CHIP_RV530) ||
894 (rdev->family == CHIP_R580) ||
895 (rdev->family == CHIP_RV560) ||
896 (rdev->family == CHIP_RV570)) {
897 DRM_INFO("Loading R500 Microcode\n");
898 fw_name = FIRMWARE_R520;
901 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
902 platform_device_unregister(pdev);
904 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
906 } else if (rdev->me_fw->size % 8) {
908 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
909 rdev->me_fw->size, fw_name);
911 release_firmware(rdev->me_fw);
917 static void r100_cp_load_microcode(struct radeon_device *rdev)
919 const __be32 *fw_data;
922 if (r100_gui_wait_for_idle(rdev)) {
923 printk(KERN_WARNING "Failed to wait GUI idle while "
924 "programming pipes. Bad things might happen.\n");
928 size = rdev->me_fw->size / 4;
929 fw_data = (const __be32 *)&rdev->me_fw->data[0];
930 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
931 for (i = 0; i < size; i += 2) {
932 WREG32(RADEON_CP_ME_RAM_DATAH,
933 be32_to_cpup(&fw_data[i]));
934 WREG32(RADEON_CP_ME_RAM_DATAL,
935 be32_to_cpup(&fw_data[i + 1]));
940 int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
945 unsigned pre_write_timer;
946 unsigned pre_write_limit;
947 unsigned indirect2_start;
948 unsigned indirect1_start;
952 if (r100_debugfs_cp_init(rdev)) {
953 DRM_ERROR("Failed to register debugfs file for CP !\n");
956 r = r100_cp_init_microcode(rdev);
958 DRM_ERROR("Failed to load firmware!\n");
963 /* Align ring size */
964 rb_bufsz = drm_order(ring_size / 8);
965 ring_size = (1 << (rb_bufsz + 1)) * 4;
966 r100_cp_load_microcode(rdev);
967 r = radeon_ring_init(rdev, ring_size);
971 /* Each time the cp read 1024 bytes (16 dword/quadword) update
972 * the rptr copy in system ram */
974 /* cp will read 128bytes at a time (4 dwords) */
976 rdev->cp.align_mask = 16 - 1;
977 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
978 pre_write_timer = 64;
979 /* Force CP_RB_WPTR write if written more than one time before the
983 /* Setup the cp cache like this (cache size is 96 dwords) :
987 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
988 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
989 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
990 * Idea being that most of the gpu cmd will be through indirect1 buffer
991 * so it gets the bigger cache.
993 indirect2_start = 80;
994 indirect1_start = 16;
996 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
997 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
998 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
999 REG_SET(RADEON_MAX_FETCH, max_fetch) |
1000 RADEON_RB_NO_UPDATE);
1002 tmp |= RADEON_BUF_SWAP_32BIT;
1004 WREG32(RADEON_CP_RB_CNTL, tmp);
1006 /* Set ring address */
1007 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
1008 WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
1009 /* Force read & write ptr to 0 */
1010 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
1011 WREG32(RADEON_CP_RB_RPTR_WR, 0);
1012 WREG32(RADEON_CP_RB_WPTR, 0);
1013 WREG32(RADEON_CP_RB_CNTL, tmp);
1015 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
1016 rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
1017 /* protect against crazy HW on resume */
1018 rdev->cp.wptr &= rdev->cp.ptr_mask;
1019 /* Set cp mode to bus mastering & enable cp*/
1020 WREG32(RADEON_CP_CSQ_MODE,
1021 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1022 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1024 WREG32(0x744, 0x00004D4D);
1025 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1026 radeon_ring_start(rdev);
1027 r = radeon_ring_test(rdev);
1029 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1032 rdev->cp.ready = true;
1036 void r100_cp_fini(struct radeon_device *rdev)
1038 if (r100_cp_wait_for_idle(rdev)) {
1039 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1042 r100_cp_disable(rdev);
1043 radeon_ring_fini(rdev);
1044 DRM_INFO("radeon: cp finalized\n");
1047 void r100_cp_disable(struct radeon_device *rdev)
1050 rdev->cp.ready = false;
1051 WREG32(RADEON_CP_CSQ_MODE, 0);
1052 WREG32(RADEON_CP_CSQ_CNTL, 0);
1053 if (r100_gui_wait_for_idle(rdev)) {
1054 printk(KERN_WARNING "Failed to wait GUI idle while "
1055 "programming pipes. Bad things might happen.\n");
1059 void r100_cp_commit(struct radeon_device *rdev)
1061 WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
1062 (void)RREG32(RADEON_CP_RB_WPTR);
1069 int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1070 struct radeon_cs_packet *pkt,
1071 const unsigned *auth, unsigned n,
1072 radeon_packet0_check_t check)
1081 /* Check that register fall into register range
1082 * determined by the number of entry (n) in the
1083 * safe register bitmap.
1085 if (pkt->one_reg_wr) {
1086 if ((reg >> 7) > n) {
1090 if (((reg + (pkt->count << 2)) >> 7) > n) {
1094 for (i = 0; i <= pkt->count; i++, idx++) {
1096 m = 1 << ((reg >> 2) & 31);
1098 r = check(p, pkt, idx, reg);
1103 if (pkt->one_reg_wr) {
1104 if (!(auth[j] & m)) {
1114 void r100_cs_dump_packet(struct radeon_cs_parser *p,
1115 struct radeon_cs_packet *pkt)
1117 volatile uint32_t *ib;
1123 for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1124 DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1129 * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1130 * @parser: parser structure holding parsing context.
1131 * @pkt: where to store packet informations
1133 * Assume that chunk_ib_index is properly set. Will return -EINVAL
1134 * if packet is bigger than remaining ib size. or if packets is unknown.
1136 int r100_cs_packet_parse(struct radeon_cs_parser *p,
1137 struct radeon_cs_packet *pkt,
1140 struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1143 if (idx >= ib_chunk->length_dw) {
1144 DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1145 idx, ib_chunk->length_dw);
1148 header = radeon_get_ib_value(p, idx);
1150 pkt->type = CP_PACKET_GET_TYPE(header);
1151 pkt->count = CP_PACKET_GET_COUNT(header);
1152 switch (pkt->type) {
1154 pkt->reg = CP_PACKET0_GET_REG(header);
1155 pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1158 pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1164 DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1167 if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1168 DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1169 pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1176 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1177 * @parser: parser structure holding parsing context.
1179 * Userspace sends a special sequence for VLINE waits.
1180 * PACKET0 - VLINE_START_END + value
1181 * PACKET0 - WAIT_UNTIL +_value
1182 * RELOC (P3) - crtc_id in reloc.
1184 * This function parses this and relocates the VLINE START END
1185 * and WAIT UNTIL packets to the correct crtc.
1186 * It also detects a switched off crtc and nulls out the
1187 * wait in that case.
1189 int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1191 struct drm_mode_object *obj;
1192 struct drm_crtc *crtc;
1193 struct radeon_crtc *radeon_crtc;
1194 struct radeon_cs_packet p3reloc, waitreloc;
1197 uint32_t header, h_idx, reg;
1198 volatile uint32_t *ib;
1202 /* parse the wait until */
1203 r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1207 /* check its a wait until and only 1 count */
1208 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1209 waitreloc.count != 0) {
1210 DRM_ERROR("vline wait had illegal wait until segment\n");
1215 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1216 DRM_ERROR("vline wait had illegal wait until\n");
1221 /* jump over the NOP */
1222 r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1227 p->idx += waitreloc.count + 2;
1228 p->idx += p3reloc.count + 2;
1230 header = radeon_get_ib_value(p, h_idx);
1231 crtc_id = radeon_get_ib_value(p, h_idx + 5);
1232 reg = CP_PACKET0_GET_REG(header);
1233 obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1235 DRM_ERROR("cannot find crtc %d\n", crtc_id);
1239 crtc = obj_to_crtc(obj);
1240 radeon_crtc = to_radeon_crtc(crtc);
1241 crtc_id = radeon_crtc->crtc_id;
1243 if (!crtc->enabled) {
1244 /* if the CRTC isn't enabled - we need to nop out the wait until */
1245 ib[h_idx + 2] = PACKET2(0);
1246 ib[h_idx + 3] = PACKET2(0);
1247 } else if (crtc_id == 1) {
1249 case AVIVO_D1MODE_VLINE_START_END:
1250 header &= ~R300_CP_PACKET0_REG_MASK;
1251 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1253 case RADEON_CRTC_GUI_TRIG_VLINE:
1254 header &= ~R300_CP_PACKET0_REG_MASK;
1255 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1258 DRM_ERROR("unknown crtc reloc\n");
1263 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1270 * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1271 * @parser: parser structure holding parsing context.
1272 * @data: pointer to relocation data
1273 * @offset_start: starting offset
1274 * @offset_mask: offset mask (to align start offset on)
1275 * @reloc: reloc informations
1277 * Check next packet is relocation packet3, do bo validation and compute
1278 * GPU offset using the provided start.
1280 int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1281 struct radeon_cs_reloc **cs_reloc)
1283 struct radeon_cs_chunk *relocs_chunk;
1284 struct radeon_cs_packet p3reloc;
1288 if (p->chunk_relocs_idx == -1) {
1289 DRM_ERROR("No relocation chunk !\n");
1293 relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1294 r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1298 p->idx += p3reloc.count + 2;
1299 if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1300 DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1302 r100_cs_dump_packet(p, &p3reloc);
1305 idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1306 if (idx >= relocs_chunk->length_dw) {
1307 DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1308 idx, relocs_chunk->length_dw);
1309 r100_cs_dump_packet(p, &p3reloc);
1312 /* FIXME: we assume reloc size is 4 dwords */
1313 *cs_reloc = p->relocs_ptr[(idx / 4)];
1317 static int r100_get_vtx_size(uint32_t vtx_fmt)
1321 /* ordered according to bits in spec */
1322 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1324 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1326 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1328 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1330 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1332 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1334 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1336 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1338 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1340 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1342 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1344 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1346 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1348 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1350 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1353 if (vtx_fmt & (0x7 << 15))
1354 vtx_size += (vtx_fmt >> 15) & 0x7;
1355 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1357 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1359 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1361 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1363 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1365 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1370 static int r100_packet0_check(struct radeon_cs_parser *p,
1371 struct radeon_cs_packet *pkt,
1372 unsigned idx, unsigned reg)
1374 struct radeon_cs_reloc *reloc;
1375 struct r100_cs_track *track;
1376 volatile uint32_t *ib;
1384 track = (struct r100_cs_track *)p->track;
1386 idx_value = radeon_get_ib_value(p, idx);
1389 case RADEON_CRTC_GUI_TRIG_VLINE:
1390 r = r100_cs_packet_parse_vline(p);
1392 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1394 r100_cs_dump_packet(p, pkt);
1398 /* FIXME: only allow PACKET3 blit? easier to check for out of
1400 case RADEON_DST_PITCH_OFFSET:
1401 case RADEON_SRC_PITCH_OFFSET:
1402 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1406 case RADEON_RB3D_DEPTHOFFSET:
1407 r = r100_cs_packet_next_reloc(p, &reloc);
1409 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1411 r100_cs_dump_packet(p, pkt);
1414 track->zb.robj = reloc->robj;
1415 track->zb.offset = idx_value;
1416 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1418 case RADEON_RB3D_COLOROFFSET:
1419 r = r100_cs_packet_next_reloc(p, &reloc);
1421 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1423 r100_cs_dump_packet(p, pkt);
1426 track->cb[0].robj = reloc->robj;
1427 track->cb[0].offset = idx_value;
1428 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1430 case RADEON_PP_TXOFFSET_0:
1431 case RADEON_PP_TXOFFSET_1:
1432 case RADEON_PP_TXOFFSET_2:
1433 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1434 r = r100_cs_packet_next_reloc(p, &reloc);
1436 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1438 r100_cs_dump_packet(p, pkt);
1441 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1442 track->textures[i].robj = reloc->robj;
1444 case RADEON_PP_CUBIC_OFFSET_T0_0:
1445 case RADEON_PP_CUBIC_OFFSET_T0_1:
1446 case RADEON_PP_CUBIC_OFFSET_T0_2:
1447 case RADEON_PP_CUBIC_OFFSET_T0_3:
1448 case RADEON_PP_CUBIC_OFFSET_T0_4:
1449 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1450 r = r100_cs_packet_next_reloc(p, &reloc);
1452 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1454 r100_cs_dump_packet(p, pkt);
1457 track->textures[0].cube_info[i].offset = idx_value;
1458 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1459 track->textures[0].cube_info[i].robj = reloc->robj;
1461 case RADEON_PP_CUBIC_OFFSET_T1_0:
1462 case RADEON_PP_CUBIC_OFFSET_T1_1:
1463 case RADEON_PP_CUBIC_OFFSET_T1_2:
1464 case RADEON_PP_CUBIC_OFFSET_T1_3:
1465 case RADEON_PP_CUBIC_OFFSET_T1_4:
1466 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1467 r = r100_cs_packet_next_reloc(p, &reloc);
1469 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1471 r100_cs_dump_packet(p, pkt);
1474 track->textures[1].cube_info[i].offset = idx_value;
1475 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1476 track->textures[1].cube_info[i].robj = reloc->robj;
1478 case RADEON_PP_CUBIC_OFFSET_T2_0:
1479 case RADEON_PP_CUBIC_OFFSET_T2_1:
1480 case RADEON_PP_CUBIC_OFFSET_T2_2:
1481 case RADEON_PP_CUBIC_OFFSET_T2_3:
1482 case RADEON_PP_CUBIC_OFFSET_T2_4:
1483 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1484 r = r100_cs_packet_next_reloc(p, &reloc);
1486 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1488 r100_cs_dump_packet(p, pkt);
1491 track->textures[2].cube_info[i].offset = idx_value;
1492 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1493 track->textures[2].cube_info[i].robj = reloc->robj;
1495 case RADEON_RE_WIDTH_HEIGHT:
1496 track->maxy = ((idx_value >> 16) & 0x7FF);
1498 case RADEON_RB3D_COLORPITCH:
1499 r = r100_cs_packet_next_reloc(p, &reloc);
1501 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1503 r100_cs_dump_packet(p, pkt);
1507 if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1508 tile_flags |= RADEON_COLOR_TILE_ENABLE;
1509 if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1510 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1512 tmp = idx_value & ~(0x7 << 16);
1516 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1518 case RADEON_RB3D_DEPTHPITCH:
1519 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1521 case RADEON_RB3D_CNTL:
1522 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1528 track->cb[0].cpp = 1;
1533 track->cb[0].cpp = 2;
1536 track->cb[0].cpp = 4;
1539 DRM_ERROR("Invalid color buffer format (%d) !\n",
1540 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1543 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1545 case RADEON_RB3D_ZSTENCILCNTL:
1546 switch (idx_value & 0xf) {
1562 case RADEON_RB3D_ZPASS_ADDR:
1563 r = r100_cs_packet_next_reloc(p, &reloc);
1565 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1567 r100_cs_dump_packet(p, pkt);
1570 ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1572 case RADEON_PP_CNTL:
1574 uint32_t temp = idx_value >> 4;
1575 for (i = 0; i < track->num_texture; i++)
1576 track->textures[i].enabled = !!(temp & (1 << i));
1579 case RADEON_SE_VF_CNTL:
1580 track->vap_vf_cntl = idx_value;
1582 case RADEON_SE_VTX_FMT:
1583 track->vtx_size = r100_get_vtx_size(idx_value);
1585 case RADEON_PP_TEX_SIZE_0:
1586 case RADEON_PP_TEX_SIZE_1:
1587 case RADEON_PP_TEX_SIZE_2:
1588 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1589 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1590 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1592 case RADEON_PP_TEX_PITCH_0:
1593 case RADEON_PP_TEX_PITCH_1:
1594 case RADEON_PP_TEX_PITCH_2:
1595 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1596 track->textures[i].pitch = idx_value + 32;
1598 case RADEON_PP_TXFILTER_0:
1599 case RADEON_PP_TXFILTER_1:
1600 case RADEON_PP_TXFILTER_2:
1601 i = (reg - RADEON_PP_TXFILTER_0) / 24;
1602 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1603 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1604 tmp = (idx_value >> 23) & 0x7;
1605 if (tmp == 2 || tmp == 6)
1606 track->textures[i].roundup_w = false;
1607 tmp = (idx_value >> 27) & 0x7;
1608 if (tmp == 2 || tmp == 6)
1609 track->textures[i].roundup_h = false;
1611 case RADEON_PP_TXFORMAT_0:
1612 case RADEON_PP_TXFORMAT_1:
1613 case RADEON_PP_TXFORMAT_2:
1614 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1615 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1616 track->textures[i].use_pitch = 1;
1618 track->textures[i].use_pitch = 0;
1619 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1620 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1622 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1623 track->textures[i].tex_coord_type = 2;
1624 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1625 case RADEON_TXFORMAT_I8:
1626 case RADEON_TXFORMAT_RGB332:
1627 case RADEON_TXFORMAT_Y8:
1628 track->textures[i].cpp = 1;
1629 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1631 case RADEON_TXFORMAT_AI88:
1632 case RADEON_TXFORMAT_ARGB1555:
1633 case RADEON_TXFORMAT_RGB565:
1634 case RADEON_TXFORMAT_ARGB4444:
1635 case RADEON_TXFORMAT_VYUY422:
1636 case RADEON_TXFORMAT_YVYU422:
1637 case RADEON_TXFORMAT_SHADOW16:
1638 case RADEON_TXFORMAT_LDUDV655:
1639 case RADEON_TXFORMAT_DUDV88:
1640 track->textures[i].cpp = 2;
1641 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1643 case RADEON_TXFORMAT_ARGB8888:
1644 case RADEON_TXFORMAT_RGBA8888:
1645 case RADEON_TXFORMAT_SHADOW32:
1646 case RADEON_TXFORMAT_LDUDUV8888:
1647 track->textures[i].cpp = 4;
1648 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1650 case RADEON_TXFORMAT_DXT1:
1651 track->textures[i].cpp = 1;
1652 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1654 case RADEON_TXFORMAT_DXT23:
1655 case RADEON_TXFORMAT_DXT45:
1656 track->textures[i].cpp = 1;
1657 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1660 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1661 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1663 case RADEON_PP_CUBIC_FACES_0:
1664 case RADEON_PP_CUBIC_FACES_1:
1665 case RADEON_PP_CUBIC_FACES_2:
1667 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1668 for (face = 0; face < 4; face++) {
1669 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1670 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1674 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1681 int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1682 struct radeon_cs_packet *pkt,
1683 struct radeon_bo *robj)
1688 value = radeon_get_ib_value(p, idx + 2);
1689 if ((value + 1) > radeon_bo_size(robj)) {
1690 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1691 "(need %u have %lu) !\n",
1693 radeon_bo_size(robj));
1699 static int r100_packet3_check(struct radeon_cs_parser *p,
1700 struct radeon_cs_packet *pkt)
1702 struct radeon_cs_reloc *reloc;
1703 struct r100_cs_track *track;
1705 volatile uint32_t *ib;
1710 track = (struct r100_cs_track *)p->track;
1711 switch (pkt->opcode) {
1712 case PACKET3_3D_LOAD_VBPNTR:
1713 r = r100_packet3_load_vbpntr(p, pkt, idx);
1717 case PACKET3_INDX_BUFFER:
1718 r = r100_cs_packet_next_reloc(p, &reloc);
1720 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1721 r100_cs_dump_packet(p, pkt);
1724 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1725 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1731 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1732 r = r100_cs_packet_next_reloc(p, &reloc);
1734 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1735 r100_cs_dump_packet(p, pkt);
1738 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1739 track->num_arrays = 1;
1740 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1742 track->arrays[0].robj = reloc->robj;
1743 track->arrays[0].esize = track->vtx_size;
1745 track->max_indx = radeon_get_ib_value(p, idx+1);
1747 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1748 track->immd_dwords = pkt->count - 1;
1749 r = r100_cs_track_check(p->rdev, track);
1753 case PACKET3_3D_DRAW_IMMD:
1754 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1755 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1758 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1759 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1760 track->immd_dwords = pkt->count - 1;
1761 r = r100_cs_track_check(p->rdev, track);
1765 /* triggers drawing using in-packet vertex data */
1766 case PACKET3_3D_DRAW_IMMD_2:
1767 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1768 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1771 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1772 track->immd_dwords = pkt->count;
1773 r = r100_cs_track_check(p->rdev, track);
1777 /* triggers drawing using in-packet vertex data */
1778 case PACKET3_3D_DRAW_VBUF_2:
1779 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1780 r = r100_cs_track_check(p->rdev, track);
1784 /* triggers drawing of vertex buffers setup elsewhere */
1785 case PACKET3_3D_DRAW_INDX_2:
1786 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1787 r = r100_cs_track_check(p->rdev, track);
1791 /* triggers drawing using indices to vertex buffer */
1792 case PACKET3_3D_DRAW_VBUF:
1793 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1794 r = r100_cs_track_check(p->rdev, track);
1798 /* triggers drawing of vertex buffers setup elsewhere */
1799 case PACKET3_3D_DRAW_INDX:
1800 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1801 r = r100_cs_track_check(p->rdev, track);
1805 /* triggers drawing using indices to vertex buffer */
1809 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1815 int r100_cs_parse(struct radeon_cs_parser *p)
1817 struct radeon_cs_packet pkt;
1818 struct r100_cs_track *track;
1821 track = kzalloc(sizeof(*track), GFP_KERNEL);
1822 r100_cs_track_clear(p->rdev, track);
1825 r = r100_cs_packet_parse(p, &pkt, p->idx);
1829 p->idx += pkt.count + 2;
1832 if (p->rdev->family >= CHIP_R200)
1833 r = r100_cs_parse_packet0(p, &pkt,
1834 p->rdev->config.r100.reg_safe_bm,
1835 p->rdev->config.r100.reg_safe_bm_size,
1836 &r200_packet0_check);
1838 r = r100_cs_parse_packet0(p, &pkt,
1839 p->rdev->config.r100.reg_safe_bm,
1840 p->rdev->config.r100.reg_safe_bm_size,
1841 &r100_packet0_check);
1846 r = r100_packet3_check(p, &pkt);
1849 DRM_ERROR("Unknown packet type %d !\n",
1856 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1862 * Global GPU functions
1864 void r100_errata(struct radeon_device *rdev)
1866 rdev->pll_errata = 0;
1868 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1869 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1872 if (rdev->family == CHIP_RV100 ||
1873 rdev->family == CHIP_RS100 ||
1874 rdev->family == CHIP_RS200) {
1875 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1879 /* Wait for vertical sync on primary CRTC */
1880 void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1882 uint32_t crtc_gen_cntl, tmp;
1885 crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1886 if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1887 !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1890 /* Clear the CRTC_VBLANK_SAVE bit */
1891 WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1892 for (i = 0; i < rdev->usec_timeout; i++) {
1893 tmp = RREG32(RADEON_CRTC_STATUS);
1894 if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1901 /* Wait for vertical sync on secondary CRTC */
1902 void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1904 uint32_t crtc2_gen_cntl, tmp;
1907 crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1908 if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1909 !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1912 /* Clear the CRTC_VBLANK_SAVE bit */
1913 WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1914 for (i = 0; i < rdev->usec_timeout; i++) {
1915 tmp = RREG32(RADEON_CRTC2_STATUS);
1916 if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1923 int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1928 for (i = 0; i < rdev->usec_timeout; i++) {
1929 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1938 int r100_gui_wait_for_idle(struct radeon_device *rdev)
1943 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1944 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1945 " Bad things might happen.\n");
1947 for (i = 0; i < rdev->usec_timeout; i++) {
1948 tmp = RREG32(RADEON_RBBM_STATUS);
1949 if (!(tmp & RADEON_RBBM_ACTIVE)) {
1957 int r100_mc_wait_for_idle(struct radeon_device *rdev)
1962 for (i = 0; i < rdev->usec_timeout; i++) {
1963 /* read MC_STATUS */
1964 tmp = RREG32(RADEON_MC_STATUS);
1965 if (tmp & RADEON_MC_IDLE) {
1973 void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1975 lockup->last_cp_rptr = cp->rptr;
1976 lockup->last_jiffies = jiffies;
1980 * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
1981 * @rdev: radeon device structure
1982 * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
1983 * @cp: radeon_cp structure holding CP information
1985 * We don't need to initialize the lockup tracking information as we will either
1986 * have CP rptr to a different value of jiffies wrap around which will force
1987 * initialization of the lockup tracking informations.
1989 * A possible false positivie is if we get call after while and last_cp_rptr ==
1990 * the current CP rptr, even if it's unlikely it might happen. To avoid this
1991 * if the elapsed time since last call is bigger than 2 second than we return
1992 * false and update the tracking information. Due to this the caller must call
1993 * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
1994 * the fencing code should be cautious about that.
1996 * Caller should write to the ring to force CP to do something so we don't get
1997 * false positive when CP is just gived nothing to do.
2000 bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
2002 unsigned long cjiffies, elapsed;
2005 if (!time_after(cjiffies, lockup->last_jiffies)) {
2006 /* likely a wrap around */
2007 lockup->last_cp_rptr = cp->rptr;
2008 lockup->last_jiffies = jiffies;
2011 if (cp->rptr != lockup->last_cp_rptr) {
2012 /* CP is still working no lockup */
2013 lockup->last_cp_rptr = cp->rptr;
2014 lockup->last_jiffies = jiffies;
2017 elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2018 if (elapsed >= 3000) {
2019 /* very likely the improbable case where current
2020 * rptr is equal to last recorded, a while ago, rptr
2021 * this is more likely a false positive update tracking
2022 * information which should force us to be recall at
2025 lockup->last_cp_rptr = cp->rptr;
2026 lockup->last_jiffies = jiffies;
2029 if (elapsed >= 1000) {
2030 dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2033 /* give a chance to the GPU ... */
2037 bool r100_gpu_is_lockup(struct radeon_device *rdev)
2042 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2043 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2044 r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
2047 /* force CP activities */
2048 r = radeon_ring_lock(rdev, 2);
2051 radeon_ring_write(rdev, 0x80000000);
2052 radeon_ring_write(rdev, 0x80000000);
2053 radeon_ring_unlock_commit(rdev);
2055 rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2056 return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2059 void r100_bm_disable(struct radeon_device *rdev)
2063 /* disable bus mastering */
2064 tmp = RREG32(R_000030_BUS_CNTL);
2065 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2067 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2069 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2070 tmp = RREG32(RADEON_BUS_CNTL);
2072 pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
2073 pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
2077 int r100_asic_reset(struct radeon_device *rdev)
2079 struct r100_mc_save save;
2082 r100_mc_stop(rdev, &save);
2083 status = RREG32(R_000E40_RBBM_STATUS);
2084 if (!G_000E40_GUI_ACTIVE(status)) {
2087 status = RREG32(R_000E40_RBBM_STATUS);
2088 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2090 WREG32(RADEON_CP_CSQ_CNTL, 0);
2091 tmp = RREG32(RADEON_CP_RB_CNTL);
2092 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2093 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2094 WREG32(RADEON_CP_RB_WPTR, 0);
2095 WREG32(RADEON_CP_RB_CNTL, tmp);
2096 /* save PCI state */
2097 pci_save_state(rdev->pdev);
2098 /* disable bus mastering */
2099 r100_bm_disable(rdev);
2100 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2101 S_0000F0_SOFT_RESET_RE(1) |
2102 S_0000F0_SOFT_RESET_PP(1) |
2103 S_0000F0_SOFT_RESET_RB(1));
2104 RREG32(R_0000F0_RBBM_SOFT_RESET);
2106 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2108 status = RREG32(R_000E40_RBBM_STATUS);
2109 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2111 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2112 RREG32(R_0000F0_RBBM_SOFT_RESET);
2114 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2116 status = RREG32(R_000E40_RBBM_STATUS);
2117 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2118 /* restore PCI & busmastering */
2119 pci_restore_state(rdev->pdev);
2120 r100_enable_bm(rdev);
2121 /* Check if GPU is idle */
2122 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2123 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2124 dev_err(rdev->dev, "failed to reset GPU\n");
2125 rdev->gpu_lockup = true;
2128 r100_mc_resume(rdev, &save);
2129 dev_info(rdev->dev, "GPU reset succeed\n");
2133 void r100_set_common_regs(struct radeon_device *rdev)
2135 struct drm_device *dev = rdev->ddev;
2136 bool force_dac2 = false;
2139 /* set these so they don't interfere with anything */
2140 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2141 WREG32(RADEON_SUBPIC_CNTL, 0);
2142 WREG32(RADEON_VIPH_CONTROL, 0);
2143 WREG32(RADEON_I2C_CNTL_1, 0);
2144 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2145 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2146 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
2148 /* always set up dac2 on rn50 and some rv100 as lots
2149 * of servers seem to wire it up to a VGA port but
2150 * don't report it in the bios connector
2153 switch (dev->pdev->device) {
2162 /* DELL triple head servers */
2163 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2164 ((dev->pdev->subsystem_device == 0x016c) ||
2165 (dev->pdev->subsystem_device == 0x016d) ||
2166 (dev->pdev->subsystem_device == 0x016e) ||
2167 (dev->pdev->subsystem_device == 0x016f) ||
2168 (dev->pdev->subsystem_device == 0x0170) ||
2169 (dev->pdev->subsystem_device == 0x017d) ||
2170 (dev->pdev->subsystem_device == 0x017e) ||
2171 (dev->pdev->subsystem_device == 0x0183) ||
2172 (dev->pdev->subsystem_device == 0x018a) ||
2173 (dev->pdev->subsystem_device == 0x019a)))
2179 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2180 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2181 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2183 /* For CRT on DAC2, don't turn it on if BIOS didn't
2184 enable it, even it's detected.
2187 /* force it to crtc0 */
2188 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2189 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2190 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2192 /* set up the TV DAC */
2193 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2194 RADEON_TV_DAC_STD_MASK |
2195 RADEON_TV_DAC_RDACPD |
2196 RADEON_TV_DAC_GDACPD |
2197 RADEON_TV_DAC_BDACPD |
2198 RADEON_TV_DAC_BGADJ_MASK |
2199 RADEON_TV_DAC_DACADJ_MASK);
2200 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2201 RADEON_TV_DAC_NHOLD |
2202 RADEON_TV_DAC_STD_PS2 |
2205 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2206 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2207 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2210 /* switch PM block to ACPI mode */
2211 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2212 tmp &= ~RADEON_PM_MODE_SEL;
2213 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2220 static void r100_vram_get_type(struct radeon_device *rdev)
2224 rdev->mc.vram_is_ddr = false;
2225 if (rdev->flags & RADEON_IS_IGP)
2226 rdev->mc.vram_is_ddr = true;
2227 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2228 rdev->mc.vram_is_ddr = true;
2229 if ((rdev->family == CHIP_RV100) ||
2230 (rdev->family == CHIP_RS100) ||
2231 (rdev->family == CHIP_RS200)) {
2232 tmp = RREG32(RADEON_MEM_CNTL);
2233 if (tmp & RV100_HALF_MODE) {
2234 rdev->mc.vram_width = 32;
2236 rdev->mc.vram_width = 64;
2238 if (rdev->flags & RADEON_SINGLE_CRTC) {
2239 rdev->mc.vram_width /= 4;
2240 rdev->mc.vram_is_ddr = true;
2242 } else if (rdev->family <= CHIP_RV280) {
2243 tmp = RREG32(RADEON_MEM_CNTL);
2244 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2245 rdev->mc.vram_width = 128;
2247 rdev->mc.vram_width = 64;
2251 rdev->mc.vram_width = 128;
2255 static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2260 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2262 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2263 * that is has the 2nd generation multifunction PCI interface
2265 if (rdev->family == CHIP_RV280 ||
2266 rdev->family >= CHIP_RV350) {
2267 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2268 ~RADEON_HDP_APER_CNTL);
2269 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2270 return aper_size * 2;
2273 /* Older cards have all sorts of funny issues to deal with. First
2274 * check if it's a multifunction card by reading the PCI config
2275 * header type... Limit those to one aperture size
2277 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2279 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2280 DRM_INFO("Limiting VRAM to one aperture\n");
2284 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2285 * have set it up. We don't write this as it's broken on some ASICs but
2286 * we expect the BIOS to have done the right thing (might be too optimistic...)
2288 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2289 return aper_size * 2;
2293 void r100_vram_init_sizes(struct radeon_device *rdev)
2295 u64 config_aper_size;
2297 /* work out accessible VRAM */
2298 rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
2299 rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
2300 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2301 /* FIXME we don't use the second aperture yet when we could use it */
2302 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2303 rdev->mc.visible_vram_size = rdev->mc.aper_size;
2304 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2305 if (rdev->flags & RADEON_IS_IGP) {
2307 /* read NB_TOM to get the amount of ram stolen for the GPU */
2308 tom = RREG32(RADEON_NB_TOM);
2309 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
2310 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2311 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2313 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2314 /* Some production boards of m6 will report 0
2317 if (rdev->mc.real_vram_size == 0) {
2318 rdev->mc.real_vram_size = 8192 * 1024;
2319 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2321 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2322 * Novell bug 204882 + along with lots of ubuntu ones
2324 if (config_aper_size > rdev->mc.real_vram_size)
2325 rdev->mc.mc_vram_size = config_aper_size;
2327 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2331 void r100_vga_set_state(struct radeon_device *rdev, bool state)
2335 temp = RREG32(RADEON_CONFIG_CNTL);
2336 if (state == false) {
2342 WREG32(RADEON_CONFIG_CNTL, temp);
2345 void r100_mc_init(struct radeon_device *rdev)
2349 r100_vram_get_type(rdev);
2350 r100_vram_init_sizes(rdev);
2351 base = rdev->mc.aper_base;
2352 if (rdev->flags & RADEON_IS_IGP)
2353 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2354 radeon_vram_location(rdev, &rdev->mc, base);
2355 rdev->mc.gtt_base_align = 0;
2356 if (!(rdev->flags & RADEON_IS_AGP))
2357 radeon_gtt_location(rdev, &rdev->mc);
2358 radeon_update_bandwidth_info(rdev);
2363 * Indirect registers accessor
2365 void r100_pll_errata_after_index(struct radeon_device *rdev)
2367 if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
2370 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2371 (void)RREG32(RADEON_CRTC_GEN_CNTL);
2374 static void r100_pll_errata_after_data(struct radeon_device *rdev)
2376 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2377 * or the chip could hang on a subsequent access
2379 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2383 /* This function is required to workaround a hardware bug in some (all?)
2384 * revisions of the R300. This workaround should be called after every
2385 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2386 * may not be correct.
2388 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2391 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2392 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2393 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2394 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2395 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2399 uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2403 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2404 r100_pll_errata_after_index(rdev);
2405 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2406 r100_pll_errata_after_data(rdev);
2410 void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2412 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2413 r100_pll_errata_after_index(rdev);
2414 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2415 r100_pll_errata_after_data(rdev);
2418 void r100_set_safe_registers(struct radeon_device *rdev)
2420 if (ASIC_IS_RN50(rdev)) {
2421 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2422 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2423 } else if (rdev->family < CHIP_R200) {
2424 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2425 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2427 r200_set_safe_registers(rdev);
2434 #if defined(CONFIG_DEBUG_FS)
2435 static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2437 struct drm_info_node *node = (struct drm_info_node *) m->private;
2438 struct drm_device *dev = node->minor->dev;
2439 struct radeon_device *rdev = dev->dev_private;
2440 uint32_t reg, value;
2443 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2444 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2445 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2446 for (i = 0; i < 64; i++) {
2447 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2448 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2449 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2450 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2451 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2456 static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2458 struct drm_info_node *node = (struct drm_info_node *) m->private;
2459 struct drm_device *dev = node->minor->dev;
2460 struct radeon_device *rdev = dev->dev_private;
2462 unsigned count, i, j;
2464 radeon_ring_free_size(rdev);
2465 rdp = RREG32(RADEON_CP_RB_RPTR);
2466 wdp = RREG32(RADEON_CP_RB_WPTR);
2467 count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2468 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2469 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2470 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2471 seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2472 seq_printf(m, "%u dwords in ring\n", count);
2473 for (j = 0; j <= count; j++) {
2474 i = (rdp + j) & rdev->cp.ptr_mask;
2475 seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2481 static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2483 struct drm_info_node *node = (struct drm_info_node *) m->private;
2484 struct drm_device *dev = node->minor->dev;
2485 struct radeon_device *rdev = dev->dev_private;
2486 uint32_t csq_stat, csq2_stat, tmp;
2487 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2490 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2491 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2492 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2493 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2494 r_rptr = (csq_stat >> 0) & 0x3ff;
2495 r_wptr = (csq_stat >> 10) & 0x3ff;
2496 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2497 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2498 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2499 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2500 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2501 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2502 seq_printf(m, "Ring rptr %u\n", r_rptr);
2503 seq_printf(m, "Ring wptr %u\n", r_wptr);
2504 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2505 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2506 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2507 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2508 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2509 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2510 seq_printf(m, "Ring fifo:\n");
2511 for (i = 0; i < 256; i++) {
2512 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2513 tmp = RREG32(RADEON_CP_CSQ_DATA);
2514 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2516 seq_printf(m, "Indirect1 fifo:\n");
2517 for (i = 256; i <= 512; i++) {
2518 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2519 tmp = RREG32(RADEON_CP_CSQ_DATA);
2520 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2522 seq_printf(m, "Indirect2 fifo:\n");
2523 for (i = 640; i < ib1_wptr; i++) {
2524 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2525 tmp = RREG32(RADEON_CP_CSQ_DATA);
2526 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2531 static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2533 struct drm_info_node *node = (struct drm_info_node *) m->private;
2534 struct drm_device *dev = node->minor->dev;
2535 struct radeon_device *rdev = dev->dev_private;
2538 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2539 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2540 tmp = RREG32(RADEON_MC_FB_LOCATION);
2541 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2542 tmp = RREG32(RADEON_BUS_CNTL);
2543 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2544 tmp = RREG32(RADEON_MC_AGP_LOCATION);
2545 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2546 tmp = RREG32(RADEON_AGP_BASE);
2547 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2548 tmp = RREG32(RADEON_HOST_PATH_CNTL);
2549 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2550 tmp = RREG32(0x01D0);
2551 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2552 tmp = RREG32(RADEON_AIC_LO_ADDR);
2553 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2554 tmp = RREG32(RADEON_AIC_HI_ADDR);
2555 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2556 tmp = RREG32(0x01E4);
2557 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2561 static struct drm_info_list r100_debugfs_rbbm_list[] = {
2562 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2565 static struct drm_info_list r100_debugfs_cp_list[] = {
2566 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2567 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2570 static struct drm_info_list r100_debugfs_mc_info_list[] = {
2571 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2575 int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2577 #if defined(CONFIG_DEBUG_FS)
2578 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2584 int r100_debugfs_cp_init(struct radeon_device *rdev)
2586 #if defined(CONFIG_DEBUG_FS)
2587 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2593 int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2595 #if defined(CONFIG_DEBUG_FS)
2596 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2602 int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2603 uint32_t tiling_flags, uint32_t pitch,
2604 uint32_t offset, uint32_t obj_size)
2606 int surf_index = reg * 16;
2609 if (rdev->family <= CHIP_RS200) {
2610 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2611 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2612 flags |= RADEON_SURF_TILE_COLOR_BOTH;
2613 if (tiling_flags & RADEON_TILING_MACRO)
2614 flags |= RADEON_SURF_TILE_COLOR_MACRO;
2615 } else if (rdev->family <= CHIP_RV280) {
2616 if (tiling_flags & (RADEON_TILING_MACRO))
2617 flags |= R200_SURF_TILE_COLOR_MACRO;
2618 if (tiling_flags & RADEON_TILING_MICRO)
2619 flags |= R200_SURF_TILE_COLOR_MICRO;
2621 if (tiling_flags & RADEON_TILING_MACRO)
2622 flags |= R300_SURF_TILE_MACRO;
2623 if (tiling_flags & RADEON_TILING_MICRO)
2624 flags |= R300_SURF_TILE_MICRO;
2627 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2628 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2629 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2630 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2632 /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2633 if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2634 if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2635 if (ASIC_IS_RN50(rdev))
2639 /* r100/r200 divide by 16 */
2640 if (rdev->family < CHIP_R300)
2641 flags |= pitch / 16;
2646 DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2647 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2648 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2649 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2653 void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2655 int surf_index = reg * 16;
2656 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2659 void r100_bandwidth_update(struct radeon_device *rdev)
2661 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2662 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2663 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2664 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2665 fixed20_12 memtcas_ff[8] = {
2670 dfixed_init_half(1),
2671 dfixed_init_half(2),
2674 fixed20_12 memtcas_rs480_ff[8] = {
2680 dfixed_init_half(1),
2681 dfixed_init_half(2),
2682 dfixed_init_half(3),
2684 fixed20_12 memtcas2_ff[8] = {
2694 fixed20_12 memtrbs[8] = {
2696 dfixed_init_half(1),
2698 dfixed_init_half(2),
2700 dfixed_init_half(3),
2704 fixed20_12 memtrbs_r4xx[8] = {
2714 fixed20_12 min_mem_eff;
2715 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2716 fixed20_12 cur_latency_mclk, cur_latency_sclk;
2717 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2718 disp_drain_rate2, read_return_rate;
2719 fixed20_12 time_disp1_drop_priority;
2721 int cur_size = 16; /* in octawords */
2722 int critical_point = 0, critical_point2;
2723 /* uint32_t read_return_rate, time_disp1_drop_priority; */
2724 int stop_req, max_stop_req;
2725 struct drm_display_mode *mode1 = NULL;
2726 struct drm_display_mode *mode2 = NULL;
2727 uint32_t pixel_bytes1 = 0;
2728 uint32_t pixel_bytes2 = 0;
2730 radeon_update_display_priority(rdev);
2732 if (rdev->mode_info.crtcs[0]->base.enabled) {
2733 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2734 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2736 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2737 if (rdev->mode_info.crtcs[1]->base.enabled) {
2738 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2739 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2743 min_mem_eff.full = dfixed_const_8(0);
2745 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2746 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2747 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2748 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2749 /* check crtc enables */
2751 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2753 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2754 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2758 * determine is there is enough bw for current mode
2760 sclk_ff = rdev->pm.sclk;
2761 mclk_ff = rdev->pm.mclk;
2763 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
2764 temp_ff.full = dfixed_const(temp);
2765 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2769 peak_disp_bw.full = 0;
2771 temp_ff.full = dfixed_const(1000);
2772 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
2773 pix_clk.full = dfixed_div(pix_clk, temp_ff);
2774 temp_ff.full = dfixed_const(pixel_bytes1);
2775 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2778 temp_ff.full = dfixed_const(1000);
2779 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
2780 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
2781 temp_ff.full = dfixed_const(pixel_bytes2);
2782 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2785 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2786 if (peak_disp_bw.full >= mem_bw.full) {
2787 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2788 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2791 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
2792 temp = RREG32(RADEON_MEM_TIMING_CNTL);
2793 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2794 mem_trcd = ((temp >> 2) & 0x3) + 1;
2795 mem_trp = ((temp & 0x3)) + 1;
2796 mem_tras = ((temp & 0x70) >> 4) + 1;
2797 } else if (rdev->family == CHIP_R300 ||
2798 rdev->family == CHIP_R350) { /* r300, r350 */
2799 mem_trcd = (temp & 0x7) + 1;
2800 mem_trp = ((temp >> 8) & 0x7) + 1;
2801 mem_tras = ((temp >> 11) & 0xf) + 4;
2802 } else if (rdev->family == CHIP_RV350 ||
2803 rdev->family <= CHIP_RV380) {
2805 mem_trcd = (temp & 0x7) + 3;
2806 mem_trp = ((temp >> 8) & 0x7) + 3;
2807 mem_tras = ((temp >> 11) & 0xf) + 6;
2808 } else if (rdev->family == CHIP_R420 ||
2809 rdev->family == CHIP_R423 ||
2810 rdev->family == CHIP_RV410) {
2812 mem_trcd = (temp & 0xf) + 3;
2815 mem_trp = ((temp >> 8) & 0xf) + 3;
2818 mem_tras = ((temp >> 12) & 0x1f) + 6;
2821 } else { /* RV200, R200 */
2822 mem_trcd = (temp & 0x7) + 1;
2823 mem_trp = ((temp >> 8) & 0x7) + 1;
2824 mem_tras = ((temp >> 12) & 0xf) + 4;
2827 trcd_ff.full = dfixed_const(mem_trcd);
2828 trp_ff.full = dfixed_const(mem_trp);
2829 tras_ff.full = dfixed_const(mem_tras);
2831 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2832 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2833 data = (temp & (7 << 20)) >> 20;
2834 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2835 if (rdev->family == CHIP_RS480) /* don't think rs400 */
2836 tcas_ff = memtcas_rs480_ff[data];
2838 tcas_ff = memtcas_ff[data];
2840 tcas_ff = memtcas2_ff[data];
2842 if (rdev->family == CHIP_RS400 ||
2843 rdev->family == CHIP_RS480) {
2844 /* extra cas latency stored in bits 23-25 0-4 clocks */
2845 data = (temp >> 23) & 0x7;
2847 tcas_ff.full += dfixed_const(data);
2850 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2851 /* on the R300, Tcas is included in Trbs.
2853 temp = RREG32(RADEON_MEM_CNTL);
2854 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2856 if (R300_MEM_USE_CD_CH_ONLY & temp) {
2857 temp = RREG32(R300_MC_IND_INDEX);
2858 temp &= ~R300_MC_IND_ADDR_MASK;
2859 temp |= R300_MC_READ_CNTL_CD_mcind;
2860 WREG32(R300_MC_IND_INDEX, temp);
2861 temp = RREG32(R300_MC_IND_DATA);
2862 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2864 temp = RREG32(R300_MC_READ_CNTL_AB);
2865 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2868 temp = RREG32(R300_MC_READ_CNTL_AB);
2869 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2871 if (rdev->family == CHIP_RV410 ||
2872 rdev->family == CHIP_R420 ||
2873 rdev->family == CHIP_R423)
2874 trbs_ff = memtrbs_r4xx[data];
2876 trbs_ff = memtrbs[data];
2877 tcas_ff.full += trbs_ff.full;
2880 sclk_eff_ff.full = sclk_ff.full;
2882 if (rdev->flags & RADEON_IS_AGP) {
2883 fixed20_12 agpmode_ff;
2884 agpmode_ff.full = dfixed_const(radeon_agpmode);
2885 temp_ff.full = dfixed_const_666(16);
2886 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
2888 /* TODO PCIE lanes may affect this - agpmode == 16?? */
2890 if (ASIC_IS_R300(rdev)) {
2891 sclk_delay_ff.full = dfixed_const(250);
2893 if ((rdev->family == CHIP_RV100) ||
2894 rdev->flags & RADEON_IS_IGP) {
2895 if (rdev->mc.vram_is_ddr)
2896 sclk_delay_ff.full = dfixed_const(41);
2898 sclk_delay_ff.full = dfixed_const(33);
2900 if (rdev->mc.vram_width == 128)
2901 sclk_delay_ff.full = dfixed_const(57);
2903 sclk_delay_ff.full = dfixed_const(41);
2907 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
2909 if (rdev->mc.vram_is_ddr) {
2910 if (rdev->mc.vram_width == 32) {
2911 k1.full = dfixed_const(40);
2914 k1.full = dfixed_const(20);
2918 k1.full = dfixed_const(40);
2922 temp_ff.full = dfixed_const(2);
2923 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
2924 temp_ff.full = dfixed_const(c);
2925 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
2926 temp_ff.full = dfixed_const(4);
2927 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
2928 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
2929 mc_latency_mclk.full += k1.full;
2931 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
2932 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
2935 HW cursor time assuming worst case of full size colour cursor.
2937 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2938 temp_ff.full += trcd_ff.full;
2939 if (temp_ff.full < tras_ff.full)
2940 temp_ff.full = tras_ff.full;
2941 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
2943 temp_ff.full = dfixed_const(cur_size);
2944 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
2946 Find the total latency for the display data.
2948 disp_latency_overhead.full = dfixed_const(8);
2949 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
2950 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2951 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2953 if (mc_latency_mclk.full > mc_latency_sclk.full)
2954 disp_latency.full = mc_latency_mclk.full;
2956 disp_latency.full = mc_latency_sclk.full;
2958 /* setup Max GRPH_STOP_REQ default value */
2959 if (ASIC_IS_RV100(rdev))
2960 max_stop_req = 0x5c;
2962 max_stop_req = 0x7c;
2966 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2967 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2969 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2971 if (stop_req > max_stop_req)
2972 stop_req = max_stop_req;
2975 Find the drain rate of the display buffer.
2977 temp_ff.full = dfixed_const((16/pixel_bytes1));
2978 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
2981 Find the critical point of the display buffer.
2983 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
2984 crit_point_ff.full += dfixed_const_half(0);
2986 critical_point = dfixed_trunc(crit_point_ff);
2988 if (rdev->disp_priority == 2) {
2993 The critical point should never be above max_stop_req-4. Setting
2994 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
2996 if (max_stop_req - critical_point < 4)
2999 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3000 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3001 critical_point = 0x10;
3004 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3005 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3006 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3007 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3008 if ((rdev->family == CHIP_R350) &&
3009 (stop_req > 0x15)) {
3012 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3013 temp |= RADEON_GRPH_BUFFER_SIZE;
3014 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3015 RADEON_GRPH_CRITICAL_AT_SOF |
3016 RADEON_GRPH_STOP_CNTL);
3018 Write the result into the register.
3020 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3021 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3024 if ((rdev->family == CHIP_RS400) ||
3025 (rdev->family == CHIP_RS480)) {
3026 /* attempt to program RS400 disp regs correctly ??? */
3027 temp = RREG32(RS400_DISP1_REG_CNTL);
3028 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3029 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3030 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3031 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3032 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3033 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3034 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3035 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3036 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3037 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3038 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3042 DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
3043 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3044 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3049 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3051 if (stop_req > max_stop_req)
3052 stop_req = max_stop_req;
3055 Find the drain rate of the display buffer.
3057 temp_ff.full = dfixed_const((16/pixel_bytes2));
3058 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3060 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3061 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3062 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3063 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3064 if ((rdev->family == CHIP_R350) &&
3065 (stop_req > 0x15)) {
3068 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3069 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3070 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3071 RADEON_GRPH_CRITICAL_AT_SOF |
3072 RADEON_GRPH_STOP_CNTL);
3074 if ((rdev->family == CHIP_RS100) ||
3075 (rdev->family == CHIP_RS200))
3076 critical_point2 = 0;
3078 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
3079 temp_ff.full = dfixed_const(temp);
3080 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3081 if (sclk_ff.full < temp_ff.full)
3082 temp_ff.full = sclk_ff.full;
3084 read_return_rate.full = temp_ff.full;
3087 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
3088 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3090 time_disp1_drop_priority.full = 0;
3092 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
3093 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3094 crit_point_ff.full += dfixed_const_half(0);
3096 critical_point2 = dfixed_trunc(crit_point_ff);
3098 if (rdev->disp_priority == 2) {
3099 critical_point2 = 0;
3102 if (max_stop_req - critical_point2 < 4)
3103 critical_point2 = 0;
3107 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3108 /* some R300 cards have problem with this set to 0 */
3109 critical_point2 = 0x10;
3112 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3113 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3115 if ((rdev->family == CHIP_RS400) ||
3116 (rdev->family == CHIP_RS480)) {
3118 /* attempt to program RS400 disp2 regs correctly ??? */
3119 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3120 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3121 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3122 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3123 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3124 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3125 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3126 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3127 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3128 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3129 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3130 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3132 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3133 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3134 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3135 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3138 DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
3139 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3143 static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3145 DRM_ERROR("pitch %d\n", t->pitch);
3146 DRM_ERROR("use_pitch %d\n", t->use_pitch);
3147 DRM_ERROR("width %d\n", t->width);
3148 DRM_ERROR("width_11 %d\n", t->width_11);
3149 DRM_ERROR("height %d\n", t->height);
3150 DRM_ERROR("height_11 %d\n", t->height_11);
3151 DRM_ERROR("num levels %d\n", t->num_levels);
3152 DRM_ERROR("depth %d\n", t->txdepth);
3153 DRM_ERROR("bpp %d\n", t->cpp);
3154 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
3155 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
3156 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3157 DRM_ERROR("compress format %d\n", t->compress_format);
3160 static int r100_track_compress_size(int compress_format, int w, int h)
3162 int block_width, block_height, block_bytes;
3163 int wblocks, hblocks;
3170 switch (compress_format) {
3171 case R100_TRACK_COMP_DXT1:
3176 case R100_TRACK_COMP_DXT35:
3182 hblocks = (h + block_height - 1) / block_height;
3183 wblocks = (w + block_width - 1) / block_width;
3184 if (wblocks < min_wblocks)
3185 wblocks = min_wblocks;
3186 sz = wblocks * hblocks * block_bytes;
3190 static int r100_cs_track_cube(struct radeon_device *rdev,
3191 struct r100_cs_track *track, unsigned idx)
3193 unsigned face, w, h;
3194 struct radeon_bo *cube_robj;
3196 unsigned compress_format = track->textures[idx].compress_format;
3198 for (face = 0; face < 5; face++) {
3199 cube_robj = track->textures[idx].cube_info[face].robj;
3200 w = track->textures[idx].cube_info[face].width;
3201 h = track->textures[idx].cube_info[face].height;
3203 if (compress_format) {
3204 size = r100_track_compress_size(compress_format, w, h);
3207 size *= track->textures[idx].cpp;
3209 size += track->textures[idx].cube_info[face].offset;
3211 if (size > radeon_bo_size(cube_robj)) {
3212 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
3213 size, radeon_bo_size(cube_robj));
3214 r100_cs_track_texture_print(&track->textures[idx]);
3221 static int r100_cs_track_texture_check(struct radeon_device *rdev,
3222 struct r100_cs_track *track)
3224 struct radeon_bo *robj;
3226 unsigned u, i, w, h, d;
3229 for (u = 0; u < track->num_texture; u++) {
3230 if (!track->textures[u].enabled)
3232 robj = track->textures[u].robj;
3234 DRM_ERROR("No texture bound to unit %u\n", u);
3238 for (i = 0; i <= track->textures[u].num_levels; i++) {
3239 if (track->textures[u].use_pitch) {
3240 if (rdev->family < CHIP_R300)
3241 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3243 w = track->textures[u].pitch / (1 << i);
3245 w = track->textures[u].width;
3246 if (rdev->family >= CHIP_RV515)
3247 w |= track->textures[u].width_11;
3249 if (track->textures[u].roundup_w)
3250 w = roundup_pow_of_two(w);
3252 h = track->textures[u].height;
3253 if (rdev->family >= CHIP_RV515)
3254 h |= track->textures[u].height_11;
3256 if (track->textures[u].roundup_h)
3257 h = roundup_pow_of_two(h);
3258 if (track->textures[u].tex_coord_type == 1) {
3259 d = (1 << track->textures[u].txdepth) / (1 << i);
3265 if (track->textures[u].compress_format) {
3267 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3268 /* compressed textures are block based */
3272 size *= track->textures[u].cpp;
3274 switch (track->textures[u].tex_coord_type) {
3279 if (track->separate_cube) {
3280 ret = r100_cs_track_cube(rdev, track, u);
3287 DRM_ERROR("Invalid texture coordinate type %u for unit "
3288 "%u\n", track->textures[u].tex_coord_type, u);
3291 if (size > radeon_bo_size(robj)) {
3292 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
3293 "%lu\n", u, size, radeon_bo_size(robj));
3294 r100_cs_track_texture_print(&track->textures[u]);
3301 int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3308 for (i = 0; i < track->num_cb; i++) {
3309 if (track->cb[i].robj == NULL) {
3310 if (!(track->zb_cb_clear || track->color_channel_mask ||
3311 track->blend_read_enable)) {
3314 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3317 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3318 size += track->cb[i].offset;
3319 if (size > radeon_bo_size(track->cb[i].robj)) {
3320 DRM_ERROR("[drm] Buffer too small for color buffer %d "
3321 "(need %lu have %lu) !\n", i, size,
3322 radeon_bo_size(track->cb[i].robj));
3323 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3324 i, track->cb[i].pitch, track->cb[i].cpp,
3325 track->cb[i].offset, track->maxy);
3329 if (track->z_enabled) {
3330 if (track->zb.robj == NULL) {
3331 DRM_ERROR("[drm] No buffer for z buffer !\n");
3334 size = track->zb.pitch * track->zb.cpp * track->maxy;
3335 size += track->zb.offset;
3336 if (size > radeon_bo_size(track->zb.robj)) {
3337 DRM_ERROR("[drm] Buffer too small for z buffer "
3338 "(need %lu have %lu) !\n", size,
3339 radeon_bo_size(track->zb.robj));
3340 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3341 track->zb.pitch, track->zb.cpp,
3342 track->zb.offset, track->maxy);
3346 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3347 if (track->vap_vf_cntl & (1 << 14)) {
3348 nverts = track->vap_alt_nverts;
3350 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3352 switch (prim_walk) {
3354 for (i = 0; i < track->num_arrays; i++) {
3355 size = track->arrays[i].esize * track->max_indx * 4;
3356 if (track->arrays[i].robj == NULL) {
3357 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3358 "bound\n", prim_walk, i);
3361 if (size > radeon_bo_size(track->arrays[i].robj)) {
3362 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3363 "need %lu dwords have %lu dwords\n",
3364 prim_walk, i, size >> 2,
3365 radeon_bo_size(track->arrays[i].robj)
3367 DRM_ERROR("Max indices %u\n", track->max_indx);
3373 for (i = 0; i < track->num_arrays; i++) {
3374 size = track->arrays[i].esize * (nverts - 1) * 4;
3375 if (track->arrays[i].robj == NULL) {
3376 DRM_ERROR("(PW %u) Vertex array %u no buffer "
3377 "bound\n", prim_walk, i);
3380 if (size > radeon_bo_size(track->arrays[i].robj)) {
3381 dev_err(rdev->dev, "(PW %u) Vertex array %u "
3382 "need %lu dwords have %lu dwords\n",
3383 prim_walk, i, size >> 2,
3384 radeon_bo_size(track->arrays[i].robj)
3391 size = track->vtx_size * nverts;
3392 if (size != track->immd_dwords) {
3393 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3394 track->immd_dwords, size);
3395 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3396 nverts, track->vtx_size);
3401 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3405 return r100_cs_track_texture_check(rdev, track);
3408 void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3412 if (rdev->family < CHIP_R300) {
3414 if (rdev->family <= CHIP_RS200)
3415 track->num_texture = 3;
3417 track->num_texture = 6;
3419 track->separate_cube = 1;
3422 track->num_texture = 16;
3424 track->separate_cube = 0;
3427 for (i = 0; i < track->num_cb; i++) {
3428 track->cb[i].robj = NULL;
3429 track->cb[i].pitch = 8192;
3430 track->cb[i].cpp = 16;
3431 track->cb[i].offset = 0;
3433 track->z_enabled = true;
3434 track->zb.robj = NULL;
3435 track->zb.pitch = 8192;
3437 track->zb.offset = 0;
3438 track->vtx_size = 0x7F;
3439 track->immd_dwords = 0xFFFFFFFFUL;
3440 track->num_arrays = 11;
3441 track->max_indx = 0x00FFFFFFUL;
3442 for (i = 0; i < track->num_arrays; i++) {
3443 track->arrays[i].robj = NULL;
3444 track->arrays[i].esize = 0x7F;
3446 for (i = 0; i < track->num_texture; i++) {
3447 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3448 track->textures[i].pitch = 16536;
3449 track->textures[i].width = 16536;
3450 track->textures[i].height = 16536;
3451 track->textures[i].width_11 = 1 << 11;
3452 track->textures[i].height_11 = 1 << 11;
3453 track->textures[i].num_levels = 12;
3454 if (rdev->family <= CHIP_RS200) {
3455 track->textures[i].tex_coord_type = 0;
3456 track->textures[i].txdepth = 0;
3458 track->textures[i].txdepth = 16;
3459 track->textures[i].tex_coord_type = 1;
3461 track->textures[i].cpp = 64;
3462 track->textures[i].robj = NULL;
3463 /* CS IB emission code makes sure texture unit are disabled */
3464 track->textures[i].enabled = false;
3465 track->textures[i].roundup_w = true;
3466 track->textures[i].roundup_h = true;
3467 if (track->separate_cube)
3468 for (face = 0; face < 5; face++) {
3469 track->textures[i].cube_info[face].robj = NULL;
3470 track->textures[i].cube_info[face].width = 16536;
3471 track->textures[i].cube_info[face].height = 16536;
3472 track->textures[i].cube_info[face].offset = 0;
3477 int r100_ring_test(struct radeon_device *rdev)
3484 r = radeon_scratch_get(rdev, &scratch);
3486 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3489 WREG32(scratch, 0xCAFEDEAD);
3490 r = radeon_ring_lock(rdev, 2);
3492 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3493 radeon_scratch_free(rdev, scratch);
3496 radeon_ring_write(rdev, PACKET0(scratch, 0));
3497 radeon_ring_write(rdev, 0xDEADBEEF);
3498 radeon_ring_unlock_commit(rdev);
3499 for (i = 0; i < rdev->usec_timeout; i++) {
3500 tmp = RREG32(scratch);
3501 if (tmp == 0xDEADBEEF) {
3506 if (i < rdev->usec_timeout) {
3507 DRM_INFO("ring test succeeded in %d usecs\n", i);
3509 DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
3513 radeon_scratch_free(rdev, scratch);
3517 void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3519 radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
3520 radeon_ring_write(rdev, ib->gpu_addr);
3521 radeon_ring_write(rdev, ib->length_dw);
3524 int r100_ib_test(struct radeon_device *rdev)
3526 struct radeon_ib *ib;
3532 r = radeon_scratch_get(rdev, &scratch);
3534 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3537 WREG32(scratch, 0xCAFEDEAD);
3538 r = radeon_ib_get(rdev, &ib);
3542 ib->ptr[0] = PACKET0(scratch, 0);
3543 ib->ptr[1] = 0xDEADBEEF;
3544 ib->ptr[2] = PACKET2(0);
3545 ib->ptr[3] = PACKET2(0);
3546 ib->ptr[4] = PACKET2(0);
3547 ib->ptr[5] = PACKET2(0);
3548 ib->ptr[6] = PACKET2(0);
3549 ib->ptr[7] = PACKET2(0);
3551 r = radeon_ib_schedule(rdev, ib);
3553 radeon_scratch_free(rdev, scratch);
3554 radeon_ib_free(rdev, &ib);
3557 r = radeon_fence_wait(ib->fence, false);
3561 for (i = 0; i < rdev->usec_timeout; i++) {
3562 tmp = RREG32(scratch);
3563 if (tmp == 0xDEADBEEF) {
3568 if (i < rdev->usec_timeout) {
3569 DRM_INFO("ib test succeeded in %u usecs\n", i);
3571 DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
3575 radeon_scratch_free(rdev, scratch);
3576 radeon_ib_free(rdev, &ib);
3580 void r100_ib_fini(struct radeon_device *rdev)
3582 radeon_ib_pool_fini(rdev);
3585 int r100_ib_init(struct radeon_device *rdev)
3589 r = radeon_ib_pool_init(rdev);
3591 dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
3595 r = r100_ib_test(rdev);
3597 dev_err(rdev->dev, "failled testing IB (%d).\n", r);
3604 void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3606 /* Shutdown CP we shouldn't need to do that but better be safe than
3609 rdev->cp.ready = false;
3610 WREG32(R_000740_CP_CSQ_CNTL, 0);
3612 /* Save few CRTC registers */
3613 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
3614 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3615 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3616 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3617 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3618 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3619 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3622 /* Disable VGA aperture access */
3623 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
3624 /* Disable cursor, overlay, crtc */
3625 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3626 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3627 S_000054_CRTC_DISPLAY_DIS(1));
3628 WREG32(R_000050_CRTC_GEN_CNTL,
3629 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3630 S_000050_CRTC_DISP_REQ_EN_B(1));
3631 WREG32(R_000420_OV0_SCALE_CNTL,
3632 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3633 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3634 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3635 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3636 S_000360_CUR2_LOCK(1));
3637 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3638 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3639 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3640 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3641 WREG32(R_000360_CUR2_OFFSET,
3642 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3646 void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3648 /* Update base address for crtc */
3649 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
3650 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3651 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
3653 /* Restore CRTC registers */
3654 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
3655 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3656 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3657 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3658 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3662 void r100_vga_render_disable(struct radeon_device *rdev)
3666 tmp = RREG8(R_0003C2_GENMO_WT);
3667 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3670 static void r100_debugfs(struct radeon_device *rdev)
3674 r = r100_debugfs_mc_info_init(rdev);
3676 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3679 static void r100_mc_program(struct radeon_device *rdev)
3681 struct r100_mc_save save;
3683 /* Stops all mc clients */
3684 r100_mc_stop(rdev, &save);
3685 if (rdev->flags & RADEON_IS_AGP) {
3686 WREG32(R_00014C_MC_AGP_LOCATION,
3687 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3688 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3689 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3690 if (rdev->family > CHIP_RV200)
3691 WREG32(R_00015C_AGP_BASE_2,
3692 upper_32_bits(rdev->mc.agp_base) & 0xff);
3694 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3695 WREG32(R_000170_AGP_BASE, 0);
3696 if (rdev->family > CHIP_RV200)
3697 WREG32(R_00015C_AGP_BASE_2, 0);
3699 /* Wait for mc idle */
3700 if (r100_mc_wait_for_idle(rdev))
3701 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3702 /* Program MC, should be a 32bits limited address space */
3703 WREG32(R_000148_MC_FB_LOCATION,
3704 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3705 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3706 r100_mc_resume(rdev, &save);
3709 void r100_clock_startup(struct radeon_device *rdev)
3713 if (radeon_dynclks != -1 && radeon_dynclks)
3714 radeon_legacy_set_clock_gating(rdev, 1);
3715 /* We need to force on some of the block */
3716 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3717 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3718 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3719 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3720 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3723 static int r100_startup(struct radeon_device *rdev)
3727 /* set common regs */
3728 r100_set_common_regs(rdev);
3730 r100_mc_program(rdev);
3732 r100_clock_startup(rdev);
3733 /* Initialize GPU configuration (# pipes, ...) */
3734 // r100_gpu_init(rdev);
3735 /* Initialize GART (initialize after TTM so we can allocate
3736 * memory through TTM but finalize after TTM) */
3737 r100_enable_bm(rdev);
3738 if (rdev->flags & RADEON_IS_PCI) {
3739 r = r100_pci_gart_enable(rdev);
3745 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3746 /* 1M ring buffer */
3747 r = r100_cp_init(rdev, 1024 * 1024);
3749 dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3752 r = r100_wb_init(rdev);
3754 dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
3755 r = r100_ib_init(rdev);
3757 dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3763 int r100_resume(struct radeon_device *rdev)
3765 /* Make sur GART are not working */
3766 if (rdev->flags & RADEON_IS_PCI)
3767 r100_pci_gart_disable(rdev);
3768 /* Resume clock before doing reset */
3769 r100_clock_startup(rdev);
3770 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
3771 if (radeon_asic_reset(rdev)) {
3772 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3773 RREG32(R_000E40_RBBM_STATUS),
3774 RREG32(R_0007C0_CP_STAT));
3777 radeon_combios_asic_init(rdev->ddev);
3778 /* Resume clock after posting */
3779 r100_clock_startup(rdev);
3780 /* Initialize surface registers */
3781 radeon_surface_init(rdev);
3782 return r100_startup(rdev);
3785 int r100_suspend(struct radeon_device *rdev)
3787 r100_cp_disable(rdev);
3788 r100_wb_disable(rdev);
3789 r100_irq_disable(rdev);
3790 if (rdev->flags & RADEON_IS_PCI)
3791 r100_pci_gart_disable(rdev);
3795 void r100_fini(struct radeon_device *rdev)
3800 radeon_gem_fini(rdev);
3801 if (rdev->flags & RADEON_IS_PCI)
3802 r100_pci_gart_fini(rdev);
3803 radeon_agp_fini(rdev);
3804 radeon_irq_kms_fini(rdev);
3805 radeon_fence_driver_fini(rdev);
3806 radeon_bo_fini(rdev);
3807 radeon_atombios_fini(rdev);
3812 int r100_init(struct radeon_device *rdev)
3816 /* Register debugfs file specific to this group of asics */
3819 r100_vga_render_disable(rdev);
3820 /* Initialize scratch registers */
3821 radeon_scratch_init(rdev);
3822 /* Initialize surface registers */
3823 radeon_surface_init(rdev);
3824 /* TODO: disable VGA need to use VGA request */
3826 if (!radeon_get_bios(rdev)) {
3827 if (ASIC_IS_AVIVO(rdev))
3830 if (rdev->is_atom_bios) {
3831 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3834 r = radeon_combios_init(rdev);
3838 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
3839 if (radeon_asic_reset(rdev)) {
3841 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3842 RREG32(R_000E40_RBBM_STATUS),
3843 RREG32(R_0007C0_CP_STAT));
3845 /* check if cards are posted or not */
3846 if (radeon_boot_test_post_card(rdev) == false)
3848 /* Set asic errata */
3850 /* Initialize clocks */
3851 radeon_get_clock_info(rdev->ddev);
3852 /* initialize AGP */
3853 if (rdev->flags & RADEON_IS_AGP) {
3854 r = radeon_agp_init(rdev);
3856 radeon_agp_disable(rdev);
3859 /* initialize VRAM */
3862 r = radeon_fence_driver_init(rdev);
3865 r = radeon_irq_kms_init(rdev);
3868 /* Memory manager */
3869 r = radeon_bo_init(rdev);
3872 if (rdev->flags & RADEON_IS_PCI) {
3873 r = r100_pci_gart_init(rdev);
3877 r100_set_safe_registers(rdev);
3878 rdev->accel_working = true;
3879 r = r100_startup(rdev);
3881 /* Somethings want wront with the accel init stop accel */
3882 dev_err(rdev->dev, "Disabling GPU acceleration\n");
3886 radeon_irq_kms_fini(rdev);
3887 if (rdev->flags & RADEON_IS_PCI)
3888 r100_pci_gart_fini(rdev);
3889 rdev->accel_working = false;