2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include "radeon_drm.h"
31 #include "atom-bits.h"
33 /* from radeon_encoder.c */
35 radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
37 extern void radeon_link_encoder_connector(struct drm_device *dev);
39 radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
40 uint32_t supported_device);
42 /* from radeon_connector.c */
44 radeon_add_atom_connector(struct drm_device *dev,
45 uint32_t connector_id,
46 uint32_t supported_device,
48 struct radeon_i2c_bus_rec *i2c_bus,
49 uint32_t igp_lane_info,
50 uint16_t connector_object_id,
51 struct radeon_hpd *hpd,
52 struct radeon_router *router);
54 /* from radeon_legacy_encoder.c */
56 radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
57 uint32_t supported_device);
59 union atom_supported_devices {
60 struct _ATOM_SUPPORTED_DEVICES_INFO info;
61 struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
62 struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
65 static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
68 struct atom_context *ctx = rdev->mode_info.atom_context;
69 ATOM_GPIO_I2C_ASSIGMENT *gpio;
70 struct radeon_i2c_bus_rec i2c;
71 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
72 struct _ATOM_GPIO_I2C_INFO *i2c_info;
73 uint16_t data_offset, size;
76 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
79 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
80 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
82 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
83 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
85 for (i = 0; i < num_indices; i++) {
86 gpio = &i2c_info->asGPIO_Info[i];
88 /* some evergreen boards have bad data for this entry */
89 if (ASIC_IS_DCE4(rdev)) {
91 (gpio->usClkMaskRegisterIndex == 0x1936) &&
92 (gpio->sucI2cId.ucAccess == 0)) {
93 gpio->sucI2cId.ucAccess = 0x97;
94 gpio->ucDataMaskShift = 8;
95 gpio->ucDataEnShift = 8;
96 gpio->ucDataY_Shift = 8;
97 gpio->ucDataA_Shift = 8;
101 if (gpio->sucI2cId.ucAccess == id) {
102 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
103 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
104 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
105 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
106 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
107 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
108 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
109 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
110 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
111 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
112 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
113 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
114 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
115 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
116 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
117 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
119 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
120 i2c.hw_capable = true;
122 i2c.hw_capable = false;
124 if (gpio->sucI2cId.ucAccess == 0xa0)
129 i2c.i2c_id = gpio->sucI2cId.ucAccess;
131 if (i2c.mask_clk_reg)
141 void radeon_atombios_i2c_init(struct radeon_device *rdev)
143 struct atom_context *ctx = rdev->mode_info.atom_context;
144 ATOM_GPIO_I2C_ASSIGMENT *gpio;
145 struct radeon_i2c_bus_rec i2c;
146 int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
147 struct _ATOM_GPIO_I2C_INFO *i2c_info;
148 uint16_t data_offset, size;
152 memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
154 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
155 i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
157 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
158 sizeof(ATOM_GPIO_I2C_ASSIGMENT);
160 for (i = 0; i < num_indices; i++) {
161 gpio = &i2c_info->asGPIO_Info[i];
164 /* some evergreen boards have bad data for this entry */
165 if (ASIC_IS_DCE4(rdev)) {
167 (gpio->usClkMaskRegisterIndex == 0x1936) &&
168 (gpio->sucI2cId.ucAccess == 0)) {
169 gpio->sucI2cId.ucAccess = 0x97;
170 gpio->ucDataMaskShift = 8;
171 gpio->ucDataEnShift = 8;
172 gpio->ucDataY_Shift = 8;
173 gpio->ucDataA_Shift = 8;
177 i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
178 i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
179 i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
180 i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
181 i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
182 i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
183 i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
184 i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
185 i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
186 i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
187 i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
188 i2c.en_data_mask = (1 << gpio->ucDataEnShift);
189 i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
190 i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
191 i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
192 i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
194 if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
195 i2c.hw_capable = true;
197 i2c.hw_capable = false;
199 if (gpio->sucI2cId.ucAccess == 0xa0)
204 i2c.i2c_id = gpio->sucI2cId.ucAccess;
206 if (i2c.mask_clk_reg) {
208 sprintf(stmp, "0x%x", i2c.i2c_id);
209 rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
215 static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
218 struct atom_context *ctx = rdev->mode_info.atom_context;
219 struct radeon_gpio_rec gpio;
220 int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
221 struct _ATOM_GPIO_PIN_LUT *gpio_info;
222 ATOM_GPIO_PIN_ASSIGNMENT *pin;
223 u16 data_offset, size;
226 memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
229 if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
230 gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
232 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
233 sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
235 for (i = 0; i < num_indices; i++) {
236 pin = &gpio_info->asGPIO_Pin[i];
237 if (id == pin->ucGPIO_ID) {
238 gpio.id = pin->ucGPIO_ID;
239 gpio.reg = pin->usGpioPin_AIndex * 4;
240 gpio.mask = (1 << pin->ucGpioPinBitShift);
250 static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
251 struct radeon_gpio_rec *gpio)
253 struct radeon_hpd hpd;
256 memset(&hpd, 0, sizeof(struct radeon_hpd));
258 if (ASIC_IS_DCE4(rdev))
259 reg = EVERGREEN_DC_GPIO_HPD_A;
261 reg = AVIVO_DC_GPIO_HPD_A;
264 if (gpio->reg == reg) {
267 hpd.hpd = RADEON_HPD_1;
270 hpd.hpd = RADEON_HPD_2;
273 hpd.hpd = RADEON_HPD_3;
276 hpd.hpd = RADEON_HPD_4;
279 hpd.hpd = RADEON_HPD_5;
282 hpd.hpd = RADEON_HPD_6;
285 hpd.hpd = RADEON_HPD_NONE;
289 hpd.hpd = RADEON_HPD_NONE;
293 static bool radeon_atom_apply_quirks(struct drm_device *dev,
294 uint32_t supported_device,
296 struct radeon_i2c_bus_rec *i2c_bus,
298 struct radeon_hpd *hpd)
300 struct radeon_device *rdev = dev->dev_private;
302 /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
303 if ((dev->pdev->device == 0x791e) &&
304 (dev->pdev->subsystem_vendor == 0x1043) &&
305 (dev->pdev->subsystem_device == 0x826d)) {
306 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
307 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
308 *connector_type = DRM_MODE_CONNECTOR_DVID;
311 /* Asrock RS600 board lists the DVI port as HDMI */
312 if ((dev->pdev->device == 0x7941) &&
313 (dev->pdev->subsystem_vendor == 0x1849) &&
314 (dev->pdev->subsystem_device == 0x7941)) {
315 if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
316 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
317 *connector_type = DRM_MODE_CONNECTOR_DVID;
320 /* MSI K9A2GM V2/V3 board has no HDMI or DVI */
321 if ((dev->pdev->device == 0x796e) &&
322 (dev->pdev->subsystem_vendor == 0x1462) &&
323 (dev->pdev->subsystem_device == 0x7302)) {
324 if ((supported_device == ATOM_DEVICE_DFP2_SUPPORT) ||
325 (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
329 /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
330 if ((dev->pdev->device == 0x7941) &&
331 (dev->pdev->subsystem_vendor == 0x147b) &&
332 (dev->pdev->subsystem_device == 0x2412)) {
333 if (*connector_type == DRM_MODE_CONNECTOR_DVII)
337 /* Falcon NW laptop lists vga ddc line for LVDS */
338 if ((dev->pdev->device == 0x5653) &&
339 (dev->pdev->subsystem_vendor == 0x1462) &&
340 (dev->pdev->subsystem_device == 0x0291)) {
341 if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
342 i2c_bus->valid = false;
347 /* HIS X1300 is DVI+VGA, not DVI+DVI */
348 if ((dev->pdev->device == 0x7146) &&
349 (dev->pdev->subsystem_vendor == 0x17af) &&
350 (dev->pdev->subsystem_device == 0x2058)) {
351 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
355 /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
356 if ((dev->pdev->device == 0x7142) &&
357 (dev->pdev->subsystem_vendor == 0x1458) &&
358 (dev->pdev->subsystem_device == 0x2134)) {
359 if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
365 if ((dev->pdev->device == 0x71C5) &&
366 (dev->pdev->subsystem_vendor == 0x106b) &&
367 (dev->pdev->subsystem_device == 0x0080)) {
368 if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
369 (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
371 if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
375 /* ASUS HD 3600 XT board lists the DVI port as HDMI */
376 if ((dev->pdev->device == 0x9598) &&
377 (dev->pdev->subsystem_vendor == 0x1043) &&
378 (dev->pdev->subsystem_device == 0x01da)) {
379 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
380 *connector_type = DRM_MODE_CONNECTOR_DVII;
384 /* ASUS HD 3600 board lists the DVI port as HDMI */
385 if ((dev->pdev->device == 0x9598) &&
386 (dev->pdev->subsystem_vendor == 0x1043) &&
387 (dev->pdev->subsystem_device == 0x01e4)) {
388 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
389 *connector_type = DRM_MODE_CONNECTOR_DVII;
393 /* ASUS HD 3450 board lists the DVI port as HDMI */
394 if ((dev->pdev->device == 0x95C5) &&
395 (dev->pdev->subsystem_vendor == 0x1043) &&
396 (dev->pdev->subsystem_device == 0x01e2)) {
397 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
398 *connector_type = DRM_MODE_CONNECTOR_DVII;
402 /* some BIOSes seem to report DAC on HDMI - usually this is a board with
403 * HDMI + VGA reporting as HDMI
405 if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
406 if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
407 *connector_type = DRM_MODE_CONNECTOR_VGA;
412 /* Acer laptop reports DVI-D as DVI-I and hpd pins reversed */
413 if ((dev->pdev->device == 0x95c4) &&
414 (dev->pdev->subsystem_vendor == 0x1025) &&
415 (dev->pdev->subsystem_device == 0x013c)) {
416 struct radeon_gpio_rec gpio;
418 if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
419 (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
420 gpio = radeon_lookup_gpio(rdev, 6);
421 *hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
422 *connector_type = DRM_MODE_CONNECTOR_DVID;
423 } else if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
424 (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
425 gpio = radeon_lookup_gpio(rdev, 7);
426 *hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
430 /* XFX Pine Group device rv730 reports no VGA DDC lines
431 * even though they are wired up to record 0x93
433 if ((dev->pdev->device == 0x9498) &&
434 (dev->pdev->subsystem_vendor == 0x1682) &&
435 (dev->pdev->subsystem_device == 0x2452)) {
436 struct radeon_device *rdev = dev->dev_private;
437 *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
442 const int supported_devices_connector_convert[] = {
443 DRM_MODE_CONNECTOR_Unknown,
444 DRM_MODE_CONNECTOR_VGA,
445 DRM_MODE_CONNECTOR_DVII,
446 DRM_MODE_CONNECTOR_DVID,
447 DRM_MODE_CONNECTOR_DVIA,
448 DRM_MODE_CONNECTOR_SVIDEO,
449 DRM_MODE_CONNECTOR_Composite,
450 DRM_MODE_CONNECTOR_LVDS,
451 DRM_MODE_CONNECTOR_Unknown,
452 DRM_MODE_CONNECTOR_Unknown,
453 DRM_MODE_CONNECTOR_HDMIA,
454 DRM_MODE_CONNECTOR_HDMIB,
455 DRM_MODE_CONNECTOR_Unknown,
456 DRM_MODE_CONNECTOR_Unknown,
457 DRM_MODE_CONNECTOR_9PinDIN,
458 DRM_MODE_CONNECTOR_DisplayPort
461 const uint16_t supported_devices_connector_object_id_convert[] = {
462 CONNECTOR_OBJECT_ID_NONE,
463 CONNECTOR_OBJECT_ID_VGA,
464 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
465 CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
466 CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
467 CONNECTOR_OBJECT_ID_COMPOSITE,
468 CONNECTOR_OBJECT_ID_SVIDEO,
469 CONNECTOR_OBJECT_ID_LVDS,
470 CONNECTOR_OBJECT_ID_9PIN_DIN,
471 CONNECTOR_OBJECT_ID_9PIN_DIN,
472 CONNECTOR_OBJECT_ID_DISPLAYPORT,
473 CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
474 CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
475 CONNECTOR_OBJECT_ID_SVIDEO
478 const int object_connector_convert[] = {
479 DRM_MODE_CONNECTOR_Unknown,
480 DRM_MODE_CONNECTOR_DVII,
481 DRM_MODE_CONNECTOR_DVII,
482 DRM_MODE_CONNECTOR_DVID,
483 DRM_MODE_CONNECTOR_DVID,
484 DRM_MODE_CONNECTOR_VGA,
485 DRM_MODE_CONNECTOR_Composite,
486 DRM_MODE_CONNECTOR_SVIDEO,
487 DRM_MODE_CONNECTOR_Unknown,
488 DRM_MODE_CONNECTOR_Unknown,
489 DRM_MODE_CONNECTOR_9PinDIN,
490 DRM_MODE_CONNECTOR_Unknown,
491 DRM_MODE_CONNECTOR_HDMIA,
492 DRM_MODE_CONNECTOR_HDMIB,
493 DRM_MODE_CONNECTOR_LVDS,
494 DRM_MODE_CONNECTOR_9PinDIN,
495 DRM_MODE_CONNECTOR_Unknown,
496 DRM_MODE_CONNECTOR_Unknown,
497 DRM_MODE_CONNECTOR_Unknown,
498 DRM_MODE_CONNECTOR_DisplayPort,
499 DRM_MODE_CONNECTOR_eDP,
500 DRM_MODE_CONNECTOR_Unknown
503 bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
505 struct radeon_device *rdev = dev->dev_private;
506 struct radeon_mode_info *mode_info = &rdev->mode_info;
507 struct atom_context *ctx = mode_info->atom_context;
508 int index = GetIndexIntoMasterTable(DATA, Object_Header);
509 u16 size, data_offset;
511 ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
512 ATOM_OBJECT_TABLE *router_obj;
513 ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
514 ATOM_OBJECT_HEADER *obj_header;
515 int i, j, k, path_size, device_support;
517 u16 igp_lane_info, conn_id, connector_object_id;
518 struct radeon_i2c_bus_rec ddc_bus;
519 struct radeon_router router;
520 struct radeon_gpio_rec gpio;
521 struct radeon_hpd hpd;
523 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
529 obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
530 path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
531 (ctx->bios + data_offset +
532 le16_to_cpu(obj_header->usDisplayPathTableOffset));
533 con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
534 (ctx->bios + data_offset +
535 le16_to_cpu(obj_header->usConnectorObjectTableOffset));
536 router_obj = (ATOM_OBJECT_TABLE *)
537 (ctx->bios + data_offset +
538 le16_to_cpu(obj_header->usRouterObjectTableOffset));
539 device_support = le16_to_cpu(obj_header->usDeviceSupport);
542 for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
543 uint8_t *addr = (uint8_t *) path_obj->asDispPath;
544 ATOM_DISPLAY_OBJECT_PATH *path;
546 path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
547 path_size += le16_to_cpu(path->usSize);
549 if (device_support & le16_to_cpu(path->usDeviceTag)) {
550 uint8_t con_obj_id, con_obj_num, con_obj_type;
553 (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
556 (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
559 (le16_to_cpu(path->usConnObjectId) &
560 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
562 /* TODO CV support */
563 if (le16_to_cpu(path->usDeviceTag) ==
564 ATOM_DEVICE_CV_SUPPORT)
568 if ((rdev->flags & RADEON_IS_IGP) &&
570 CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
571 uint16_t igp_offset = 0;
572 ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
575 GetIndexIntoMasterTable(DATA,
576 IntegratedSystemInfo);
578 if (atom_parse_data_header(ctx, index, &size, &frev,
579 &crev, &igp_offset)) {
583 (ATOM_INTEGRATED_SYSTEM_INFO_V2
584 *) (ctx->bios + igp_offset);
587 uint32_t slot_config, ct;
589 if (con_obj_num == 1)
598 ct = (slot_config >> 16) & 0xff;
600 object_connector_convert
602 connector_object_id = ct;
604 slot_config & 0xffff;
612 object_connector_convert[con_obj_id];
613 connector_object_id = con_obj_id;
618 object_connector_convert[con_obj_id];
619 connector_object_id = con_obj_id;
622 if (connector_type == DRM_MODE_CONNECTOR_Unknown)
625 router.ddc_valid = false;
626 router.cd_valid = false;
627 for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
628 uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
631 (le16_to_cpu(path->usGraphicObjIds[j]) &
632 OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
634 (le16_to_cpu(path->usGraphicObjIds[j]) &
635 ENUM_ID_MASK) >> ENUM_ID_SHIFT;
637 (le16_to_cpu(path->usGraphicObjIds[j]) &
638 OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
640 if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
641 u16 encoder_obj = le16_to_cpu(path->usGraphicObjIds[j]);
643 radeon_add_atom_encoder(dev,
649 } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
650 for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
651 u16 router_obj_id = le16_to_cpu(router_obj->asObjects[k].usObjectID);
652 if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
653 ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
654 (ctx->bios + data_offset +
655 le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
656 ATOM_I2C_RECORD *i2c_record;
657 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
658 ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
659 ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *cd_path;
660 ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
661 (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
662 (ctx->bios + data_offset +
663 le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
666 router.router_id = router_obj_id;
667 for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
669 if (le16_to_cpu(path->usConnObjectId) ==
670 le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
674 while (record->ucRecordType > 0 &&
675 record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
676 switch (record->ucRecordType) {
677 case ATOM_I2C_RECORD_TYPE:
682 (ATOM_I2C_ID_CONFIG_ACCESS *)
683 &i2c_record->sucI2cId;
685 radeon_lookup_i2c_gpio(rdev,
688 router.i2c_addr = i2c_record->ucI2CAddr >> 1;
690 case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
691 ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
693 router.ddc_valid = true;
694 router.ddc_mux_type = ddc_path->ucMuxType;
695 router.ddc_mux_control_pin = ddc_path->ucMuxControlPin;
696 router.ddc_mux_state = ddc_path->ucMuxState[enum_id];
698 case ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD_TYPE:
699 cd_path = (ATOM_ROUTER_DATA_CLOCK_PATH_SELECT_RECORD *)
701 router.cd_valid = true;
702 router.cd_mux_type = cd_path->ucMuxType;
703 router.cd_mux_control_pin = cd_path->ucMuxControlPin;
704 router.cd_mux_state = cd_path->ucMuxState[enum_id];
707 record = (ATOM_COMMON_RECORD_HEADER *)
708 ((char *)record + record->ucRecordSize);
715 /* look up gpio for ddc, hpd */
716 ddc_bus.valid = false;
717 hpd.hpd = RADEON_HPD_NONE;
718 if ((le16_to_cpu(path->usDeviceTag) &
719 (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
720 for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
721 if (le16_to_cpu(path->usConnObjectId) ==
722 le16_to_cpu(con_obj->asObjects[j].
724 ATOM_COMMON_RECORD_HEADER
726 (ATOM_COMMON_RECORD_HEADER
728 (ctx->bios + data_offset +
729 le16_to_cpu(con_obj->
732 ATOM_I2C_RECORD *i2c_record;
733 ATOM_HPD_INT_RECORD *hpd_record;
734 ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
736 while (record->ucRecordType > 0
739 ATOM_MAX_OBJECT_RECORD_NUMBER) {
740 switch (record->ucRecordType) {
741 case ATOM_I2C_RECORD_TYPE:
746 (ATOM_I2C_ID_CONFIG_ACCESS *)
747 &i2c_record->sucI2cId;
748 ddc_bus = radeon_lookup_i2c_gpio(rdev,
752 case ATOM_HPD_INT_RECORD_TYPE:
754 (ATOM_HPD_INT_RECORD *)
756 gpio = radeon_lookup_gpio(rdev,
757 hpd_record->ucHPDIntGPIOID);
758 hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
759 hpd.plugged_state = hpd_record->ucPlugged_PinState;
763 (ATOM_COMMON_RECORD_HEADER
774 /* needed for aux chan transactions */
775 ddc_bus.hpd = hpd.hpd;
777 conn_id = le16_to_cpu(path->usConnObjectId);
779 if (!radeon_atom_apply_quirks
780 (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
781 &ddc_bus, &conn_id, &hpd))
784 radeon_add_atom_connector(dev,
788 connector_type, &ddc_bus,
797 radeon_link_encoder_connector(dev);
802 static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
806 struct radeon_device *rdev = dev->dev_private;
808 if (rdev->flags & RADEON_IS_IGP) {
809 return supported_devices_connector_object_id_convert
811 } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
812 (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
813 (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
814 struct radeon_mode_info *mode_info = &rdev->mode_info;
815 struct atom_context *ctx = mode_info->atom_context;
816 int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
817 uint16_t size, data_offset;
819 ATOM_XTMDS_INFO *xtmds;
821 if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
822 xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
824 if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
825 if (connector_type == DRM_MODE_CONNECTOR_DVII)
826 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
828 return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
830 if (connector_type == DRM_MODE_CONNECTOR_DVII)
831 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
833 return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
836 return supported_devices_connector_object_id_convert
839 return supported_devices_connector_object_id_convert
844 struct bios_connector {
849 struct radeon_i2c_bus_rec ddc_bus;
850 struct radeon_hpd hpd;
853 bool radeon_get_atom_connector_info_from_supported_devices_table(struct
857 struct radeon_device *rdev = dev->dev_private;
858 struct radeon_mode_info *mode_info = &rdev->mode_info;
859 struct atom_context *ctx = mode_info->atom_context;
860 int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
861 uint16_t size, data_offset;
863 uint16_t device_support;
865 union atom_supported_devices *supported_devices;
866 int i, j, max_device;
867 struct bios_connector *bios_connectors;
868 size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
869 struct radeon_router router;
871 router.ddc_valid = false;
872 router.cd_valid = false;
874 bios_connectors = kzalloc(bc_size, GFP_KERNEL);
875 if (!bios_connectors)
878 if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
880 kfree(bios_connectors);
885 (union atom_supported_devices *)(ctx->bios + data_offset);
887 device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
890 max_device = ATOM_MAX_SUPPORTED_DEVICE;
892 max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
894 for (i = 0; i < max_device; i++) {
895 ATOM_CONNECTOR_INFO_I2C ci =
896 supported_devices->info.asConnInfo[i];
898 bios_connectors[i].valid = false;
900 if (!(device_support & (1 << i))) {
904 if (i == ATOM_DEVICE_CV_INDEX) {
905 DRM_DEBUG_KMS("Skipping Component Video\n");
909 bios_connectors[i].connector_type =
910 supported_devices_connector_convert[ci.sucConnectorInfo.
914 if (bios_connectors[i].connector_type ==
915 DRM_MODE_CONNECTOR_Unknown)
918 dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
920 bios_connectors[i].line_mux =
921 ci.sucI2cId.ucAccess;
923 /* give tv unique connector ids */
924 if (i == ATOM_DEVICE_TV1_INDEX) {
925 bios_connectors[i].ddc_bus.valid = false;
926 bios_connectors[i].line_mux = 50;
927 } else if (i == ATOM_DEVICE_TV2_INDEX) {
928 bios_connectors[i].ddc_bus.valid = false;
929 bios_connectors[i].line_mux = 51;
930 } else if (i == ATOM_DEVICE_CV_INDEX) {
931 bios_connectors[i].ddc_bus.valid = false;
932 bios_connectors[i].line_mux = 52;
934 bios_connectors[i].ddc_bus =
935 radeon_lookup_i2c_gpio(rdev,
936 bios_connectors[i].line_mux);
938 if ((crev > 1) && (frev > 1)) {
939 u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
942 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
945 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
948 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
952 if (i == ATOM_DEVICE_DFP1_INDEX)
953 bios_connectors[i].hpd.hpd = RADEON_HPD_1;
954 else if (i == ATOM_DEVICE_DFP2_INDEX)
955 bios_connectors[i].hpd.hpd = RADEON_HPD_2;
957 bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
960 /* Always set the connector type to VGA for CRT1/CRT2. if they are
961 * shared with a DVI port, we'll pick up the DVI connector when we
962 * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
964 if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
965 bios_connectors[i].connector_type =
966 DRM_MODE_CONNECTOR_VGA;
968 if (!radeon_atom_apply_quirks
969 (dev, (1 << i), &bios_connectors[i].connector_type,
970 &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
971 &bios_connectors[i].hpd))
974 bios_connectors[i].valid = true;
975 bios_connectors[i].devices = (1 << i);
977 if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
978 radeon_add_atom_encoder(dev,
979 radeon_get_encoder_enum(dev,
984 radeon_add_legacy_encoder(dev,
985 radeon_get_encoder_enum(dev,
991 /* combine shared connectors */
992 for (i = 0; i < max_device; i++) {
993 if (bios_connectors[i].valid) {
994 for (j = 0; j < max_device; j++) {
995 if (bios_connectors[j].valid && (i != j)) {
996 if (bios_connectors[i].line_mux ==
997 bios_connectors[j].line_mux) {
998 /* make sure not to combine LVDS */
999 if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1000 bios_connectors[i].line_mux = 53;
1001 bios_connectors[i].ddc_bus.valid = false;
1004 if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
1005 bios_connectors[j].line_mux = 53;
1006 bios_connectors[j].ddc_bus.valid = false;
1009 /* combine analog and digital for DVI-I */
1010 if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1011 (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
1012 ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
1013 (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
1014 bios_connectors[i].devices |=
1015 bios_connectors[j].devices;
1016 bios_connectors[i].connector_type =
1017 DRM_MODE_CONNECTOR_DVII;
1018 if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
1019 bios_connectors[i].hpd =
1020 bios_connectors[j].hpd;
1021 bios_connectors[j].valid = false;
1029 /* add the connectors */
1030 for (i = 0; i < max_device; i++) {
1031 if (bios_connectors[i].valid) {
1032 uint16_t connector_object_id =
1033 atombios_get_connector_object_id(dev,
1034 bios_connectors[i].connector_type,
1035 bios_connectors[i].devices);
1036 radeon_add_atom_connector(dev,
1037 bios_connectors[i].line_mux,
1038 bios_connectors[i].devices,
1041 &bios_connectors[i].ddc_bus,
1043 connector_object_id,
1044 &bios_connectors[i].hpd,
1049 radeon_link_encoder_connector(dev);
1051 kfree(bios_connectors);
1055 union firmware_info {
1056 ATOM_FIRMWARE_INFO info;
1057 ATOM_FIRMWARE_INFO_V1_2 info_12;
1058 ATOM_FIRMWARE_INFO_V1_3 info_13;
1059 ATOM_FIRMWARE_INFO_V1_4 info_14;
1060 ATOM_FIRMWARE_INFO_V2_1 info_21;
1063 bool radeon_atom_get_clock_info(struct drm_device *dev)
1065 struct radeon_device *rdev = dev->dev_private;
1066 struct radeon_mode_info *mode_info = &rdev->mode_info;
1067 int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
1068 union firmware_info *firmware_info;
1070 struct radeon_pll *p1pll = &rdev->clock.p1pll;
1071 struct radeon_pll *p2pll = &rdev->clock.p2pll;
1072 struct radeon_pll *dcpll = &rdev->clock.dcpll;
1073 struct radeon_pll *spll = &rdev->clock.spll;
1074 struct radeon_pll *mpll = &rdev->clock.mpll;
1075 uint16_t data_offset;
1077 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1078 &frev, &crev, &data_offset)) {
1080 (union firmware_info *)(mode_info->atom_context->bios +
1083 p1pll->reference_freq =
1084 le16_to_cpu(firmware_info->info.usReferenceClock);
1085 p1pll->reference_div = 0;
1088 p1pll->pll_out_min =
1089 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
1091 p1pll->pll_out_min =
1092 le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
1093 p1pll->pll_out_max =
1094 le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
1097 p1pll->lcd_pll_out_min =
1098 le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
1099 if (p1pll->lcd_pll_out_min == 0)
1100 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1101 p1pll->lcd_pll_out_max =
1102 le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
1103 if (p1pll->lcd_pll_out_max == 0)
1104 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1106 p1pll->lcd_pll_out_min = p1pll->pll_out_min;
1107 p1pll->lcd_pll_out_max = p1pll->pll_out_max;
1110 if (p1pll->pll_out_min == 0) {
1111 if (ASIC_IS_AVIVO(rdev))
1112 p1pll->pll_out_min = 64800;
1114 p1pll->pll_out_min = 20000;
1115 } else if (p1pll->pll_out_min > 64800) {
1116 /* Limiting the pll output range is a good thing generally as
1117 * it limits the number of possible pll combinations for a given
1118 * frequency presumably to the ones that work best on each card.
1119 * However, certain duallink DVI monitors seem to like
1120 * pll combinations that would be limited by this at least on
1121 * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
1124 p1pll->pll_out_min = 64800;
1128 le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
1130 le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
1135 spll->reference_freq =
1136 le16_to_cpu(firmware_info->info.usReferenceClock);
1137 spll->reference_div = 0;
1140 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
1142 le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
1145 if (spll->pll_out_min == 0) {
1146 if (ASIC_IS_AVIVO(rdev))
1147 spll->pll_out_min = 64800;
1149 spll->pll_out_min = 20000;
1153 le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
1155 le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
1158 mpll->reference_freq =
1159 le16_to_cpu(firmware_info->info.usReferenceClock);
1160 mpll->reference_div = 0;
1163 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
1165 le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
1168 if (mpll->pll_out_min == 0) {
1169 if (ASIC_IS_AVIVO(rdev))
1170 mpll->pll_out_min = 64800;
1172 mpll->pll_out_min = 20000;
1176 le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
1178 le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
1180 rdev->clock.default_sclk =
1181 le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
1182 rdev->clock.default_mclk =
1183 le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
1185 if (ASIC_IS_DCE4(rdev)) {
1186 rdev->clock.default_dispclk =
1187 le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
1188 if (rdev->clock.default_dispclk == 0)
1189 rdev->clock.default_dispclk = 60000; /* 600 Mhz */
1190 rdev->clock.dp_extclk =
1191 le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
1202 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
1203 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
1206 bool radeon_atombios_sideport_present(struct radeon_device *rdev)
1208 struct radeon_mode_info *mode_info = &rdev->mode_info;
1209 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
1210 union igp_info *igp_info;
1214 /* sideport is AMD only */
1215 if (rdev->family == CHIP_RS600)
1218 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1219 &frev, &crev, &data_offset)) {
1220 igp_info = (union igp_info *)(mode_info->atom_context->bios +
1224 if (igp_info->info.ulBootUpMemoryClock)
1228 if (igp_info->info_2.ulBootUpSidePortClock)
1232 DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
1239 bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
1240 struct radeon_encoder_int_tmds *tmds)
1242 struct drm_device *dev = encoder->base.dev;
1243 struct radeon_device *rdev = dev->dev_private;
1244 struct radeon_mode_info *mode_info = &rdev->mode_info;
1245 int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
1246 uint16_t data_offset;
1247 struct _ATOM_TMDS_INFO *tmds_info;
1252 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1253 &frev, &crev, &data_offset)) {
1255 (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
1258 maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
1259 for (i = 0; i < 4; i++) {
1260 tmds->tmds_pll[i].freq =
1261 le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
1262 tmds->tmds_pll[i].value =
1263 tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
1264 tmds->tmds_pll[i].value |=
1265 (tmds_info->asMiscInfo[i].
1266 ucPLL_VCO_Gain & 0x3f) << 6;
1267 tmds->tmds_pll[i].value |=
1268 (tmds_info->asMiscInfo[i].
1269 ucPLL_DutyCycle & 0xf) << 12;
1270 tmds->tmds_pll[i].value |=
1271 (tmds_info->asMiscInfo[i].
1272 ucPLL_VoltageSwing & 0xf) << 16;
1274 DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
1275 tmds->tmds_pll[i].freq,
1276 tmds->tmds_pll[i].value);
1278 if (maxfreq == tmds->tmds_pll[i].freq) {
1279 tmds->tmds_pll[i].freq = 0xffffffff;
1288 bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
1289 struct radeon_atom_ss *ss,
1292 struct radeon_mode_info *mode_info = &rdev->mode_info;
1293 int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
1294 uint16_t data_offset, size;
1295 struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
1299 memset(ss, 0, sizeof(struct radeon_atom_ss));
1300 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1301 &frev, &crev, &data_offset)) {
1303 (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
1305 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1306 sizeof(ATOM_SPREAD_SPECTRUM_ASSIGNMENT);
1308 for (i = 0; i < num_indices; i++) {
1309 if (ss_info->asSS_Info[i].ucSS_Id == id) {
1311 le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
1312 ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
1313 ss->step = ss_info->asSS_Info[i].ucSS_Step;
1314 ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
1315 ss->range = ss_info->asSS_Info[i].ucSS_Range;
1316 ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
1324 union asic_ss_info {
1325 struct _ATOM_ASIC_INTERNAL_SS_INFO info;
1326 struct _ATOM_ASIC_INTERNAL_SS_INFO_V2 info_2;
1327 struct _ATOM_ASIC_INTERNAL_SS_INFO_V3 info_3;
1330 bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
1331 struct radeon_atom_ss *ss,
1334 struct radeon_mode_info *mode_info = &rdev->mode_info;
1335 int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
1336 uint16_t data_offset, size;
1337 union asic_ss_info *ss_info;
1341 memset(ss, 0, sizeof(struct radeon_atom_ss));
1342 if (atom_parse_data_header(mode_info->atom_context, index, &size,
1343 &frev, &crev, &data_offset)) {
1346 (union asic_ss_info *)(mode_info->atom_context->bios + data_offset);
1350 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1351 sizeof(ATOM_ASIC_SS_ASSIGNMENT);
1353 for (i = 0; i < num_indices; i++) {
1354 if ((ss_info->info.asSpreadSpectrum[i].ucClockIndication == id) &&
1355 (clock <= ss_info->info.asSpreadSpectrum[i].ulTargetClockRange)) {
1357 le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1358 ss->type = ss_info->info.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1359 ss->rate = le16_to_cpu(ss_info->info.asSpreadSpectrum[i].usSpreadRateInKhz);
1365 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1366 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V2);
1367 for (i = 0; i < num_indices; i++) {
1368 if ((ss_info->info_2.asSpreadSpectrum[i].ucClockIndication == id) &&
1369 (clock <= ss_info->info_2.asSpreadSpectrum[i].ulTargetClockRange)) {
1371 le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1372 ss->type = ss_info->info_2.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1373 ss->rate = le16_to_cpu(ss_info->info_2.asSpreadSpectrum[i].usSpreadRateIn10Hz);
1379 num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
1380 sizeof(ATOM_ASIC_SS_ASSIGNMENT_V3);
1381 for (i = 0; i < num_indices; i++) {
1382 if ((ss_info->info_3.asSpreadSpectrum[i].ucClockIndication == id) &&
1383 (clock <= ss_info->info_3.asSpreadSpectrum[i].ulTargetClockRange)) {
1385 le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadSpectrumPercentage);
1386 ss->type = ss_info->info_3.asSpreadSpectrum[i].ucSpreadSpectrumMode;
1387 ss->rate = le16_to_cpu(ss_info->info_3.asSpreadSpectrum[i].usSpreadRateIn10Hz);
1393 DRM_ERROR("Unsupported ASIC_InternalSS_Info table: %d %d\n", frev, crev);
1402 struct _ATOM_LVDS_INFO info;
1403 struct _ATOM_LVDS_INFO_V12 info_12;
1406 struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
1410 struct drm_device *dev = encoder->base.dev;
1411 struct radeon_device *rdev = dev->dev_private;
1412 struct radeon_mode_info *mode_info = &rdev->mode_info;
1413 int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
1414 uint16_t data_offset, misc;
1415 union lvds_info *lvds_info;
1417 struct radeon_encoder_atom_dig *lvds = NULL;
1418 int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
1420 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1421 &frev, &crev, &data_offset)) {
1423 (union lvds_info *)(mode_info->atom_context->bios + data_offset);
1425 kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
1430 lvds->native_mode.clock =
1431 le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
1432 lvds->native_mode.hdisplay =
1433 le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
1434 lvds->native_mode.vdisplay =
1435 le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
1436 lvds->native_mode.htotal = lvds->native_mode.hdisplay +
1437 le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
1438 lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
1439 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
1440 lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
1441 le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
1442 lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
1443 le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
1444 lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
1445 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
1446 lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
1447 le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
1448 lvds->panel_pwr_delay =
1449 le16_to_cpu(lvds_info->info.usOffDelayInMs);
1450 lvds->lcd_misc = lvds_info->info.ucLVDS_Misc;
1452 misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
1453 if (misc & ATOM_VSYNC_POLARITY)
1454 lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
1455 if (misc & ATOM_HSYNC_POLARITY)
1456 lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
1457 if (misc & ATOM_COMPOSITESYNC)
1458 lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
1459 if (misc & ATOM_INTERLACE)
1460 lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
1461 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1462 lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
1464 /* set crtc values */
1465 drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
1467 lvds->lcd_ss_id = lvds_info->info.ucSS_Id;
1469 encoder->native_mode = lvds->native_mode;
1471 if (encoder_enum == 2)
1474 lvds->linkb = false;
1480 struct radeon_encoder_primary_dac *
1481 radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
1483 struct drm_device *dev = encoder->base.dev;
1484 struct radeon_device *rdev = dev->dev_private;
1485 struct radeon_mode_info *mode_info = &rdev->mode_info;
1486 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1487 uint16_t data_offset;
1488 struct _COMPASSIONATE_DATA *dac_info;
1491 struct radeon_encoder_primary_dac *p_dac = NULL;
1493 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1494 &frev, &crev, &data_offset)) {
1495 dac_info = (struct _COMPASSIONATE_DATA *)
1496 (mode_info->atom_context->bios + data_offset);
1498 p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
1503 bg = dac_info->ucDAC1_BG_Adjustment;
1504 dac = dac_info->ucDAC1_DAC_Adjustment;
1505 p_dac->ps2_pdac_adj = (bg << 8) | (dac);
1511 bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
1512 struct drm_display_mode *mode)
1514 struct radeon_mode_info *mode_info = &rdev->mode_info;
1515 ATOM_ANALOG_TV_INFO *tv_info;
1516 ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
1517 ATOM_DTD_FORMAT *dtd_timings;
1518 int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1520 u16 data_offset, misc;
1522 if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
1523 &frev, &crev, &data_offset))
1528 tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
1529 if (index >= MAX_SUPPORTED_TV_TIMING)
1532 mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
1533 mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
1534 mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
1535 mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
1536 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
1538 mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
1539 mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
1540 mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
1541 mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
1542 le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
1545 misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
1546 if (misc & ATOM_VSYNC_POLARITY)
1547 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1548 if (misc & ATOM_HSYNC_POLARITY)
1549 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1550 if (misc & ATOM_COMPOSITESYNC)
1551 mode->flags |= DRM_MODE_FLAG_CSYNC;
1552 if (misc & ATOM_INTERLACE)
1553 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1554 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1555 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1557 mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
1560 /* PAL timings appear to have wrong values for totals */
1561 mode->crtc_htotal -= 1;
1562 mode->crtc_vtotal -= 1;
1566 tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
1567 if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
1570 dtd_timings = &tv_info_v1_2->aModeTimings[index];
1571 mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
1572 le16_to_cpu(dtd_timings->usHBlanking_Time);
1573 mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
1574 mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
1575 le16_to_cpu(dtd_timings->usHSyncOffset);
1576 mode->crtc_hsync_end = mode->crtc_hsync_start +
1577 le16_to_cpu(dtd_timings->usHSyncWidth);
1579 mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
1580 le16_to_cpu(dtd_timings->usVBlanking_Time);
1581 mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
1582 mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
1583 le16_to_cpu(dtd_timings->usVSyncOffset);
1584 mode->crtc_vsync_end = mode->crtc_vsync_start +
1585 le16_to_cpu(dtd_timings->usVSyncWidth);
1588 misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
1589 if (misc & ATOM_VSYNC_POLARITY)
1590 mode->flags |= DRM_MODE_FLAG_NVSYNC;
1591 if (misc & ATOM_HSYNC_POLARITY)
1592 mode->flags |= DRM_MODE_FLAG_NHSYNC;
1593 if (misc & ATOM_COMPOSITESYNC)
1594 mode->flags |= DRM_MODE_FLAG_CSYNC;
1595 if (misc & ATOM_INTERLACE)
1596 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1597 if (misc & ATOM_DOUBLE_CLOCK_MODE)
1598 mode->flags |= DRM_MODE_FLAG_DBLSCAN;
1600 mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
1607 radeon_atombios_get_tv_info(struct radeon_device *rdev)
1609 struct radeon_mode_info *mode_info = &rdev->mode_info;
1610 int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
1611 uint16_t data_offset;
1613 struct _ATOM_ANALOG_TV_INFO *tv_info;
1614 enum radeon_tv_std tv_std = TV_STD_NTSC;
1616 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1617 &frev, &crev, &data_offset)) {
1619 tv_info = (struct _ATOM_ANALOG_TV_INFO *)
1620 (mode_info->atom_context->bios + data_offset);
1622 switch (tv_info->ucTV_BootUpDefaultStandard) {
1624 tv_std = TV_STD_NTSC;
1625 DRM_DEBUG_KMS("Default TV standard: NTSC\n");
1628 tv_std = TV_STD_NTSC_J;
1629 DRM_DEBUG_KMS("Default TV standard: NTSC-J\n");
1632 tv_std = TV_STD_PAL;
1633 DRM_DEBUG_KMS("Default TV standard: PAL\n");
1636 tv_std = TV_STD_PAL_M;
1637 DRM_DEBUG_KMS("Default TV standard: PAL-M\n");
1640 tv_std = TV_STD_PAL_N;
1641 DRM_DEBUG_KMS("Default TV standard: PAL-N\n");
1644 tv_std = TV_STD_PAL_CN;
1645 DRM_DEBUG_KMS("Default TV standard: PAL-CN\n");
1648 tv_std = TV_STD_PAL_60;
1649 DRM_DEBUG_KMS("Default TV standard: PAL-60\n");
1652 tv_std = TV_STD_SECAM;
1653 DRM_DEBUG_KMS("Default TV standard: SECAM\n");
1656 tv_std = TV_STD_NTSC;
1657 DRM_DEBUG_KMS("Unknown TV standard; defaulting to NTSC\n");
1664 struct radeon_encoder_tv_dac *
1665 radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
1667 struct drm_device *dev = encoder->base.dev;
1668 struct radeon_device *rdev = dev->dev_private;
1669 struct radeon_mode_info *mode_info = &rdev->mode_info;
1670 int index = GetIndexIntoMasterTable(DATA, CompassionateData);
1671 uint16_t data_offset;
1672 struct _COMPASSIONATE_DATA *dac_info;
1675 struct radeon_encoder_tv_dac *tv_dac = NULL;
1677 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1678 &frev, &crev, &data_offset)) {
1680 dac_info = (struct _COMPASSIONATE_DATA *)
1681 (mode_info->atom_context->bios + data_offset);
1683 tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
1688 bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
1689 dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
1690 tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
1692 bg = dac_info->ucDAC2_PAL_BG_Adjustment;
1693 dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
1694 tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
1696 bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
1697 dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
1698 tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
1700 tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
1705 static const char *thermal_controller_names[] = {
1716 static const char *pp_lib_thermal_controller_names[] = {
1729 "adt7473 with internal",
1734 struct _ATOM_POWERPLAY_INFO info;
1735 struct _ATOM_POWERPLAY_INFO_V2 info_2;
1736 struct _ATOM_POWERPLAY_INFO_V3 info_3;
1737 struct _ATOM_PPLIB_POWERPLAYTABLE info_4;
1740 void radeon_atombios_get_power_modes(struct radeon_device *rdev)
1742 struct radeon_mode_info *mode_info = &rdev->mode_info;
1743 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
1746 u32 misc, misc2 = 0, sclk, mclk;
1747 union power_info *power_info;
1748 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
1749 struct _ATOM_PPLIB_STATE *power_state;
1750 int num_modes = 0, i, j;
1751 int state_index = 0, mode_index = 0;
1752 struct radeon_i2c_bus_rec i2c_bus;
1754 rdev->pm.default_power_state_index = -1;
1756 if (atom_parse_data_header(mode_info->atom_context, index, NULL,
1757 &frev, &crev, &data_offset)) {
1758 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
1760 /* add the i2c bus for thermal/fan chip */
1761 if (power_info->info.ucOverdriveThermalController > 0) {
1762 DRM_INFO("Possible %s thermal controller at 0x%02x\n",
1763 thermal_controller_names[power_info->info.ucOverdriveThermalController],
1764 power_info->info.ucOverdriveControllerAddress >> 1);
1765 i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
1766 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
1767 if (rdev->pm.i2c_bus) {
1768 struct i2c_board_info info = { };
1769 const char *name = thermal_controller_names[power_info->info.
1770 ucOverdriveThermalController];
1771 info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
1772 strlcpy(info.type, name, sizeof(info.type));
1773 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
1776 num_modes = power_info->info.ucNumOfPowerModeEntries;
1777 if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
1778 num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
1779 /* last mode is usually default, array is low to high */
1780 for (i = 0; i < num_modes; i++) {
1781 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
1784 rdev->pm.power_state[state_index].num_clock_modes = 1;
1785 rdev->pm.power_state[state_index].clock_info[0].mclk =
1786 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
1787 rdev->pm.power_state[state_index].clock_info[0].sclk =
1788 le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
1789 /* skip invalid modes */
1790 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
1791 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
1793 rdev->pm.power_state[state_index].pcie_lanes =
1794 power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
1795 misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
1796 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
1797 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
1798 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1800 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
1801 radeon_lookup_gpio(rdev,
1802 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
1803 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
1804 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1807 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1809 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
1810 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1812 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
1813 power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
1815 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1816 rdev->pm.power_state[state_index].misc = misc;
1817 /* order matters! */
1818 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1819 rdev->pm.power_state[state_index].type =
1820 POWER_STATE_TYPE_POWERSAVE;
1821 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1822 rdev->pm.power_state[state_index].type =
1823 POWER_STATE_TYPE_BATTERY;
1824 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1825 rdev->pm.power_state[state_index].type =
1826 POWER_STATE_TYPE_BATTERY;
1827 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1828 rdev->pm.power_state[state_index].type =
1829 POWER_STATE_TYPE_BALANCED;
1830 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1831 rdev->pm.power_state[state_index].type =
1832 POWER_STATE_TYPE_PERFORMANCE;
1833 rdev->pm.power_state[state_index].flags &=
1834 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1836 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
1837 rdev->pm.power_state[state_index].type =
1838 POWER_STATE_TYPE_DEFAULT;
1839 rdev->pm.default_power_state_index = state_index;
1840 rdev->pm.power_state[state_index].default_clock_mode =
1841 &rdev->pm.power_state[state_index].clock_info[0];
1842 rdev->pm.power_state[state_index].flags &=
1843 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1844 } else if (state_index == 0) {
1845 rdev->pm.power_state[state_index].clock_info[0].flags |=
1846 RADEON_PM_MODE_NO_DISPLAY;
1851 rdev->pm.power_state[state_index].num_clock_modes = 1;
1852 rdev->pm.power_state[state_index].clock_info[0].mclk =
1853 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
1854 rdev->pm.power_state[state_index].clock_info[0].sclk =
1855 le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
1856 /* skip invalid modes */
1857 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
1858 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
1860 rdev->pm.power_state[state_index].pcie_lanes =
1861 power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
1862 misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
1863 misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
1864 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
1865 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
1866 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1868 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
1869 radeon_lookup_gpio(rdev,
1870 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
1871 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
1872 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1875 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1877 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
1878 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1880 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
1881 power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
1883 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1884 rdev->pm.power_state[state_index].misc = misc;
1885 rdev->pm.power_state[state_index].misc2 = misc2;
1886 /* order matters! */
1887 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1888 rdev->pm.power_state[state_index].type =
1889 POWER_STATE_TYPE_POWERSAVE;
1890 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1891 rdev->pm.power_state[state_index].type =
1892 POWER_STATE_TYPE_BATTERY;
1893 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1894 rdev->pm.power_state[state_index].type =
1895 POWER_STATE_TYPE_BATTERY;
1896 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1897 rdev->pm.power_state[state_index].type =
1898 POWER_STATE_TYPE_BALANCED;
1899 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1900 rdev->pm.power_state[state_index].type =
1901 POWER_STATE_TYPE_PERFORMANCE;
1902 rdev->pm.power_state[state_index].flags &=
1903 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1905 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
1906 rdev->pm.power_state[state_index].type =
1907 POWER_STATE_TYPE_BALANCED;
1908 if (misc2 & ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT)
1909 rdev->pm.power_state[state_index].flags &=
1910 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1911 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
1912 rdev->pm.power_state[state_index].type =
1913 POWER_STATE_TYPE_DEFAULT;
1914 rdev->pm.default_power_state_index = state_index;
1915 rdev->pm.power_state[state_index].default_clock_mode =
1916 &rdev->pm.power_state[state_index].clock_info[0];
1917 rdev->pm.power_state[state_index].flags &=
1918 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1919 } else if (state_index == 0) {
1920 rdev->pm.power_state[state_index].clock_info[0].flags |=
1921 RADEON_PM_MODE_NO_DISPLAY;
1926 rdev->pm.power_state[state_index].num_clock_modes = 1;
1927 rdev->pm.power_state[state_index].clock_info[0].mclk =
1928 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
1929 rdev->pm.power_state[state_index].clock_info[0].sclk =
1930 le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
1931 /* skip invalid modes */
1932 if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
1933 (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
1935 rdev->pm.power_state[state_index].pcie_lanes =
1936 power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
1937 misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
1938 misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
1939 if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
1940 (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
1941 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1943 rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
1944 radeon_lookup_gpio(rdev,
1945 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
1946 if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
1947 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1950 rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
1952 } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
1953 rdev->pm.power_state[state_index].clock_info[0].voltage.type =
1955 rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
1956 power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
1957 if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
1958 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
1960 rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
1961 power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
1964 rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1965 rdev->pm.power_state[state_index].misc = misc;
1966 rdev->pm.power_state[state_index].misc2 = misc2;
1967 /* order matters! */
1968 if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
1969 rdev->pm.power_state[state_index].type =
1970 POWER_STATE_TYPE_POWERSAVE;
1971 if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
1972 rdev->pm.power_state[state_index].type =
1973 POWER_STATE_TYPE_BATTERY;
1974 if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
1975 rdev->pm.power_state[state_index].type =
1976 POWER_STATE_TYPE_BATTERY;
1977 if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
1978 rdev->pm.power_state[state_index].type =
1979 POWER_STATE_TYPE_BALANCED;
1980 if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
1981 rdev->pm.power_state[state_index].type =
1982 POWER_STATE_TYPE_PERFORMANCE;
1983 rdev->pm.power_state[state_index].flags &=
1984 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
1986 if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
1987 rdev->pm.power_state[state_index].type =
1988 POWER_STATE_TYPE_BALANCED;
1989 if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
1990 rdev->pm.power_state[state_index].type =
1991 POWER_STATE_TYPE_DEFAULT;
1992 rdev->pm.default_power_state_index = state_index;
1993 rdev->pm.power_state[state_index].default_clock_mode =
1994 &rdev->pm.power_state[state_index].clock_info[0];
1995 } else if (state_index == 0) {
1996 rdev->pm.power_state[state_index].clock_info[0].flags |=
1997 RADEON_PM_MODE_NO_DISPLAY;
2003 /* last mode is usually default */
2004 if (rdev->pm.default_power_state_index == -1) {
2005 rdev->pm.power_state[state_index - 1].type =
2006 POWER_STATE_TYPE_DEFAULT;
2007 rdev->pm.default_power_state_index = state_index - 1;
2008 rdev->pm.power_state[state_index - 1].default_clock_mode =
2009 &rdev->pm.power_state[state_index - 1].clock_info[0];
2010 rdev->pm.power_state[state_index].flags &=
2011 ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2012 rdev->pm.power_state[state_index].misc = 0;
2013 rdev->pm.power_state[state_index].misc2 = 0;
2016 int fw_index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
2017 uint8_t fw_frev, fw_crev;
2018 uint16_t fw_data_offset, vddc = 0;
2019 union firmware_info *firmware_info;
2020 ATOM_PPLIB_THERMALCONTROLLER *controller = &power_info->info_4.sThermalController;
2022 if (atom_parse_data_header(mode_info->atom_context, fw_index, NULL,
2023 &fw_frev, &fw_crev, &fw_data_offset)) {
2025 (union firmware_info *)(mode_info->atom_context->bios +
2027 vddc = firmware_info->info_14.usBootUpVDDCVoltage;
2030 /* add the i2c bus for thermal/fan chip */
2031 if (controller->ucType > 0) {
2032 if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
2033 DRM_INFO("Internal thermal controller %s fan control\n",
2034 (controller->ucFanParameters &
2035 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2036 rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
2037 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
2038 DRM_INFO("Internal thermal controller %s fan control\n",
2039 (controller->ucFanParameters &
2040 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2041 rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
2042 } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
2043 DRM_INFO("Internal thermal controller %s fan control\n",
2044 (controller->ucFanParameters &
2045 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2046 rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
2047 } else if ((controller->ucType ==
2048 ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
2049 (controller->ucType ==
2050 ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL)) {
2051 DRM_INFO("Special thermal controller config\n");
2053 DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
2054 pp_lib_thermal_controller_names[controller->ucType],
2055 controller->ucI2cAddress >> 1,
2056 (controller->ucFanParameters &
2057 ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
2058 i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
2059 rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
2060 if (rdev->pm.i2c_bus) {
2061 struct i2c_board_info info = { };
2062 const char *name = pp_lib_thermal_controller_names[controller->ucType];
2063 info.addr = controller->ucI2cAddress >> 1;
2064 strlcpy(info.type, name, sizeof(info.type));
2065 i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
2070 /* first mode is usually default, followed by low to high */
2071 for (i = 0; i < power_info->info_4.ucNumStates; i++) {
2073 power_state = (struct _ATOM_PPLIB_STATE *)
2074 (mode_info->atom_context->bios +
2076 le16_to_cpu(power_info->info_4.usStateArrayOffset) +
2077 i * power_info->info_4.ucStateEntrySize);
2078 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
2079 (mode_info->atom_context->bios +
2081 le16_to_cpu(power_info->info_4.usNonClockInfoArrayOffset) +
2082 (power_state->ucNonClockStateIndex *
2083 power_info->info_4.ucNonClockSize));
2084 for (j = 0; j < (power_info->info_4.ucStateEntrySize - 1); j++) {
2085 if (rdev->flags & RADEON_IS_IGP) {
2086 struct _ATOM_PPLIB_RS780_CLOCK_INFO *clock_info =
2087 (struct _ATOM_PPLIB_RS780_CLOCK_INFO *)
2088 (mode_info->atom_context->bios +
2090 le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
2091 (power_state->ucClockStateIndices[j] *
2092 power_info->info_4.ucClockInfoSize));
2093 sclk = le16_to_cpu(clock_info->usLowEngineClockLow);
2094 sclk |= clock_info->ucLowEngineClockHigh << 16;
2095 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2096 /* skip invalid modes */
2097 if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
2099 /* voltage works differently on IGPs */
2101 } else if (ASIC_IS_DCE4(rdev)) {
2102 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *clock_info =
2103 (struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *)
2104 (mode_info->atom_context->bios +
2106 le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
2107 (power_state->ucClockStateIndices[j] *
2108 power_info->info_4.ucClockInfoSize));
2109 sclk = le16_to_cpu(clock_info->usEngineClockLow);
2110 sclk |= clock_info->ucEngineClockHigh << 16;
2111 mclk = le16_to_cpu(clock_info->usMemoryClockLow);
2112 mclk |= clock_info->ucMemoryClockHigh << 16;
2113 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2114 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2115 /* skip invalid modes */
2116 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2117 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2119 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2121 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2126 struct _ATOM_PPLIB_R600_CLOCK_INFO *clock_info =
2127 (struct _ATOM_PPLIB_R600_CLOCK_INFO *)
2128 (mode_info->atom_context->bios +
2130 le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
2131 (power_state->ucClockStateIndices[j] *
2132 power_info->info_4.ucClockInfoSize));
2133 sclk = le16_to_cpu(clock_info->usEngineClockLow);
2134 sclk |= clock_info->ucEngineClockHigh << 16;
2135 mclk = le16_to_cpu(clock_info->usMemoryClockLow);
2136 mclk |= clock_info->ucMemoryClockHigh << 16;
2137 rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
2138 rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
2139 /* skip invalid modes */
2140 if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
2141 (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
2143 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
2145 rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
2150 rdev->pm.power_state[state_index].num_clock_modes = mode_index;
2152 misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
2153 misc2 = le16_to_cpu(non_clock_info->usClassification);
2154 rdev->pm.power_state[state_index].misc = misc;
2155 rdev->pm.power_state[state_index].misc2 = misc2;
2156 rdev->pm.power_state[state_index].pcie_lanes =
2157 ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
2158 ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
2159 switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
2160 case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
2161 rdev->pm.power_state[state_index].type =
2162 POWER_STATE_TYPE_BATTERY;
2164 case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
2165 rdev->pm.power_state[state_index].type =
2166 POWER_STATE_TYPE_BALANCED;
2168 case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
2169 rdev->pm.power_state[state_index].type =
2170 POWER_STATE_TYPE_PERFORMANCE;
2172 case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
2173 if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2174 rdev->pm.power_state[state_index].type =
2175 POWER_STATE_TYPE_PERFORMANCE;
2178 rdev->pm.power_state[state_index].flags = 0;
2179 if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
2180 rdev->pm.power_state[state_index].flags |=
2181 RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
2182 if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
2183 rdev->pm.power_state[state_index].type =
2184 POWER_STATE_TYPE_DEFAULT;
2185 rdev->pm.default_power_state_index = state_index;
2186 rdev->pm.power_state[state_index].default_clock_mode =
2187 &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
2188 /* patch the table values with the default slck/mclk from firmware info */
2189 for (j = 0; j < mode_index; j++) {
2190 rdev->pm.power_state[state_index].clock_info[j].mclk =
2191 rdev->clock.default_mclk;
2192 rdev->pm.power_state[state_index].clock_info[j].sclk =
2193 rdev->clock.default_sclk;
2195 rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
2202 /* if multiple clock modes, mark the lowest as no display */
2203 for (i = 0; i < state_index; i++) {
2204 if (rdev->pm.power_state[i].num_clock_modes > 1)
2205 rdev->pm.power_state[i].clock_info[0].flags |=
2206 RADEON_PM_MODE_NO_DISPLAY;
2208 /* first mode is usually default */
2209 if (rdev->pm.default_power_state_index == -1) {
2210 rdev->pm.power_state[0].type =
2211 POWER_STATE_TYPE_DEFAULT;
2212 rdev->pm.default_power_state_index = 0;
2213 rdev->pm.power_state[0].default_clock_mode =
2214 &rdev->pm.power_state[0].clock_info[0];
2218 /* add the default mode */
2219 rdev->pm.power_state[state_index].type =
2220 POWER_STATE_TYPE_DEFAULT;
2221 rdev->pm.power_state[state_index].num_clock_modes = 1;
2222 rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
2223 rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
2224 rdev->pm.power_state[state_index].default_clock_mode =
2225 &rdev->pm.power_state[state_index].clock_info[0];
2226 rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
2227 rdev->pm.power_state[state_index].pcie_lanes = 16;
2228 rdev->pm.default_power_state_index = state_index;
2229 rdev->pm.power_state[state_index].flags = 0;
2233 rdev->pm.num_power_states = state_index;
2235 rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
2236 rdev->pm.current_clock_mode_index = 0;
2237 rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
2240 void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
2242 DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
2243 int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
2245 args.ucEnable = enable;
2247 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2250 uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
2252 GET_ENGINE_CLOCK_PS_ALLOCATION args;
2253 int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
2255 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2256 return args.ulReturnEngineClock;
2259 uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
2261 GET_MEMORY_CLOCK_PS_ALLOCATION args;
2262 int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
2264 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2265 return args.ulReturnMemoryClock;
2268 void radeon_atom_set_engine_clock(struct radeon_device *rdev,
2271 SET_ENGINE_CLOCK_PS_ALLOCATION args;
2272 int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
2274 args.ulTargetEngineClock = eng_clock; /* 10 khz */
2276 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2279 void radeon_atom_set_memory_clock(struct radeon_device *rdev,
2282 SET_MEMORY_CLOCK_PS_ALLOCATION args;
2283 int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
2285 if (rdev->flags & RADEON_IS_IGP)
2288 args.ulTargetMemoryClock = mem_clock; /* 10 khz */
2290 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2294 struct _SET_VOLTAGE_PS_ALLOCATION alloc;
2295 struct _SET_VOLTAGE_PARAMETERS v1;
2296 struct _SET_VOLTAGE_PARAMETERS_V2 v2;
2299 void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
2301 union set_voltage args;
2302 int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
2303 u8 frev, crev, volt_index = level;
2305 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
2310 args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
2311 args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
2312 args.v1.ucVoltageIndex = volt_index;
2315 args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
2316 args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
2317 args.v2.usVoltageLevel = cpu_to_le16(level);
2320 DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
2324 atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
2329 void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
2331 struct radeon_device *rdev = dev->dev_private;
2332 uint32_t bios_2_scratch, bios_6_scratch;
2334 if (rdev->family >= CHIP_R600) {
2335 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
2336 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2338 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
2339 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2342 /* let the bios control the backlight */
2343 bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
2345 /* tell the bios not to handle mode switching */
2346 bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
2348 if (rdev->family >= CHIP_R600) {
2349 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
2350 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2352 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
2353 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2358 void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
2360 uint32_t scratch_reg;
2363 if (rdev->family >= CHIP_R600)
2364 scratch_reg = R600_BIOS_0_SCRATCH;
2366 scratch_reg = RADEON_BIOS_0_SCRATCH;
2368 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2369 rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
2372 void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
2374 uint32_t scratch_reg;
2377 if (rdev->family >= CHIP_R600)
2378 scratch_reg = R600_BIOS_0_SCRATCH;
2380 scratch_reg = RADEON_BIOS_0_SCRATCH;
2382 for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
2383 WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
2386 void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
2388 struct drm_device *dev = encoder->dev;
2389 struct radeon_device *rdev = dev->dev_private;
2390 uint32_t bios_6_scratch;
2392 if (rdev->family >= CHIP_R600)
2393 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2395 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2398 bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
2400 bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
2402 if (rdev->family >= CHIP_R600)
2403 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2405 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2408 /* at some point we may want to break this out into individual functions */
2410 radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
2411 struct drm_encoder *encoder,
2414 struct drm_device *dev = connector->dev;
2415 struct radeon_device *rdev = dev->dev_private;
2416 struct radeon_connector *radeon_connector =
2417 to_radeon_connector(connector);
2418 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2419 uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
2421 if (rdev->family >= CHIP_R600) {
2422 bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
2423 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
2424 bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
2426 bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
2427 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
2428 bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
2431 if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
2432 (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
2434 DRM_DEBUG_KMS("TV1 connected\n");
2435 bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
2436 bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
2438 DRM_DEBUG_KMS("TV1 disconnected\n");
2439 bios_0_scratch &= ~ATOM_S0_TV1_MASK;
2440 bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
2441 bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
2444 if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
2445 (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
2447 DRM_DEBUG_KMS("CV connected\n");
2448 bios_3_scratch |= ATOM_S3_CV_ACTIVE;
2449 bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
2451 DRM_DEBUG_KMS("CV disconnected\n");
2452 bios_0_scratch &= ~ATOM_S0_CV_MASK;
2453 bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
2454 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
2457 if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
2458 (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
2460 DRM_DEBUG_KMS("LCD1 connected\n");
2461 bios_0_scratch |= ATOM_S0_LCD1;
2462 bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
2463 bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
2465 DRM_DEBUG_KMS("LCD1 disconnected\n");
2466 bios_0_scratch &= ~ATOM_S0_LCD1;
2467 bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
2468 bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
2471 if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
2472 (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
2474 DRM_DEBUG_KMS("CRT1 connected\n");
2475 bios_0_scratch |= ATOM_S0_CRT1_COLOR;
2476 bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
2477 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
2479 DRM_DEBUG_KMS("CRT1 disconnected\n");
2480 bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
2481 bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
2482 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
2485 if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
2486 (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
2488 DRM_DEBUG_KMS("CRT2 connected\n");
2489 bios_0_scratch |= ATOM_S0_CRT2_COLOR;
2490 bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
2491 bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
2493 DRM_DEBUG_KMS("CRT2 disconnected\n");
2494 bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
2495 bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
2496 bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
2499 if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
2500 (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
2502 DRM_DEBUG_KMS("DFP1 connected\n");
2503 bios_0_scratch |= ATOM_S0_DFP1;
2504 bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
2505 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
2507 DRM_DEBUG_KMS("DFP1 disconnected\n");
2508 bios_0_scratch &= ~ATOM_S0_DFP1;
2509 bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
2510 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
2513 if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
2514 (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
2516 DRM_DEBUG_KMS("DFP2 connected\n");
2517 bios_0_scratch |= ATOM_S0_DFP2;
2518 bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
2519 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
2521 DRM_DEBUG_KMS("DFP2 disconnected\n");
2522 bios_0_scratch &= ~ATOM_S0_DFP2;
2523 bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
2524 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
2527 if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
2528 (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
2530 DRM_DEBUG_KMS("DFP3 connected\n");
2531 bios_0_scratch |= ATOM_S0_DFP3;
2532 bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
2533 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
2535 DRM_DEBUG_KMS("DFP3 disconnected\n");
2536 bios_0_scratch &= ~ATOM_S0_DFP3;
2537 bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
2538 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
2541 if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
2542 (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
2544 DRM_DEBUG_KMS("DFP4 connected\n");
2545 bios_0_scratch |= ATOM_S0_DFP4;
2546 bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
2547 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
2549 DRM_DEBUG_KMS("DFP4 disconnected\n");
2550 bios_0_scratch &= ~ATOM_S0_DFP4;
2551 bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
2552 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
2555 if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
2556 (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
2558 DRM_DEBUG_KMS("DFP5 connected\n");
2559 bios_0_scratch |= ATOM_S0_DFP5;
2560 bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
2561 bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
2563 DRM_DEBUG_KMS("DFP5 disconnected\n");
2564 bios_0_scratch &= ~ATOM_S0_DFP5;
2565 bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
2566 bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
2570 if (rdev->family >= CHIP_R600) {
2571 WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
2572 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
2573 WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
2575 WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
2576 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
2577 WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
2582 radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
2584 struct drm_device *dev = encoder->dev;
2585 struct radeon_device *rdev = dev->dev_private;
2586 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2587 uint32_t bios_3_scratch;
2589 if (rdev->family >= CHIP_R600)
2590 bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
2592 bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
2594 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
2595 bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
2596 bios_3_scratch |= (crtc << 18);
2598 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
2599 bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
2600 bios_3_scratch |= (crtc << 24);
2602 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2603 bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
2604 bios_3_scratch |= (crtc << 16);
2606 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2607 bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
2608 bios_3_scratch |= (crtc << 20);
2610 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2611 bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
2612 bios_3_scratch |= (crtc << 17);
2614 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
2615 bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
2616 bios_3_scratch |= (crtc << 19);
2618 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
2619 bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
2620 bios_3_scratch |= (crtc << 23);
2622 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
2623 bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
2624 bios_3_scratch |= (crtc << 25);
2627 if (rdev->family >= CHIP_R600)
2628 WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
2630 WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
2634 radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
2636 struct drm_device *dev = encoder->dev;
2637 struct radeon_device *rdev = dev->dev_private;
2638 struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
2639 uint32_t bios_2_scratch;
2641 if (rdev->family >= CHIP_R600)
2642 bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
2644 bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
2646 if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
2648 bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
2650 bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
2652 if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
2654 bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
2656 bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
2658 if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
2660 bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
2662 bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
2664 if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
2666 bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
2668 bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
2670 if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
2672 bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
2674 bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
2676 if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
2678 bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
2680 bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
2682 if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
2684 bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
2686 bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
2688 if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
2690 bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
2692 bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
2694 if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
2696 bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
2698 bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
2700 if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
2702 bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
2704 bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
2707 if (rdev->family >= CHIP_R600)
2708 WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
2710 WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);