2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include "radeon_drm.h"
31 #include <asm/div64.h>
33 #include "drm_crtc_helper.h"
36 static int radeon_ddc_dump(struct drm_connector *connector);
38 static void avivo_crtc_load_lut(struct drm_crtc *crtc)
40 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41 struct drm_device *dev = crtc->dev;
42 struct radeon_device *rdev = dev->dev_private;
45 DRM_DEBUG("%d\n", radeon_crtc->crtc_id);
46 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
48 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
49 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
52 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
53 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
56 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
57 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
58 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
60 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
61 for (i = 0; i < 256; i++) {
62 WREG32(AVIVO_DC_LUT_30_COLOR,
63 (radeon_crtc->lut_r[i] << 20) |
64 (radeon_crtc->lut_g[i] << 10) |
65 (radeon_crtc->lut_b[i] << 0));
68 WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
71 static void legacy_crtc_load_lut(struct drm_crtc *crtc)
73 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
74 struct drm_device *dev = crtc->dev;
75 struct radeon_device *rdev = dev->dev_private;
79 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
80 if (radeon_crtc->crtc_id == 0)
81 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
83 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
84 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
86 WREG8(RADEON_PALETTE_INDEX, 0);
87 for (i = 0; i < 256; i++) {
88 WREG32(RADEON_PALETTE_30_DATA,
89 (radeon_crtc->lut_r[i] << 20) |
90 (radeon_crtc->lut_g[i] << 10) |
91 (radeon_crtc->lut_b[i] << 0));
95 void radeon_crtc_load_lut(struct drm_crtc *crtc)
97 struct drm_device *dev = crtc->dev;
98 struct radeon_device *rdev = dev->dev_private;
103 if (ASIC_IS_AVIVO(rdev))
104 avivo_crtc_load_lut(crtc);
106 legacy_crtc_load_lut(crtc);
109 /** Sets the color ramps on behalf of fbcon */
110 void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
113 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
115 radeon_crtc->lut_r[regno] = red >> 6;
116 radeon_crtc->lut_g[regno] = green >> 6;
117 radeon_crtc->lut_b[regno] = blue >> 6;
120 /** Gets the color ramps on behalf of fbcon */
121 void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
122 u16 *blue, int regno)
124 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
126 *red = radeon_crtc->lut_r[regno] << 6;
127 *green = radeon_crtc->lut_g[regno] << 6;
128 *blue = radeon_crtc->lut_b[regno] << 6;
131 static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
132 u16 *blue, uint32_t size)
134 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
141 /* userspace palettes are always correct as is */
142 for (i = 0; i < 256; i++) {
143 radeon_crtc->lut_r[i] = red[i] >> 6;
144 radeon_crtc->lut_g[i] = green[i] >> 6;
145 radeon_crtc->lut_b[i] = blue[i] >> 6;
147 radeon_crtc_load_lut(crtc);
150 static void radeon_crtc_destroy(struct drm_crtc *crtc)
152 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
154 drm_crtc_cleanup(crtc);
158 static const struct drm_crtc_funcs radeon_crtc_funcs = {
159 .cursor_set = radeon_crtc_cursor_set,
160 .cursor_move = radeon_crtc_cursor_move,
161 .gamma_set = radeon_crtc_gamma_set,
162 .set_config = drm_crtc_helper_set_config,
163 .destroy = radeon_crtc_destroy,
166 static void radeon_crtc_init(struct drm_device *dev, int index)
168 struct radeon_device *rdev = dev->dev_private;
169 struct radeon_crtc *radeon_crtc;
172 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
173 if (radeon_crtc == NULL)
176 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
178 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
179 radeon_crtc->crtc_id = index;
180 rdev->mode_info.crtcs[index] = radeon_crtc;
183 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
184 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
185 radeon_crtc->mode_set.num_connectors = 0;
188 for (i = 0; i < 256; i++) {
189 radeon_crtc->lut_r[i] = i << 2;
190 radeon_crtc->lut_g[i] = i << 2;
191 radeon_crtc->lut_b[i] = i << 2;
194 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
195 radeon_atombios_init_crtc(dev, radeon_crtc);
197 radeon_legacy_init_crtc(dev, radeon_crtc);
200 static const char *encoder_names[34] = {
220 "INTERNAL_KLDSCP_TMDS1",
221 "INTERNAL_KLDSCP_DVO1",
222 "INTERNAL_KLDSCP_DAC1",
223 "INTERNAL_KLDSCP_DAC2",
232 "INTERNAL_KLDSCP_LVTMA",
237 static const char *connector_names[13] = {
253 static const char *hpd_names[7] = {
263 static void radeon_print_display_setup(struct drm_device *dev)
265 struct drm_connector *connector;
266 struct radeon_connector *radeon_connector;
267 struct drm_encoder *encoder;
268 struct radeon_encoder *radeon_encoder;
272 DRM_INFO("Radeon Display Connectors\n");
273 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
274 radeon_connector = to_radeon_connector(connector);
275 DRM_INFO("Connector %d:\n", i);
276 DRM_INFO(" %s\n", connector_names[connector->connector_type]);
277 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
278 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
279 if (radeon_connector->ddc_bus)
280 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
281 radeon_connector->ddc_bus->rec.mask_clk_reg,
282 radeon_connector->ddc_bus->rec.mask_data_reg,
283 radeon_connector->ddc_bus->rec.a_clk_reg,
284 radeon_connector->ddc_bus->rec.a_data_reg,
285 radeon_connector->ddc_bus->rec.en_clk_reg,
286 radeon_connector->ddc_bus->rec.en_data_reg,
287 radeon_connector->ddc_bus->rec.y_clk_reg,
288 radeon_connector->ddc_bus->rec.y_data_reg);
289 DRM_INFO(" Encoders:\n");
290 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
291 radeon_encoder = to_radeon_encoder(encoder);
292 devices = radeon_encoder->devices & radeon_connector->devices;
294 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
295 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
296 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
297 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
298 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
299 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
300 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
301 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
302 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
303 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
304 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
305 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
306 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
307 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
308 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
309 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
310 if (devices & ATOM_DEVICE_TV1_SUPPORT)
311 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
312 if (devices & ATOM_DEVICE_CV_SUPPORT)
313 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
320 static bool radeon_setup_enc_conn(struct drm_device *dev)
322 struct radeon_device *rdev = dev->dev_private;
323 struct drm_connector *drm_connector;
327 if (rdev->is_atom_bios) {
328 if (rdev->family >= CHIP_R600)
329 ret = radeon_get_atom_connector_info_from_object_table(dev);
331 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
333 ret = radeon_get_legacy_connector_info_from_bios(dev);
335 if (!ASIC_IS_AVIVO(rdev))
336 ret = radeon_get_legacy_connector_info_from_table(dev);
339 radeon_setup_encoder_clones(dev);
340 radeon_print_display_setup(dev);
341 list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
342 radeon_ddc_dump(drm_connector);
348 int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
352 if (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
353 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
355 radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
357 if (!radeon_connector->ddc_bus)
359 if (!radeon_connector->edid) {
360 radeon_i2c_do_lock(radeon_connector->ddc_bus, 1);
361 radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
362 radeon_i2c_do_lock(radeon_connector->ddc_bus, 0);
365 if (radeon_connector->edid) {
366 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
367 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
370 drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
374 static int radeon_ddc_dump(struct drm_connector *connector)
377 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
380 if (!radeon_connector->ddc_bus)
382 radeon_i2c_do_lock(radeon_connector->ddc_bus, 1);
383 edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
384 radeon_i2c_do_lock(radeon_connector->ddc_bus, 0);
391 static inline uint32_t radeon_div(uint64_t n, uint32_t d)
401 void radeon_compute_pll(struct radeon_pll *pll,
403 uint32_t *dot_clock_p,
405 uint32_t *frac_fb_div_p,
407 uint32_t *post_div_p,
410 uint32_t min_ref_div = pll->min_ref_div;
411 uint32_t max_ref_div = pll->max_ref_div;
412 uint32_t min_fractional_feed_div = 0;
413 uint32_t max_fractional_feed_div = 0;
414 uint32_t best_vco = pll->best_vco;
415 uint32_t best_post_div = 1;
416 uint32_t best_ref_div = 1;
417 uint32_t best_feedback_div = 1;
418 uint32_t best_frac_feedback_div = 0;
419 uint32_t best_freq = -1;
420 uint32_t best_error = 0xffffffff;
421 uint32_t best_vco_diff = 1;
424 DRM_DEBUG("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
427 if (flags & RADEON_PLL_USE_REF_DIV)
428 min_ref_div = max_ref_div = pll->reference_div;
430 while (min_ref_div < max_ref_div-1) {
431 uint32_t mid = (min_ref_div + max_ref_div) / 2;
432 uint32_t pll_in = pll->reference_freq / mid;
433 if (pll_in < pll->pll_in_min)
435 else if (pll_in > pll->pll_in_max)
442 if (flags & RADEON_PLL_USE_FRAC_FB_DIV) {
443 min_fractional_feed_div = pll->min_frac_feedback_div;
444 max_fractional_feed_div = pll->max_frac_feedback_div;
447 for (post_div = pll->min_post_div; post_div <= pll->max_post_div; ++post_div) {
450 if ((flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
453 /* legacy radeons only have a few post_divs */
454 if (flags & RADEON_PLL_LEGACY) {
455 if ((post_div == 5) ||
466 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
467 uint32_t feedback_div, current_freq = 0, error, vco_diff;
468 uint32_t pll_in = pll->reference_freq / ref_div;
469 uint32_t min_feed_div = pll->min_feedback_div;
470 uint32_t max_feed_div = pll->max_feedback_div + 1;
472 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
475 while (min_feed_div < max_feed_div) {
477 uint32_t min_frac_feed_div = min_fractional_feed_div;
478 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
479 uint32_t frac_feedback_div;
482 feedback_div = (min_feed_div + max_feed_div) / 2;
484 tmp = (uint64_t)pll->reference_freq * feedback_div;
485 vco = radeon_div(tmp, ref_div);
487 if (vco < pll->pll_out_min) {
488 min_feed_div = feedback_div + 1;
490 } else if (vco > pll->pll_out_max) {
491 max_feed_div = feedback_div;
495 while (min_frac_feed_div < max_frac_feed_div) {
496 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
497 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
498 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
499 current_freq = radeon_div(tmp, ref_div * post_div);
501 if (flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
502 error = freq - current_freq;
503 error = error < 0 ? 0xffffffff : error;
505 error = abs(current_freq - freq);
506 vco_diff = abs(vco - best_vco);
508 if ((best_vco == 0 && error < best_error) ||
510 (error < best_error - 100 ||
511 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
512 best_post_div = post_div;
513 best_ref_div = ref_div;
514 best_feedback_div = feedback_div;
515 best_frac_feedback_div = frac_feedback_div;
516 best_freq = current_freq;
518 best_vco_diff = vco_diff;
519 } else if (current_freq == freq) {
520 if (best_freq == -1) {
521 best_post_div = post_div;
522 best_ref_div = ref_div;
523 best_feedback_div = feedback_div;
524 best_frac_feedback_div = frac_feedback_div;
525 best_freq = current_freq;
527 best_vco_diff = vco_diff;
528 } else if (((flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
529 ((flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
530 ((flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
531 ((flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
532 ((flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
533 ((flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
534 best_post_div = post_div;
535 best_ref_div = ref_div;
536 best_feedback_div = feedback_div;
537 best_frac_feedback_div = frac_feedback_div;
538 best_freq = current_freq;
540 best_vco_diff = vco_diff;
543 if (current_freq < freq)
544 min_frac_feed_div = frac_feedback_div + 1;
546 max_frac_feed_div = frac_feedback_div;
548 if (current_freq < freq)
549 min_feed_div = feedback_div + 1;
551 max_feed_div = feedback_div;
556 *dot_clock_p = best_freq / 10000;
557 *fb_div_p = best_feedback_div;
558 *frac_fb_div_p = best_frac_feedback_div;
559 *ref_div_p = best_ref_div;
560 *post_div_p = best_post_div;
563 void radeon_compute_pll_avivo(struct radeon_pll *pll,
565 uint32_t *dot_clock_p,
567 uint32_t *frac_fb_div_p,
569 uint32_t *post_div_p,
572 fixed20_12 m, n, frac_n, p, f_vco, f_pclk, best_freq;
573 fixed20_12 pll_out_max, pll_out_min;
574 fixed20_12 pll_in_max, pll_in_min;
575 fixed20_12 reference_freq;
576 fixed20_12 error, ffreq, a, b;
578 pll_out_max.full = rfixed_const(pll->pll_out_max);
579 pll_out_min.full = rfixed_const(pll->pll_out_min);
580 pll_in_max.full = rfixed_const(pll->pll_in_max);
581 pll_in_min.full = rfixed_const(pll->pll_in_min);
582 reference_freq.full = rfixed_const(pll->reference_freq);
584 ffreq.full = rfixed_const(freq);
585 error.full = rfixed_const(100 * 100);
588 p.full = rfixed_div(pll_out_max, ffreq);
589 p.full = rfixed_floor(p);
592 m.full = rfixed_div(reference_freq, pll_in_max);
593 m.full = rfixed_ceil(m);
596 n.full = rfixed_div(ffreq, reference_freq);
597 n.full = rfixed_mul(n, m);
598 n.full = rfixed_mul(n, p);
600 f_vco.full = rfixed_div(n, m);
601 f_vco.full = rfixed_mul(f_vco, reference_freq);
603 f_pclk.full = rfixed_div(f_vco, p);
605 if (f_pclk.full > ffreq.full)
606 error.full = f_pclk.full - ffreq.full;
608 error.full = ffreq.full - f_pclk.full;
609 error.full = rfixed_div(error, f_pclk);
610 a.full = rfixed_const(100 * 100);
611 error.full = rfixed_mul(error, a);
613 a.full = rfixed_mul(m, p);
614 a.full = rfixed_div(n, a);
615 best_freq.full = rfixed_mul(reference_freq, a);
617 if (rfixed_trunc(error) < 25)
620 a.full = rfixed_const(1);
621 m.full = m.full + a.full;
622 a.full = rfixed_div(reference_freq, m);
623 if (a.full >= pll_in_min.full)
626 m.full = rfixed_div(reference_freq, pll_in_max);
627 m.full = rfixed_ceil(m);
628 a.full= rfixed_const(1);
629 p.full = p.full - a.full;
630 a.full = rfixed_mul(p, ffreq);
631 if (a.full >= pll_out_min.full)
634 DRM_ERROR("Unable to find pll dividers\n");
639 a.full = rfixed_const(10);
640 b.full = rfixed_mul(n, a);
642 frac_n.full = rfixed_floor(n);
643 frac_n.full = rfixed_mul(frac_n, a);
644 frac_n.full = b.full - frac_n.full;
646 *dot_clock_p = rfixed_trunc(best_freq);
647 *fb_div_p = rfixed_trunc(n);
648 *frac_fb_div_p = rfixed_trunc(frac_n);
649 *ref_div_p = rfixed_trunc(m);
650 *post_div_p = rfixed_trunc(p);
652 DRM_DEBUG("%u %d.%d, %d, %d\n", *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p, *ref_div_p, *post_div_p);
655 static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
657 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
658 struct drm_device *dev = fb->dev;
661 radeonfb_remove(dev, fb);
663 if (radeon_fb->obj) {
664 radeon_gem_object_unpin(radeon_fb->obj);
665 mutex_lock(&dev->struct_mutex);
666 drm_gem_object_unreference(radeon_fb->obj);
667 mutex_unlock(&dev->struct_mutex);
669 drm_framebuffer_cleanup(fb);
673 static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
674 struct drm_file *file_priv,
675 unsigned int *handle)
677 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
679 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
682 static const struct drm_framebuffer_funcs radeon_fb_funcs = {
683 .destroy = radeon_user_framebuffer_destroy,
684 .create_handle = radeon_user_framebuffer_create_handle,
687 struct drm_framebuffer *
688 radeon_framebuffer_create(struct drm_device *dev,
689 struct drm_mode_fb_cmd *mode_cmd,
690 struct drm_gem_object *obj)
692 struct radeon_framebuffer *radeon_fb;
694 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
695 if (radeon_fb == NULL) {
698 drm_framebuffer_init(dev, &radeon_fb->base, &radeon_fb_funcs);
699 drm_helper_mode_fill_fb_struct(&radeon_fb->base, mode_cmd);
700 radeon_fb->obj = obj;
701 return &radeon_fb->base;
704 static struct drm_framebuffer *
705 radeon_user_framebuffer_create(struct drm_device *dev,
706 struct drm_file *file_priv,
707 struct drm_mode_fb_cmd *mode_cmd)
709 struct drm_gem_object *obj;
711 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
713 return radeon_framebuffer_create(dev, mode_cmd, obj);
716 static const struct drm_mode_config_funcs radeon_mode_funcs = {
717 .fb_create = radeon_user_framebuffer_create,
718 .fb_changed = radeonfb_probe,
721 struct drm_prop_enum_list {
726 static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
731 static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
732 { { TV_STD_NTSC, "ntsc" },
733 { TV_STD_PAL, "pal" },
734 { TV_STD_PAL_M, "pal-m" },
735 { TV_STD_PAL_60, "pal-60" },
736 { TV_STD_NTSC_J, "ntsc-j" },
737 { TV_STD_SCART_PAL, "scart-pal" },
738 { TV_STD_PAL_CN, "pal-cn" },
739 { TV_STD_SECAM, "secam" },
742 int radeon_modeset_create_props(struct radeon_device *rdev)
746 if (rdev->is_atom_bios) {
747 rdev->mode_info.coherent_mode_property =
748 drm_property_create(rdev->ddev,
751 if (!rdev->mode_info.coherent_mode_property)
754 rdev->mode_info.coherent_mode_property->values[0] = 0;
755 rdev->mode_info.coherent_mode_property->values[1] = 1;
758 if (!ASIC_IS_AVIVO(rdev)) {
759 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
760 rdev->mode_info.tmds_pll_property =
761 drm_property_create(rdev->ddev,
764 for (i = 0; i < sz; i++) {
765 drm_property_add_enum(rdev->mode_info.tmds_pll_property,
767 radeon_tmds_pll_enum_list[i].type,
768 radeon_tmds_pll_enum_list[i].name);
772 rdev->mode_info.load_detect_property =
773 drm_property_create(rdev->ddev,
775 "load detection", 2);
776 if (!rdev->mode_info.load_detect_property)
778 rdev->mode_info.load_detect_property->values[0] = 0;
779 rdev->mode_info.load_detect_property->values[1] = 1;
781 drm_mode_create_scaling_mode_property(rdev->ddev);
783 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
784 rdev->mode_info.tv_std_property =
785 drm_property_create(rdev->ddev,
788 for (i = 0; i < sz; i++) {
789 drm_property_add_enum(rdev->mode_info.tv_std_property,
791 radeon_tv_std_enum_list[i].type,
792 radeon_tv_std_enum_list[i].name);
798 int radeon_modeset_init(struct radeon_device *rdev)
803 drm_mode_config_init(rdev->ddev);
804 rdev->mode_info.mode_config_initialized = true;
806 rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
808 if (ASIC_IS_AVIVO(rdev)) {
809 rdev->ddev->mode_config.max_width = 8192;
810 rdev->ddev->mode_config.max_height = 8192;
812 rdev->ddev->mode_config.max_width = 4096;
813 rdev->ddev->mode_config.max_height = 4096;
816 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
818 ret = radeon_modeset_create_props(rdev);
823 if (rdev->flags & RADEON_SINGLE_CRTC)
827 for (i = 0; i < num_crtc; i++) {
828 radeon_crtc_init(rdev->ddev, i);
831 /* okay we should have all the bios connectors */
832 ret = radeon_setup_enc_conn(rdev->ddev);
837 radeon_hpd_init(rdev);
838 drm_helper_initial_config(rdev->ddev);
842 void radeon_modeset_fini(struct radeon_device *rdev)
844 if (rdev->mode_info.mode_config_initialized) {
845 radeon_hpd_fini(rdev);
846 drm_mode_config_cleanup(rdev->ddev);
847 rdev->mode_info.mode_config_initialized = false;
851 bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
852 struct drm_display_mode *mode,
853 struct drm_display_mode *adjusted_mode)
855 struct drm_device *dev = crtc->dev;
856 struct drm_encoder *encoder;
857 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
858 struct radeon_encoder *radeon_encoder;
861 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
862 radeon_encoder = to_radeon_encoder(encoder);
863 if (encoder->crtc != crtc)
867 if (radeon_encoder->rmx_type == RMX_OFF)
868 radeon_crtc->rmx_type = RMX_OFF;
869 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
870 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
871 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
873 radeon_crtc->rmx_type = RMX_OFF;
874 /* copy native mode */
875 memcpy(&radeon_crtc->native_mode,
876 &radeon_encoder->native_mode,
877 sizeof(struct drm_display_mode));
880 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
881 /* WARNING: Right now this can't happen but
882 * in the future we need to check that scaling
883 * are consistent accross different encoder
884 * (ie all encoder can work with the same
887 DRM_ERROR("Scaling not consistent accross encoder.\n");
892 if (radeon_crtc->rmx_type != RMX_OFF) {
894 a.full = rfixed_const(crtc->mode.vdisplay);
895 b.full = rfixed_const(radeon_crtc->native_mode.hdisplay);
896 radeon_crtc->vsc.full = rfixed_div(a, b);
897 a.full = rfixed_const(crtc->mode.hdisplay);
898 b.full = rfixed_const(radeon_crtc->native_mode.vdisplay);
899 radeon_crtc->hsc.full = rfixed_div(a, b);
901 radeon_crtc->vsc.full = rfixed_const(1);
902 radeon_crtc->hsc.full = rfixed_const(1);