]> git.karo-electronics.de Git - mv-sheeva.git/blob - drivers/gpu/drm/radeon/radeon_display.c
drm/radeon/kms: add new pll algo for avivo asics
[mv-sheeva.git] / drivers / gpu / drm / radeon / radeon_display.c
1 /*
2  * Copyright 2007-8 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: Dave Airlie
24  *          Alex Deucher
25  */
26 #include "drmP.h"
27 #include "radeon_drm.h"
28 #include "radeon.h"
29
30 #include "atom.h"
31 #include <asm/div64.h>
32
33 #include "drm_crtc_helper.h"
34 #include "drm_edid.h"
35
36 static int radeon_ddc_dump(struct drm_connector *connector);
37
38 static void avivo_crtc_load_lut(struct drm_crtc *crtc)
39 {
40         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41         struct drm_device *dev = crtc->dev;
42         struct radeon_device *rdev = dev->dev_private;
43         int i;
44
45         DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
46         WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
47
48         WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
49         WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
50         WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
51
52         WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
53         WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
54         WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
55
56         WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
57         WREG32(AVIVO_DC_LUT_RW_MODE, 0);
58         WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
59
60         WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
61         for (i = 0; i < 256; i++) {
62                 WREG32(AVIVO_DC_LUT_30_COLOR,
63                              (radeon_crtc->lut_r[i] << 20) |
64                              (radeon_crtc->lut_g[i] << 10) |
65                              (radeon_crtc->lut_b[i] << 0));
66         }
67
68         WREG32(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id);
69 }
70
71 static void dce4_crtc_load_lut(struct drm_crtc *crtc)
72 {
73         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
74         struct drm_device *dev = crtc->dev;
75         struct radeon_device *rdev = dev->dev_private;
76         int i;
77
78         DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
79         WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
80
81         WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
82         WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
83         WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
84
85         WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
86         WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
87         WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
88
89         WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
90         WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
91
92         WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
93         for (i = 0; i < 256; i++) {
94                 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
95                        (radeon_crtc->lut_r[i] << 20) |
96                        (radeon_crtc->lut_g[i] << 10) |
97                        (radeon_crtc->lut_b[i] << 0));
98         }
99 }
100
101 static void dce5_crtc_load_lut(struct drm_crtc *crtc)
102 {
103         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
104         struct drm_device *dev = crtc->dev;
105         struct radeon_device *rdev = dev->dev_private;
106         int i;
107
108         DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
109
110         WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
111                (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
112                 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
113         WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
114                NI_GRPH_PRESCALE_BYPASS);
115         WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
116                NI_OVL_PRESCALE_BYPASS);
117         WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
118                (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
119                 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
120
121         WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
122
123         WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
124         WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
125         WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
126
127         WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
128         WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
129         WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
130
131         WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
132         WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
133
134         WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
135         for (i = 0; i < 256; i++) {
136                 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
137                        (radeon_crtc->lut_r[i] << 20) |
138                        (radeon_crtc->lut_g[i] << 10) |
139                        (radeon_crtc->lut_b[i] << 0));
140         }
141
142         WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
143                (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
144                 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
145                 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
146                 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
147         WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
148                (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
149                 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
150         WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
151                (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
152                 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
153         WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
154                (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
155                 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
156         /* XXX match this to the depth of the crtc fmt block, move to modeset? */
157         WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
158
159 }
160
161 static void legacy_crtc_load_lut(struct drm_crtc *crtc)
162 {
163         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
164         struct drm_device *dev = crtc->dev;
165         struct radeon_device *rdev = dev->dev_private;
166         int i;
167         uint32_t dac2_cntl;
168
169         dac2_cntl = RREG32(RADEON_DAC_CNTL2);
170         if (radeon_crtc->crtc_id == 0)
171                 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
172         else
173                 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
174         WREG32(RADEON_DAC_CNTL2, dac2_cntl);
175
176         WREG8(RADEON_PALETTE_INDEX, 0);
177         for (i = 0; i < 256; i++) {
178                 WREG32(RADEON_PALETTE_30_DATA,
179                              (radeon_crtc->lut_r[i] << 20) |
180                              (radeon_crtc->lut_g[i] << 10) |
181                              (radeon_crtc->lut_b[i] << 0));
182         }
183 }
184
185 void radeon_crtc_load_lut(struct drm_crtc *crtc)
186 {
187         struct drm_device *dev = crtc->dev;
188         struct radeon_device *rdev = dev->dev_private;
189
190         if (!crtc->enabled)
191                 return;
192
193         if (ASIC_IS_DCE5(rdev))
194                 dce5_crtc_load_lut(crtc);
195         else if (ASIC_IS_DCE4(rdev))
196                 dce4_crtc_load_lut(crtc);
197         else if (ASIC_IS_AVIVO(rdev))
198                 avivo_crtc_load_lut(crtc);
199         else
200                 legacy_crtc_load_lut(crtc);
201 }
202
203 /** Sets the color ramps on behalf of fbcon */
204 void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
205                               u16 blue, int regno)
206 {
207         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
208
209         radeon_crtc->lut_r[regno] = red >> 6;
210         radeon_crtc->lut_g[regno] = green >> 6;
211         radeon_crtc->lut_b[regno] = blue >> 6;
212 }
213
214 /** Gets the color ramps on behalf of fbcon */
215 void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
216                               u16 *blue, int regno)
217 {
218         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
219
220         *red = radeon_crtc->lut_r[regno] << 6;
221         *green = radeon_crtc->lut_g[regno] << 6;
222         *blue = radeon_crtc->lut_b[regno] << 6;
223 }
224
225 static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
226                                   u16 *blue, uint32_t start, uint32_t size)
227 {
228         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
229         int end = (start + size > 256) ? 256 : start + size, i;
230
231         /* userspace palettes are always correct as is */
232         for (i = start; i < end; i++) {
233                 radeon_crtc->lut_r[i] = red[i] >> 6;
234                 radeon_crtc->lut_g[i] = green[i] >> 6;
235                 radeon_crtc->lut_b[i] = blue[i] >> 6;
236         }
237         radeon_crtc_load_lut(crtc);
238 }
239
240 static void radeon_crtc_destroy(struct drm_crtc *crtc)
241 {
242         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
243
244         drm_crtc_cleanup(crtc);
245         kfree(radeon_crtc);
246 }
247
248 /*
249  * Handle unpin events outside the interrupt handler proper.
250  */
251 static void radeon_unpin_work_func(struct work_struct *__work)
252 {
253         struct radeon_unpin_work *work =
254                 container_of(__work, struct radeon_unpin_work, work);
255         int r;
256
257         /* unpin of the old buffer */
258         r = radeon_bo_reserve(work->old_rbo, false);
259         if (likely(r == 0)) {
260                 r = radeon_bo_unpin(work->old_rbo);
261                 if (unlikely(r != 0)) {
262                         DRM_ERROR("failed to unpin buffer after flip\n");
263                 }
264                 radeon_bo_unreserve(work->old_rbo);
265         } else
266                 DRM_ERROR("failed to reserve buffer after flip\n");
267         kfree(work);
268 }
269
270 void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
271 {
272         struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
273         struct radeon_unpin_work *work;
274         struct drm_pending_vblank_event *e;
275         struct timeval now;
276         unsigned long flags;
277         u32 update_pending;
278         int vpos, hpos;
279
280         spin_lock_irqsave(&rdev->ddev->event_lock, flags);
281         work = radeon_crtc->unpin_work;
282         if (work == NULL ||
283             !radeon_fence_signaled(work->fence)) {
284                 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
285                 return;
286         }
287         /* New pageflip, or just completion of a previous one? */
288         if (!radeon_crtc->deferred_flip_completion) {
289                 /* do the flip (mmio) */
290                 update_pending = radeon_page_flip(rdev, crtc_id, work->new_crtc_base);
291         } else {
292                 /* This is just a completion of a flip queued in crtc
293                  * at last invocation. Make sure we go directly to
294                  * completion routine.
295                  */
296                 update_pending = 0;
297                 radeon_crtc->deferred_flip_completion = 0;
298         }
299
300         /* Has the pageflip already completed in crtc, or is it certain
301          * to complete in this vblank?
302          */
303         if (update_pending &&
304             (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id,
305                                                                &vpos, &hpos)) &&
306             (vpos >=0) &&
307             (vpos < (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100)) {
308                 /* crtc didn't flip in this target vblank interval,
309                  * but flip is pending in crtc. It will complete it
310                  * in next vblank interval, so complete the flip at
311                  * next vblank irq.
312                  */
313                 radeon_crtc->deferred_flip_completion = 1;
314                 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
315                 return;
316         }
317
318         /* Pageflip (will be) certainly completed in this vblank. Clean up. */
319         radeon_crtc->unpin_work = NULL;
320
321         /* wakeup userspace */
322         if (work->event) {
323                 e = work->event;
324                 e->event.sequence = drm_vblank_count_and_time(rdev->ddev, crtc_id, &now);
325                 e->event.tv_sec = now.tv_sec;
326                 e->event.tv_usec = now.tv_usec;
327                 list_add_tail(&e->base.link, &e->base.file_priv->event_list);
328                 wake_up_interruptible(&e->base.file_priv->event_wait);
329         }
330         spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
331
332         drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
333         radeon_fence_unref(&work->fence);
334         radeon_post_page_flip(work->rdev, work->crtc_id);
335         schedule_work(&work->work);
336 }
337
338 static int radeon_crtc_page_flip(struct drm_crtc *crtc,
339                                  struct drm_framebuffer *fb,
340                                  struct drm_pending_vblank_event *event)
341 {
342         struct drm_device *dev = crtc->dev;
343         struct radeon_device *rdev = dev->dev_private;
344         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
345         struct radeon_framebuffer *old_radeon_fb;
346         struct radeon_framebuffer *new_radeon_fb;
347         struct drm_gem_object *obj;
348         struct radeon_bo *rbo;
349         struct radeon_fence *fence;
350         struct radeon_unpin_work *work;
351         unsigned long flags;
352         u32 tiling_flags, pitch_pixels;
353         u64 base;
354         int r;
355
356         work = kzalloc(sizeof *work, GFP_KERNEL);
357         if (work == NULL)
358                 return -ENOMEM;
359
360         r = radeon_fence_create(rdev, &fence);
361         if (unlikely(r != 0)) {
362                 kfree(work);
363                 DRM_ERROR("flip queue: failed to create fence.\n");
364                 return -ENOMEM;
365         }
366         work->event = event;
367         work->rdev = rdev;
368         work->crtc_id = radeon_crtc->crtc_id;
369         work->fence = radeon_fence_ref(fence);
370         old_radeon_fb = to_radeon_framebuffer(crtc->fb);
371         new_radeon_fb = to_radeon_framebuffer(fb);
372         /* schedule unpin of the old buffer */
373         obj = old_radeon_fb->obj;
374         rbo = obj->driver_private;
375         work->old_rbo = rbo;
376         INIT_WORK(&work->work, radeon_unpin_work_func);
377
378         /* We borrow the event spin lock for protecting unpin_work */
379         spin_lock_irqsave(&dev->event_lock, flags);
380         if (radeon_crtc->unpin_work) {
381                 spin_unlock_irqrestore(&dev->event_lock, flags);
382                 kfree(work);
383                 radeon_fence_unref(&fence);
384
385                 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
386                 return -EBUSY;
387         }
388         radeon_crtc->unpin_work = work;
389         radeon_crtc->deferred_flip_completion = 0;
390         spin_unlock_irqrestore(&dev->event_lock, flags);
391
392         /* pin the new buffer */
393         obj = new_radeon_fb->obj;
394         rbo = obj->driver_private;
395
396         DRM_DEBUG_DRIVER("flip-ioctl() cur_fbo = %p, cur_bbo = %p\n",
397                          work->old_rbo, rbo);
398
399         r = radeon_bo_reserve(rbo, false);
400         if (unlikely(r != 0)) {
401                 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
402                 goto pflip_cleanup;
403         }
404         r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &base);
405         if (unlikely(r != 0)) {
406                 radeon_bo_unreserve(rbo);
407                 r = -EINVAL;
408                 DRM_ERROR("failed to pin new rbo buffer before flip\n");
409                 goto pflip_cleanup;
410         }
411         radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
412         radeon_bo_unreserve(rbo);
413
414         if (!ASIC_IS_AVIVO(rdev)) {
415                 /* crtc offset is from display base addr not FB location */
416                 base -= radeon_crtc->legacy_display_base_addr;
417                 pitch_pixels = fb->pitch / (fb->bits_per_pixel / 8);
418
419                 if (tiling_flags & RADEON_TILING_MACRO) {
420                         if (ASIC_IS_R300(rdev)) {
421                                 base &= ~0x7ff;
422                         } else {
423                                 int byteshift = fb->bits_per_pixel >> 4;
424                                 int tile_addr = (((crtc->y >> 3) * pitch_pixels +  crtc->x) >> (8 - byteshift)) << 11;
425                                 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
426                         }
427                 } else {
428                         int offset = crtc->y * pitch_pixels + crtc->x;
429                         switch (fb->bits_per_pixel) {
430                         case 8:
431                         default:
432                                 offset *= 1;
433                                 break;
434                         case 15:
435                         case 16:
436                                 offset *= 2;
437                                 break;
438                         case 24:
439                                 offset *= 3;
440                                 break;
441                         case 32:
442                                 offset *= 4;
443                                 break;
444                         }
445                         base += offset;
446                 }
447                 base &= ~7;
448         }
449
450         spin_lock_irqsave(&dev->event_lock, flags);
451         work->new_crtc_base = base;
452         spin_unlock_irqrestore(&dev->event_lock, flags);
453
454         /* update crtc fb */
455         crtc->fb = fb;
456
457         r = drm_vblank_get(dev, radeon_crtc->crtc_id);
458         if (r) {
459                 DRM_ERROR("failed to get vblank before flip\n");
460                 goto pflip_cleanup1;
461         }
462
463         /* 32 ought to cover us */
464         r = radeon_ring_lock(rdev, 32);
465         if (r) {
466                 DRM_ERROR("failed to lock the ring before flip\n");
467                 goto pflip_cleanup2;
468         }
469
470         /* emit the fence */
471         radeon_fence_emit(rdev, fence);
472         /* set the proper interrupt */
473         radeon_pre_page_flip(rdev, radeon_crtc->crtc_id);
474         /* fire the ring */
475         radeon_ring_unlock_commit(rdev);
476
477         return 0;
478
479 pflip_cleanup2:
480         drm_vblank_put(dev, radeon_crtc->crtc_id);
481
482 pflip_cleanup1:
483         r = radeon_bo_reserve(rbo, false);
484         if (unlikely(r != 0)) {
485                 DRM_ERROR("failed to reserve new rbo in error path\n");
486                 goto pflip_cleanup;
487         }
488         r = radeon_bo_unpin(rbo);
489         if (unlikely(r != 0)) {
490                 radeon_bo_unreserve(rbo);
491                 r = -EINVAL;
492                 DRM_ERROR("failed to unpin new rbo in error path\n");
493                 goto pflip_cleanup;
494         }
495         radeon_bo_unreserve(rbo);
496
497 pflip_cleanup:
498         spin_lock_irqsave(&dev->event_lock, flags);
499         radeon_crtc->unpin_work = NULL;
500         spin_unlock_irqrestore(&dev->event_lock, flags);
501         radeon_fence_unref(&fence);
502         kfree(work);
503
504         return r;
505 }
506
507 static const struct drm_crtc_funcs radeon_crtc_funcs = {
508         .cursor_set = radeon_crtc_cursor_set,
509         .cursor_move = radeon_crtc_cursor_move,
510         .gamma_set = radeon_crtc_gamma_set,
511         .set_config = drm_crtc_helper_set_config,
512         .destroy = radeon_crtc_destroy,
513         .page_flip = radeon_crtc_page_flip,
514 };
515
516 static void radeon_crtc_init(struct drm_device *dev, int index)
517 {
518         struct radeon_device *rdev = dev->dev_private;
519         struct radeon_crtc *radeon_crtc;
520         int i;
521
522         radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
523         if (radeon_crtc == NULL)
524                 return;
525
526         drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
527
528         drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
529         radeon_crtc->crtc_id = index;
530         rdev->mode_info.crtcs[index] = radeon_crtc;
531
532 #if 0
533         radeon_crtc->mode_set.crtc = &radeon_crtc->base;
534         radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
535         radeon_crtc->mode_set.num_connectors = 0;
536 #endif
537
538         for (i = 0; i < 256; i++) {
539                 radeon_crtc->lut_r[i] = i << 2;
540                 radeon_crtc->lut_g[i] = i << 2;
541                 radeon_crtc->lut_b[i] = i << 2;
542         }
543
544         if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
545                 radeon_atombios_init_crtc(dev, radeon_crtc);
546         else
547                 radeon_legacy_init_crtc(dev, radeon_crtc);
548 }
549
550 static const char *encoder_names[36] = {
551         "NONE",
552         "INTERNAL_LVDS",
553         "INTERNAL_TMDS1",
554         "INTERNAL_TMDS2",
555         "INTERNAL_DAC1",
556         "INTERNAL_DAC2",
557         "INTERNAL_SDVOA",
558         "INTERNAL_SDVOB",
559         "SI170B",
560         "CH7303",
561         "CH7301",
562         "INTERNAL_DVO1",
563         "EXTERNAL_SDVOA",
564         "EXTERNAL_SDVOB",
565         "TITFP513",
566         "INTERNAL_LVTM1",
567         "VT1623",
568         "HDMI_SI1930",
569         "HDMI_INTERNAL",
570         "INTERNAL_KLDSCP_TMDS1",
571         "INTERNAL_KLDSCP_DVO1",
572         "INTERNAL_KLDSCP_DAC1",
573         "INTERNAL_KLDSCP_DAC2",
574         "SI178",
575         "MVPU_FPGA",
576         "INTERNAL_DDI",
577         "VT1625",
578         "HDMI_SI1932",
579         "DP_AN9801",
580         "DP_DP501",
581         "INTERNAL_UNIPHY",
582         "INTERNAL_KLDSCP_LVTMA",
583         "INTERNAL_UNIPHY1",
584         "INTERNAL_UNIPHY2",
585         "NUTMEG",
586         "TRAVIS",
587 };
588
589 static const char *connector_names[15] = {
590         "Unknown",
591         "VGA",
592         "DVI-I",
593         "DVI-D",
594         "DVI-A",
595         "Composite",
596         "S-video",
597         "LVDS",
598         "Component",
599         "DIN",
600         "DisplayPort",
601         "HDMI-A",
602         "HDMI-B",
603         "TV",
604         "eDP",
605 };
606
607 static const char *hpd_names[6] = {
608         "HPD1",
609         "HPD2",
610         "HPD3",
611         "HPD4",
612         "HPD5",
613         "HPD6",
614 };
615
616 static void radeon_print_display_setup(struct drm_device *dev)
617 {
618         struct drm_connector *connector;
619         struct radeon_connector *radeon_connector;
620         struct drm_encoder *encoder;
621         struct radeon_encoder *radeon_encoder;
622         uint32_t devices;
623         int i = 0;
624
625         DRM_INFO("Radeon Display Connectors\n");
626         list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
627                 radeon_connector = to_radeon_connector(connector);
628                 DRM_INFO("Connector %d:\n", i);
629                 DRM_INFO("  %s\n", connector_names[connector->connector_type]);
630                 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
631                         DRM_INFO("  %s\n", hpd_names[radeon_connector->hpd.hpd]);
632                 if (radeon_connector->ddc_bus) {
633                         DRM_INFO("  DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
634                                  radeon_connector->ddc_bus->rec.mask_clk_reg,
635                                  radeon_connector->ddc_bus->rec.mask_data_reg,
636                                  radeon_connector->ddc_bus->rec.a_clk_reg,
637                                  radeon_connector->ddc_bus->rec.a_data_reg,
638                                  radeon_connector->ddc_bus->rec.en_clk_reg,
639                                  radeon_connector->ddc_bus->rec.en_data_reg,
640                                  radeon_connector->ddc_bus->rec.y_clk_reg,
641                                  radeon_connector->ddc_bus->rec.y_data_reg);
642                         if (radeon_connector->router.ddc_valid)
643                                 DRM_INFO("  DDC Router 0x%x/0x%x\n",
644                                          radeon_connector->router.ddc_mux_control_pin,
645                                          radeon_connector->router.ddc_mux_state);
646                         if (radeon_connector->router.cd_valid)
647                                 DRM_INFO("  Clock/Data Router 0x%x/0x%x\n",
648                                          radeon_connector->router.cd_mux_control_pin,
649                                          radeon_connector->router.cd_mux_state);
650                 } else {
651                         if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
652                             connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
653                             connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
654                             connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
655                             connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
656                             connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
657                                 DRM_INFO("  DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
658                 }
659                 DRM_INFO("  Encoders:\n");
660                 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
661                         radeon_encoder = to_radeon_encoder(encoder);
662                         devices = radeon_encoder->devices & radeon_connector->devices;
663                         if (devices) {
664                                 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
665                                         DRM_INFO("    CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
666                                 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
667                                         DRM_INFO("    CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
668                                 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
669                                         DRM_INFO("    LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
670                                 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
671                                         DRM_INFO("    DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
672                                 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
673                                         DRM_INFO("    DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
674                                 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
675                                         DRM_INFO("    DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
676                                 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
677                                         DRM_INFO("    DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
678                                 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
679                                         DRM_INFO("    DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
680                                 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
681                                         DRM_INFO("    DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
682                                 if (devices & ATOM_DEVICE_TV1_SUPPORT)
683                                         DRM_INFO("    TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
684                                 if (devices & ATOM_DEVICE_CV_SUPPORT)
685                                         DRM_INFO("    CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
686                         }
687                 }
688                 i++;
689         }
690 }
691
692 static bool radeon_setup_enc_conn(struct drm_device *dev)
693 {
694         struct radeon_device *rdev = dev->dev_private;
695         struct drm_connector *drm_connector;
696         bool ret = false;
697
698         if (rdev->bios) {
699                 if (rdev->is_atom_bios) {
700                         ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
701                         if (ret == false)
702                                 ret = radeon_get_atom_connector_info_from_object_table(dev);
703                 } else {
704                         ret = radeon_get_legacy_connector_info_from_bios(dev);
705                         if (ret == false)
706                                 ret = radeon_get_legacy_connector_info_from_table(dev);
707                 }
708         } else {
709                 if (!ASIC_IS_AVIVO(rdev))
710                         ret = radeon_get_legacy_connector_info_from_table(dev);
711         }
712         if (ret) {
713                 radeon_setup_encoder_clones(dev);
714                 radeon_print_display_setup(dev);
715                 list_for_each_entry(drm_connector, &dev->mode_config.connector_list, head)
716                         radeon_ddc_dump(drm_connector);
717         }
718
719         return ret;
720 }
721
722 int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
723 {
724         struct drm_device *dev = radeon_connector->base.dev;
725         struct radeon_device *rdev = dev->dev_private;
726         int ret = 0;
727
728         /* on hw with routers, select right port */
729         if (radeon_connector->router.ddc_valid)
730                 radeon_router_select_ddc_port(radeon_connector);
731
732         if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
733             (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
734                 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
735                 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
736                      dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) && dig->dp_i2c_bus)
737                         radeon_connector->edid = drm_get_edid(&radeon_connector->base, &dig->dp_i2c_bus->adapter);
738         }
739         if (!radeon_connector->ddc_bus)
740                 return -1;
741         if (!radeon_connector->edid) {
742                 radeon_connector->edid = drm_get_edid(&radeon_connector->base, &radeon_connector->ddc_bus->adapter);
743         }
744
745         if (!radeon_connector->edid) {
746                 if (rdev->is_atom_bios) {
747                         /* some laptops provide a hardcoded edid in rom for LCDs */
748                         if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
749                              (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
750                                 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
751                 } else
752                         /* some servers provide a hardcoded edid in rom for KVMs */
753                         radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
754         }
755         if (radeon_connector->edid) {
756                 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
757                 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
758                 return ret;
759         }
760         drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
761         return 0;
762 }
763
764 static int radeon_ddc_dump(struct drm_connector *connector)
765 {
766         struct edid *edid;
767         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
768         int ret = 0;
769
770         /* on hw with routers, select right port */
771         if (radeon_connector->router.ddc_valid)
772                 radeon_router_select_ddc_port(radeon_connector);
773
774         if (!radeon_connector->ddc_bus)
775                 return -1;
776         edid = drm_get_edid(connector, &radeon_connector->ddc_bus->adapter);
777         if (edid) {
778                 kfree(edid);
779         }
780         return ret;
781 }
782
783 /* avivo */
784 static void avivo_get_fb_div(struct radeon_pll *pll,
785                              u32 target_clock,
786                              u32 post_div,
787                              u32 ref_div,
788                              u32 *fb_div,
789                              u32 *frac_fb_div)
790 {
791         u32 tmp = post_div * ref_div;
792
793         tmp *= target_clock;
794         *fb_div = tmp / pll->reference_freq;
795         *frac_fb_div = tmp % pll->reference_freq;
796 }
797
798 static u32 avivo_get_post_div(struct radeon_pll *pll,
799                               u32 target_clock)
800 {
801         u32 vco, post_div, tmp;
802
803         if (pll->flags & RADEON_PLL_USE_POST_DIV)
804                 return pll->post_div;
805
806         if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) {
807                 if (pll->flags & RADEON_PLL_IS_LCD)
808                         vco = pll->lcd_pll_out_min;
809                 else
810                         vco = pll->pll_out_min;
811         } else {
812                 if (pll->flags & RADEON_PLL_IS_LCD)
813                         vco = pll->lcd_pll_out_max;
814                 else
815                         vco = pll->pll_out_max;
816         }
817
818         post_div = vco / target_clock;
819         tmp = vco % target_clock;
820
821         if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP) {
822                 if (tmp)
823                         post_div++;
824         } else {
825                 if (!tmp)
826                         post_div--;
827         }
828
829         return post_div;
830 }
831
832 #define MAX_TOLERANCE 10
833
834 void radeon_compute_pll_avivo(struct radeon_pll *pll,
835                               u32 freq,
836                               u32 *dot_clock_p,
837                               u32 *fb_div_p,
838                               u32 *frac_fb_div_p,
839                               u32 *ref_div_p,
840                               u32 *post_div_p)
841 {
842         u32 target_clock = freq / 10;
843         u32 post_div = avivo_get_post_div(pll, target_clock);
844         u32 ref_div = pll->min_ref_div;
845         u32 fb_div = 0, frac_fb_div = 0, tmp;
846
847         if (pll->flags & RADEON_PLL_USE_REF_DIV)
848                 ref_div = pll->reference_div;
849
850         if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
851                 avivo_get_fb_div(pll, target_clock, post_div, ref_div, &fb_div, &frac_fb_div);
852                 frac_fb_div = (100 * frac_fb_div) / pll->reference_freq;
853                 if (frac_fb_div >= 5) {
854                         frac_fb_div -= 5;
855                         frac_fb_div = frac_fb_div / 10;
856                         frac_fb_div++;
857                 }
858                 if (frac_fb_div >= 10) {
859                         fb_div++;
860                         frac_fb_div = 0;
861                 }
862         } else {
863                 while (ref_div <= pll->max_ref_div) {
864                         avivo_get_fb_div(pll, target_clock, post_div, ref_div,
865                                          &fb_div, &frac_fb_div);
866                         if (frac_fb_div >= (pll->reference_freq / 2))
867                                 fb_div++;
868                         frac_fb_div = 0;
869                         tmp = (pll->reference_freq * fb_div) / (post_div * ref_div);
870                         tmp = (tmp * 10000) / target_clock;
871
872                         if (tmp > (10000 + MAX_TOLERANCE))
873                                 ref_div++;
874                         else if (tmp >= (10000 - MAX_TOLERANCE))
875                                 break;
876                         else
877                                 ref_div++;
878                 }
879         }
880
881         *dot_clock_p = ((pll->reference_freq * fb_div * 10) + (pll->reference_freq * frac_fb_div)) /
882                 (ref_div * post_div * 10);
883         *fb_div_p = fb_div;
884         *frac_fb_div_p = frac_fb_div;
885         *ref_div_p = ref_div;
886         *post_div_p = post_div;
887         DRM_DEBUG_KMS("%d, pll dividers - fb: %d.%d ref: %d, post %d\n",
888                       *dot_clock_p, fb_div, frac_fb_div, ref_div, post_div);
889 }
890
891 /* pre-avivo */
892 static inline uint32_t radeon_div(uint64_t n, uint32_t d)
893 {
894         uint64_t mod;
895
896         n += d / 2;
897
898         mod = do_div(n, d);
899         return n;
900 }
901
902 void radeon_compute_pll_legacy(struct radeon_pll *pll,
903                                uint64_t freq,
904                                uint32_t *dot_clock_p,
905                                uint32_t *fb_div_p,
906                                uint32_t *frac_fb_div_p,
907                                uint32_t *ref_div_p,
908                                uint32_t *post_div_p)
909 {
910         uint32_t min_ref_div = pll->min_ref_div;
911         uint32_t max_ref_div = pll->max_ref_div;
912         uint32_t min_post_div = pll->min_post_div;
913         uint32_t max_post_div = pll->max_post_div;
914         uint32_t min_fractional_feed_div = 0;
915         uint32_t max_fractional_feed_div = 0;
916         uint32_t best_vco = pll->best_vco;
917         uint32_t best_post_div = 1;
918         uint32_t best_ref_div = 1;
919         uint32_t best_feedback_div = 1;
920         uint32_t best_frac_feedback_div = 0;
921         uint32_t best_freq = -1;
922         uint32_t best_error = 0xffffffff;
923         uint32_t best_vco_diff = 1;
924         uint32_t post_div;
925         u32 pll_out_min, pll_out_max;
926
927         DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
928         freq = freq * 1000;
929
930         if (pll->flags & RADEON_PLL_IS_LCD) {
931                 pll_out_min = pll->lcd_pll_out_min;
932                 pll_out_max = pll->lcd_pll_out_max;
933         } else {
934                 pll_out_min = pll->pll_out_min;
935                 pll_out_max = pll->pll_out_max;
936         }
937
938         if (pll->flags & RADEON_PLL_USE_REF_DIV)
939                 min_ref_div = max_ref_div = pll->reference_div;
940         else {
941                 while (min_ref_div < max_ref_div-1) {
942                         uint32_t mid = (min_ref_div + max_ref_div) / 2;
943                         uint32_t pll_in = pll->reference_freq / mid;
944                         if (pll_in < pll->pll_in_min)
945                                 max_ref_div = mid;
946                         else if (pll_in > pll->pll_in_max)
947                                 min_ref_div = mid;
948                         else
949                                 break;
950                 }
951         }
952
953         if (pll->flags & RADEON_PLL_USE_POST_DIV)
954                 min_post_div = max_post_div = pll->post_div;
955
956         if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
957                 min_fractional_feed_div = pll->min_frac_feedback_div;
958                 max_fractional_feed_div = pll->max_frac_feedback_div;
959         }
960
961         for (post_div = min_post_div; post_div <= max_post_div; ++post_div) {
962                 uint32_t ref_div;
963
964                 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
965                         continue;
966
967                 /* legacy radeons only have a few post_divs */
968                 if (pll->flags & RADEON_PLL_LEGACY) {
969                         if ((post_div == 5) ||
970                             (post_div == 7) ||
971                             (post_div == 9) ||
972                             (post_div == 10) ||
973                             (post_div == 11) ||
974                             (post_div == 13) ||
975                             (post_div == 14) ||
976                             (post_div == 15))
977                                 continue;
978                 }
979
980                 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
981                         uint32_t feedback_div, current_freq = 0, error, vco_diff;
982                         uint32_t pll_in = pll->reference_freq / ref_div;
983                         uint32_t min_feed_div = pll->min_feedback_div;
984                         uint32_t max_feed_div = pll->max_feedback_div + 1;
985
986                         if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
987                                 continue;
988
989                         while (min_feed_div < max_feed_div) {
990                                 uint32_t vco;
991                                 uint32_t min_frac_feed_div = min_fractional_feed_div;
992                                 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
993                                 uint32_t frac_feedback_div;
994                                 uint64_t tmp;
995
996                                 feedback_div = (min_feed_div + max_feed_div) / 2;
997
998                                 tmp = (uint64_t)pll->reference_freq * feedback_div;
999                                 vco = radeon_div(tmp, ref_div);
1000
1001                                 if (vco < pll_out_min) {
1002                                         min_feed_div = feedback_div + 1;
1003                                         continue;
1004                                 } else if (vco > pll_out_max) {
1005                                         max_feed_div = feedback_div;
1006                                         continue;
1007                                 }
1008
1009                                 while (min_frac_feed_div < max_frac_feed_div) {
1010                                         frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1011                                         tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1012                                         tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1013                                         current_freq = radeon_div(tmp, ref_div * post_div);
1014
1015                                         if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
1016                                                 if (freq < current_freq)
1017                                                         error = 0xffffffff;
1018                                                 else
1019                                                         error = freq - current_freq;
1020                                         } else
1021                                                 error = abs(current_freq - freq);
1022                                         vco_diff = abs(vco - best_vco);
1023
1024                                         if ((best_vco == 0 && error < best_error) ||
1025                                             (best_vco != 0 &&
1026                                              ((best_error > 100 && error < best_error - 100) ||
1027                                               (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
1028                                                 best_post_div = post_div;
1029                                                 best_ref_div = ref_div;
1030                                                 best_feedback_div = feedback_div;
1031                                                 best_frac_feedback_div = frac_feedback_div;
1032                                                 best_freq = current_freq;
1033                                                 best_error = error;
1034                                                 best_vco_diff = vco_diff;
1035                                         } else if (current_freq == freq) {
1036                                                 if (best_freq == -1) {
1037                                                         best_post_div = post_div;
1038                                                         best_ref_div = ref_div;
1039                                                         best_feedback_div = feedback_div;
1040                                                         best_frac_feedback_div = frac_feedback_div;
1041                                                         best_freq = current_freq;
1042                                                         best_error = error;
1043                                                         best_vco_diff = vco_diff;
1044                                                 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1045                                                            ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1046                                                            ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1047                                                            ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1048                                                            ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1049                                                            ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1050                                                         best_post_div = post_div;
1051                                                         best_ref_div = ref_div;
1052                                                         best_feedback_div = feedback_div;
1053                                                         best_frac_feedback_div = frac_feedback_div;
1054                                                         best_freq = current_freq;
1055                                                         best_error = error;
1056                                                         best_vco_diff = vco_diff;
1057                                                 }
1058                                         }
1059                                         if (current_freq < freq)
1060                                                 min_frac_feed_div = frac_feedback_div + 1;
1061                                         else
1062                                                 max_frac_feed_div = frac_feedback_div;
1063                                 }
1064                                 if (current_freq < freq)
1065                                         min_feed_div = feedback_div + 1;
1066                                 else
1067                                         max_feed_div = feedback_div;
1068                         }
1069                 }
1070         }
1071
1072         *dot_clock_p = best_freq / 10000;
1073         *fb_div_p = best_feedback_div;
1074         *frac_fb_div_p = best_frac_feedback_div;
1075         *ref_div_p = best_ref_div;
1076         *post_div_p = best_post_div;
1077         DRM_DEBUG_KMS("%d %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1078                       freq, best_freq / 1000, best_feedback_div, best_frac_feedback_div,
1079                       best_ref_div, best_post_div);
1080
1081 }
1082
1083 static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1084 {
1085         struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1086
1087         if (radeon_fb->obj) {
1088                 drm_gem_object_unreference_unlocked(radeon_fb->obj);
1089         }
1090         drm_framebuffer_cleanup(fb);
1091         kfree(radeon_fb);
1092 }
1093
1094 static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1095                                                   struct drm_file *file_priv,
1096                                                   unsigned int *handle)
1097 {
1098         struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1099
1100         return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1101 }
1102
1103 static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1104         .destroy = radeon_user_framebuffer_destroy,
1105         .create_handle = radeon_user_framebuffer_create_handle,
1106 };
1107
1108 void
1109 radeon_framebuffer_init(struct drm_device *dev,
1110                         struct radeon_framebuffer *rfb,
1111                         struct drm_mode_fb_cmd *mode_cmd,
1112                         struct drm_gem_object *obj)
1113 {
1114         rfb->obj = obj;
1115         drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1116         drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
1117 }
1118
1119 static struct drm_framebuffer *
1120 radeon_user_framebuffer_create(struct drm_device *dev,
1121                                struct drm_file *file_priv,
1122                                struct drm_mode_fb_cmd *mode_cmd)
1123 {
1124         struct drm_gem_object *obj;
1125         struct radeon_framebuffer *radeon_fb;
1126
1127         obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handle);
1128         if (obj ==  NULL) {
1129                 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
1130                         "can't create framebuffer\n", mode_cmd->handle);
1131                 return ERR_PTR(-ENOENT);
1132         }
1133
1134         radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
1135         if (radeon_fb == NULL)
1136                 return ERR_PTR(-ENOMEM);
1137
1138         radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1139
1140         return &radeon_fb->base;
1141 }
1142
1143 static void radeon_output_poll_changed(struct drm_device *dev)
1144 {
1145         struct radeon_device *rdev = dev->dev_private;
1146         radeon_fb_output_poll_changed(rdev);
1147 }
1148
1149 static const struct drm_mode_config_funcs radeon_mode_funcs = {
1150         .fb_create = radeon_user_framebuffer_create,
1151         .output_poll_changed = radeon_output_poll_changed
1152 };
1153
1154 struct drm_prop_enum_list {
1155         int type;
1156         char *name;
1157 };
1158
1159 static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1160 {       { 0, "driver" },
1161         { 1, "bios" },
1162 };
1163
1164 static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1165 {       { TV_STD_NTSC, "ntsc" },
1166         { TV_STD_PAL, "pal" },
1167         { TV_STD_PAL_M, "pal-m" },
1168         { TV_STD_PAL_60, "pal-60" },
1169         { TV_STD_NTSC_J, "ntsc-j" },
1170         { TV_STD_SCART_PAL, "scart-pal" },
1171         { TV_STD_PAL_CN, "pal-cn" },
1172         { TV_STD_SECAM, "secam" },
1173 };
1174
1175 static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1176 {       { UNDERSCAN_OFF, "off" },
1177         { UNDERSCAN_ON, "on" },
1178         { UNDERSCAN_AUTO, "auto" },
1179 };
1180
1181 static int radeon_modeset_create_props(struct radeon_device *rdev)
1182 {
1183         int i, sz;
1184
1185         if (rdev->is_atom_bios) {
1186                 rdev->mode_info.coherent_mode_property =
1187                         drm_property_create(rdev->ddev,
1188                                             DRM_MODE_PROP_RANGE,
1189                                             "coherent", 2);
1190                 if (!rdev->mode_info.coherent_mode_property)
1191                         return -ENOMEM;
1192
1193                 rdev->mode_info.coherent_mode_property->values[0] = 0;
1194                 rdev->mode_info.coherent_mode_property->values[1] = 1;
1195         }
1196
1197         if (!ASIC_IS_AVIVO(rdev)) {
1198                 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1199                 rdev->mode_info.tmds_pll_property =
1200                         drm_property_create(rdev->ddev,
1201                                             DRM_MODE_PROP_ENUM,
1202                                             "tmds_pll", sz);
1203                 for (i = 0; i < sz; i++) {
1204                         drm_property_add_enum(rdev->mode_info.tmds_pll_property,
1205                                               i,
1206                                               radeon_tmds_pll_enum_list[i].type,
1207                                               radeon_tmds_pll_enum_list[i].name);
1208                 }
1209         }
1210
1211         rdev->mode_info.load_detect_property =
1212                 drm_property_create(rdev->ddev,
1213                                     DRM_MODE_PROP_RANGE,
1214                                     "load detection", 2);
1215         if (!rdev->mode_info.load_detect_property)
1216                 return -ENOMEM;
1217         rdev->mode_info.load_detect_property->values[0] = 0;
1218         rdev->mode_info.load_detect_property->values[1] = 1;
1219
1220         drm_mode_create_scaling_mode_property(rdev->ddev);
1221
1222         sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1223         rdev->mode_info.tv_std_property =
1224                 drm_property_create(rdev->ddev,
1225                                     DRM_MODE_PROP_ENUM,
1226                                     "tv standard", sz);
1227         for (i = 0; i < sz; i++) {
1228                 drm_property_add_enum(rdev->mode_info.tv_std_property,
1229                                       i,
1230                                       radeon_tv_std_enum_list[i].type,
1231                                       radeon_tv_std_enum_list[i].name);
1232         }
1233
1234         sz = ARRAY_SIZE(radeon_underscan_enum_list);
1235         rdev->mode_info.underscan_property =
1236                 drm_property_create(rdev->ddev,
1237                                     DRM_MODE_PROP_ENUM,
1238                                     "underscan", sz);
1239         for (i = 0; i < sz; i++) {
1240                 drm_property_add_enum(rdev->mode_info.underscan_property,
1241                                       i,
1242                                       radeon_underscan_enum_list[i].type,
1243                                       radeon_underscan_enum_list[i].name);
1244         }
1245
1246         rdev->mode_info.underscan_hborder_property =
1247                 drm_property_create(rdev->ddev,
1248                                         DRM_MODE_PROP_RANGE,
1249                                         "underscan hborder", 2);
1250         if (!rdev->mode_info.underscan_hborder_property)
1251                 return -ENOMEM;
1252         rdev->mode_info.underscan_hborder_property->values[0] = 0;
1253         rdev->mode_info.underscan_hborder_property->values[1] = 128;
1254
1255         rdev->mode_info.underscan_vborder_property =
1256                 drm_property_create(rdev->ddev,
1257                                         DRM_MODE_PROP_RANGE,
1258                                         "underscan vborder", 2);
1259         if (!rdev->mode_info.underscan_vborder_property)
1260                 return -ENOMEM;
1261         rdev->mode_info.underscan_vborder_property->values[0] = 0;
1262         rdev->mode_info.underscan_vborder_property->values[1] = 128;
1263
1264         return 0;
1265 }
1266
1267 void radeon_update_display_priority(struct radeon_device *rdev)
1268 {
1269         /* adjustment options for the display watermarks */
1270         if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1271                 /* set display priority to high for r3xx, rv515 chips
1272                  * this avoids flickering due to underflow to the
1273                  * display controllers during heavy acceleration.
1274                  * Don't force high on rs4xx igp chips as it seems to
1275                  * affect the sound card.  See kernel bug 15982.
1276                  */
1277                 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1278                     !(rdev->flags & RADEON_IS_IGP))
1279                         rdev->disp_priority = 2;
1280                 else
1281                         rdev->disp_priority = 0;
1282         } else
1283                 rdev->disp_priority = radeon_disp_priority;
1284
1285 }
1286
1287 int radeon_modeset_init(struct radeon_device *rdev)
1288 {
1289         int i;
1290         int ret;
1291
1292         drm_mode_config_init(rdev->ddev);
1293         rdev->mode_info.mode_config_initialized = true;
1294
1295         rdev->ddev->mode_config.funcs = (void *)&radeon_mode_funcs;
1296
1297         if (ASIC_IS_DCE5(rdev)) {
1298                 rdev->ddev->mode_config.max_width = 16384;
1299                 rdev->ddev->mode_config.max_height = 16384;
1300         } else if (ASIC_IS_AVIVO(rdev)) {
1301                 rdev->ddev->mode_config.max_width = 8192;
1302                 rdev->ddev->mode_config.max_height = 8192;
1303         } else {
1304                 rdev->ddev->mode_config.max_width = 4096;
1305                 rdev->ddev->mode_config.max_height = 4096;
1306         }
1307
1308         rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1309
1310         ret = radeon_modeset_create_props(rdev);
1311         if (ret) {
1312                 return ret;
1313         }
1314
1315         /* init i2c buses */
1316         radeon_i2c_init(rdev);
1317
1318         /* check combios for a valid hardcoded EDID - Sun servers */
1319         if (!rdev->is_atom_bios) {
1320                 /* check for hardcoded EDID in BIOS */
1321                 radeon_combios_check_hardcoded_edid(rdev);
1322         }
1323
1324         /* allocate crtcs */
1325         for (i = 0; i < rdev->num_crtc; i++) {
1326                 radeon_crtc_init(rdev->ddev, i);
1327         }
1328
1329         /* okay we should have all the bios connectors */
1330         ret = radeon_setup_enc_conn(rdev->ddev);
1331         if (!ret) {
1332                 return ret;
1333         }
1334         /* initialize hpd */
1335         radeon_hpd_init(rdev);
1336
1337         /* Initialize power management */
1338         radeon_pm_init(rdev);
1339
1340         radeon_fbdev_init(rdev);
1341         drm_kms_helper_poll_init(rdev->ddev);
1342
1343         return 0;
1344 }
1345
1346 void radeon_modeset_fini(struct radeon_device *rdev)
1347 {
1348         radeon_fbdev_fini(rdev);
1349         kfree(rdev->mode_info.bios_hardcoded_edid);
1350         radeon_pm_fini(rdev);
1351
1352         if (rdev->mode_info.mode_config_initialized) {
1353                 drm_kms_helper_poll_fini(rdev->ddev);
1354                 radeon_hpd_fini(rdev);
1355                 drm_mode_config_cleanup(rdev->ddev);
1356                 rdev->mode_info.mode_config_initialized = false;
1357         }
1358         /* free i2c buses */
1359         radeon_i2c_fini(rdev);
1360 }
1361
1362 static bool is_hdtv_mode(struct drm_display_mode *mode)
1363 {
1364         /* try and guess if this is a tv or a monitor */
1365         if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1366             (mode->vdisplay == 576) || /* 576p */
1367             (mode->vdisplay == 720) || /* 720p */
1368             (mode->vdisplay == 1080)) /* 1080p */
1369                 return true;
1370         else
1371                 return false;
1372 }
1373
1374 bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
1375                                 struct drm_display_mode *mode,
1376                                 struct drm_display_mode *adjusted_mode)
1377 {
1378         struct drm_device *dev = crtc->dev;
1379         struct radeon_device *rdev = dev->dev_private;
1380         struct drm_encoder *encoder;
1381         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1382         struct radeon_encoder *radeon_encoder;
1383         struct drm_connector *connector;
1384         struct radeon_connector *radeon_connector;
1385         bool first = true;
1386         u32 src_v = 1, dst_v = 1;
1387         u32 src_h = 1, dst_h = 1;
1388
1389         radeon_crtc->h_border = 0;
1390         radeon_crtc->v_border = 0;
1391
1392         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1393                 if (encoder->crtc != crtc)
1394                         continue;
1395                 radeon_encoder = to_radeon_encoder(encoder);
1396                 connector = radeon_get_connector_for_encoder(encoder);
1397                 radeon_connector = to_radeon_connector(connector);
1398
1399                 if (first) {
1400                         /* set scaling */
1401                         if (radeon_encoder->rmx_type == RMX_OFF)
1402                                 radeon_crtc->rmx_type = RMX_OFF;
1403                         else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1404                                  mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1405                                 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1406                         else
1407                                 radeon_crtc->rmx_type = RMX_OFF;
1408                         /* copy native mode */
1409                         memcpy(&radeon_crtc->native_mode,
1410                                &radeon_encoder->native_mode,
1411                                 sizeof(struct drm_display_mode));
1412                         src_v = crtc->mode.vdisplay;
1413                         dst_v = radeon_crtc->native_mode.vdisplay;
1414                         src_h = crtc->mode.hdisplay;
1415                         dst_h = radeon_crtc->native_mode.hdisplay;
1416
1417                         /* fix up for overscan on hdmi */
1418                         if (ASIC_IS_AVIVO(rdev) &&
1419                             (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
1420                             ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1421                              ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
1422                               drm_detect_hdmi_monitor(radeon_connector->edid) &&
1423                               is_hdtv_mode(mode)))) {
1424                                 if (radeon_encoder->underscan_hborder != 0)
1425                                         radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1426                                 else
1427                                         radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1428                                 if (radeon_encoder->underscan_vborder != 0)
1429                                         radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1430                                 else
1431                                         radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
1432                                 radeon_crtc->rmx_type = RMX_FULL;
1433                                 src_v = crtc->mode.vdisplay;
1434                                 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1435                                 src_h = crtc->mode.hdisplay;
1436                                 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1437                         }
1438                         first = false;
1439                 } else {
1440                         if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1441                                 /* WARNING: Right now this can't happen but
1442                                  * in the future we need to check that scaling
1443                                  * are consistent across different encoder
1444                                  * (ie all encoder can work with the same
1445                                  *  scaling).
1446                                  */
1447                                 DRM_ERROR("Scaling not consistent across encoder.\n");
1448                                 return false;
1449                         }
1450                 }
1451         }
1452         if (radeon_crtc->rmx_type != RMX_OFF) {
1453                 fixed20_12 a, b;
1454                 a.full = dfixed_const(src_v);
1455                 b.full = dfixed_const(dst_v);
1456                 radeon_crtc->vsc.full = dfixed_div(a, b);
1457                 a.full = dfixed_const(src_h);
1458                 b.full = dfixed_const(dst_h);
1459                 radeon_crtc->hsc.full = dfixed_div(a, b);
1460         } else {
1461                 radeon_crtc->vsc.full = dfixed_const(1);
1462                 radeon_crtc->hsc.full = dfixed_const(1);
1463         }
1464         return true;
1465 }
1466
1467 /*
1468  * Retrieve current video scanout position of crtc on a given gpu.
1469  *
1470  * \param dev Device to query.
1471  * \param crtc Crtc to query.
1472  * \param *vpos Location where vertical scanout position should be stored.
1473  * \param *hpos Location where horizontal scanout position should go.
1474  *
1475  * Returns vpos as a positive number while in active scanout area.
1476  * Returns vpos as a negative number inside vblank, counting the number
1477  * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1478  * until start of active scanout / end of vblank."
1479  *
1480  * \return Flags, or'ed together as follows:
1481  *
1482  * DRM_SCANOUTPOS_VALID = Query successfull.
1483  * DRM_SCANOUTPOS_INVBL = Inside vblank.
1484  * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
1485  * this flag means that returned position may be offset by a constant but
1486  * unknown small number of scanlines wrt. real scanout position.
1487  *
1488  */
1489 int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, int *vpos, int *hpos)
1490 {
1491         u32 stat_crtc = 0, vbl = 0, position = 0;
1492         int vbl_start, vbl_end, vtotal, ret = 0;
1493         bool in_vbl = true;
1494
1495         struct radeon_device *rdev = dev->dev_private;
1496
1497         if (ASIC_IS_DCE4(rdev)) {
1498                 if (crtc == 0) {
1499                         vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1500                                      EVERGREEN_CRTC0_REGISTER_OFFSET);
1501                         position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1502                                           EVERGREEN_CRTC0_REGISTER_OFFSET);
1503                         ret |= DRM_SCANOUTPOS_VALID;
1504                 }
1505                 if (crtc == 1) {
1506                         vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1507                                      EVERGREEN_CRTC1_REGISTER_OFFSET);
1508                         position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1509                                           EVERGREEN_CRTC1_REGISTER_OFFSET);
1510                         ret |= DRM_SCANOUTPOS_VALID;
1511                 }
1512                 if (crtc == 2) {
1513                         vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1514                                      EVERGREEN_CRTC2_REGISTER_OFFSET);
1515                         position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1516                                           EVERGREEN_CRTC2_REGISTER_OFFSET);
1517                         ret |= DRM_SCANOUTPOS_VALID;
1518                 }
1519                 if (crtc == 3) {
1520                         vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1521                                      EVERGREEN_CRTC3_REGISTER_OFFSET);
1522                         position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1523                                           EVERGREEN_CRTC3_REGISTER_OFFSET);
1524                         ret |= DRM_SCANOUTPOS_VALID;
1525                 }
1526                 if (crtc == 4) {
1527                         vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1528                                      EVERGREEN_CRTC4_REGISTER_OFFSET);
1529                         position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1530                                           EVERGREEN_CRTC4_REGISTER_OFFSET);
1531                         ret |= DRM_SCANOUTPOS_VALID;
1532                 }
1533                 if (crtc == 5) {
1534                         vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1535                                      EVERGREEN_CRTC5_REGISTER_OFFSET);
1536                         position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1537                                           EVERGREEN_CRTC5_REGISTER_OFFSET);
1538                         ret |= DRM_SCANOUTPOS_VALID;
1539                 }
1540         } else if (ASIC_IS_AVIVO(rdev)) {
1541                 if (crtc == 0) {
1542                         vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1543                         position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
1544                         ret |= DRM_SCANOUTPOS_VALID;
1545                 }
1546                 if (crtc == 1) {
1547                         vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1548                         position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
1549                         ret |= DRM_SCANOUTPOS_VALID;
1550                 }
1551         } else {
1552                 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1553                 if (crtc == 0) {
1554                         /* Assume vbl_end == 0, get vbl_start from
1555                          * upper 16 bits.
1556                          */
1557                         vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1558                                 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1559                         /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1560                         position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1561                         stat_crtc = RREG32(RADEON_CRTC_STATUS);
1562                         if (!(stat_crtc & 1))
1563                                 in_vbl = false;
1564
1565                         ret |= DRM_SCANOUTPOS_VALID;
1566                 }
1567                 if (crtc == 1) {
1568                         vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1569                                 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1570                         position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1571                         stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1572                         if (!(stat_crtc & 1))
1573                                 in_vbl = false;
1574
1575                         ret |= DRM_SCANOUTPOS_VALID;
1576                 }
1577         }
1578
1579         /* Decode into vertical and horizontal scanout position. */
1580         *vpos = position & 0x1fff;
1581         *hpos = (position >> 16) & 0x1fff;
1582
1583         /* Valid vblank area boundaries from gpu retrieved? */
1584         if (vbl > 0) {
1585                 /* Yes: Decode. */
1586                 ret |= DRM_SCANOUTPOS_ACCURATE;
1587                 vbl_start = vbl & 0x1fff;
1588                 vbl_end = (vbl >> 16) & 0x1fff;
1589         }
1590         else {
1591                 /* No: Fake something reasonable which gives at least ok results. */
1592                 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
1593                 vbl_end = 0;
1594         }
1595
1596         /* Test scanout position against vblank region. */
1597         if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1598                 in_vbl = false;
1599
1600         /* Check if inside vblank area and apply corrective offsets:
1601          * vpos will then be >=0 in video scanout area, but negative
1602          * within vblank area, counting down the number of lines until
1603          * start of scanout.
1604          */
1605
1606         /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1607         if (in_vbl && (*vpos >= vbl_start)) {
1608                 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
1609                 *vpos = *vpos - vtotal;
1610         }
1611
1612         /* Correct for shifted end of vbl at vbl_end. */
1613         *vpos = *vpos - vbl_end;
1614
1615         /* In vblank? */
1616         if (in_vbl)
1617                 ret |= DRM_SCANOUTPOS_INVBL;
1618
1619         return ret;
1620 }