2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
10 #include <linux/clk.h>
11 #include <linux/debugfs.h>
12 #include <linux/hdmi.h>
13 #include <linux/regulator/consumer.h>
14 #include <linux/reset.h>
29 struct tegra_hdmi_config {
30 const struct tmds_config *tmds;
31 unsigned int num_tmds;
33 unsigned long fuse_override_offset;
34 unsigned long fuse_override_value;
36 bool has_sor_io_peak_current;
40 struct host1x_client client;
41 struct tegra_output output;
45 struct regulator *vdd;
46 struct regulator *pll;
51 struct clk *clk_parent;
53 struct reset_control *rst;
55 const struct tegra_hdmi_config *config;
57 unsigned int audio_source;
58 unsigned int audio_freq;
62 struct drm_info_list *debugfs_files;
63 struct drm_minor *minor;
64 struct dentry *debugfs;
67 static inline struct tegra_hdmi *
68 host1x_client_to_hdmi(struct host1x_client *client)
70 return container_of(client, struct tegra_hdmi, client);
73 static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
75 return container_of(output, struct tegra_hdmi, output);
78 #define HDMI_AUDIOCLK_FREQ 216000000
79 #define HDMI_REKEY_DEFAULT 56
87 static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
90 return readl(hdmi->regs + (reg << 2));
93 static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
96 writel(val, hdmi->regs + (reg << 2));
99 struct tegra_hdmi_audio_config {
106 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
107 { 25200000, 4096, 25200, 24000 },
108 { 27000000, 4096, 27000, 24000 },
109 { 74250000, 4096, 74250, 24000 },
110 { 148500000, 4096, 148500, 24000 },
114 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
115 { 25200000, 5880, 26250, 25000 },
116 { 27000000, 5880, 28125, 25000 },
117 { 74250000, 4704, 61875, 20000 },
118 { 148500000, 4704, 123750, 20000 },
122 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
123 { 25200000, 6144, 25200, 24000 },
124 { 27000000, 6144, 27000, 24000 },
125 { 74250000, 6144, 74250, 24000 },
126 { 148500000, 6144, 148500, 24000 },
130 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
131 { 25200000, 11760, 26250, 25000 },
132 { 27000000, 11760, 28125, 25000 },
133 { 74250000, 9408, 61875, 20000 },
134 { 148500000, 9408, 123750, 20000 },
138 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
139 { 25200000, 12288, 25200, 24000 },
140 { 27000000, 12288, 27000, 24000 },
141 { 74250000, 12288, 74250, 24000 },
142 { 148500000, 12288, 148500, 24000 },
146 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
147 { 25200000, 23520, 26250, 25000 },
148 { 27000000, 23520, 28125, 25000 },
149 { 74250000, 18816, 61875, 20000 },
150 { 148500000, 18816, 123750, 20000 },
154 static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
155 { 25200000, 24576, 25200, 24000 },
156 { 27000000, 24576, 27000, 24000 },
157 { 74250000, 24576, 74250, 24000 },
158 { 148500000, 24576, 148500, 24000 },
162 static const struct tmds_config tegra20_tmds_config[] = {
163 { /* slow pixel clock modes */
165 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
166 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
167 SOR_PLL_TX_REG_LOAD(3),
168 .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
169 .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
170 PE_CURRENT1(PE_CURRENT_0_0_mA) |
171 PE_CURRENT2(PE_CURRENT_0_0_mA) |
172 PE_CURRENT3(PE_CURRENT_0_0_mA),
173 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
174 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
175 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
176 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
178 { /* high pixel clock modes */
180 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
181 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
182 SOR_PLL_TX_REG_LOAD(3),
183 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
184 .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
185 PE_CURRENT1(PE_CURRENT_6_0_mA) |
186 PE_CURRENT2(PE_CURRENT_6_0_mA) |
187 PE_CURRENT3(PE_CURRENT_6_0_mA),
188 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
189 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
190 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
191 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
195 static const struct tmds_config tegra30_tmds_config[] = {
198 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
199 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
200 SOR_PLL_TX_REG_LOAD(0),
201 .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
202 .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
203 PE_CURRENT1(PE_CURRENT_0_0_mA) |
204 PE_CURRENT2(PE_CURRENT_0_0_mA) |
205 PE_CURRENT3(PE_CURRENT_0_0_mA),
206 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
207 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
208 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
209 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
210 }, { /* 720p modes */
212 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
213 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
214 SOR_PLL_TX_REG_LOAD(0),
215 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
216 .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
217 PE_CURRENT1(PE_CURRENT_5_0_mA) |
218 PE_CURRENT2(PE_CURRENT_5_0_mA) |
219 PE_CURRENT3(PE_CURRENT_5_0_mA),
220 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
221 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
222 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
223 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
224 }, { /* 1080p modes */
226 .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
227 SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
228 SOR_PLL_TX_REG_LOAD(0),
229 .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
230 .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
231 PE_CURRENT1(PE_CURRENT_5_0_mA) |
232 PE_CURRENT2(PE_CURRENT_5_0_mA) |
233 PE_CURRENT3(PE_CURRENT_5_0_mA),
234 .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
235 DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
236 DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
237 DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
241 static const struct tmds_config tegra114_tmds_config[] = {
242 { /* 480p/576p / 25.2MHz/27MHz modes */
244 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
245 SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
246 .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
247 .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
248 PE_CURRENT1(PE_CURRENT_0_mA_T114) |
249 PE_CURRENT2(PE_CURRENT_0_mA_T114) |
250 PE_CURRENT3(PE_CURRENT_0_mA_T114),
252 DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
253 DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
254 DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
255 DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
256 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
257 PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
258 PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
259 PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
260 }, { /* 720p / 74.25MHz modes */
262 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
263 SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
264 .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
265 SOR_PLL_TMDS_TERMADJ(0),
266 .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
267 PE_CURRENT1(PE_CURRENT_15_mA_T114) |
268 PE_CURRENT2(PE_CURRENT_15_mA_T114) |
269 PE_CURRENT3(PE_CURRENT_15_mA_T114),
271 DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
272 DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
273 DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
274 DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
275 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
276 PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
277 PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
278 PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
279 }, { /* 1080p / 148.5MHz modes */
281 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
282 SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
283 .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
284 SOR_PLL_TMDS_TERMADJ(0),
285 .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
286 PE_CURRENT1(PE_CURRENT_10_mA_T114) |
287 PE_CURRENT2(PE_CURRENT_10_mA_T114) |
288 PE_CURRENT3(PE_CURRENT_10_mA_T114),
290 DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
291 DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
292 DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
293 DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
294 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
295 PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
296 PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
297 PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
298 }, { /* 225/297MHz modes */
300 .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
301 SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
302 .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
303 | SOR_PLL_TMDS_TERM_ENABLE,
304 .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
305 PE_CURRENT1(PE_CURRENT_0_mA_T114) |
306 PE_CURRENT2(PE_CURRENT_0_mA_T114) |
307 PE_CURRENT3(PE_CURRENT_0_mA_T114),
309 DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
310 DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
311 DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
312 DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
313 .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
314 PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
315 PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
316 PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
320 static const struct tegra_hdmi_audio_config *
321 tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
323 const struct tegra_hdmi_audio_config *table;
325 switch (audio_freq) {
327 table = tegra_hdmi_audio_32k;
331 table = tegra_hdmi_audio_44_1k;
335 table = tegra_hdmi_audio_48k;
339 table = tegra_hdmi_audio_88_2k;
343 table = tegra_hdmi_audio_96k;
347 table = tegra_hdmi_audio_176_4k;
351 table = tegra_hdmi_audio_192k;
358 while (table->pclk) {
359 if (table->pclk == pclk)
368 static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
370 const unsigned int freqs[] = {
371 32000, 44100, 48000, 88200, 96000, 176400, 192000
375 for (i = 0; i < ARRAY_SIZE(freqs); i++) {
376 unsigned int f = freqs[i];
377 unsigned int eight_half;
388 eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
389 value = AUDIO_FS_LOW(eight_half - delta) |
390 AUDIO_FS_HIGH(eight_half + delta);
391 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
395 static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
397 struct device_node *node = hdmi->dev->of_node;
398 const struct tegra_hdmi_audio_config *config;
399 unsigned int offset = 0;
402 switch (hdmi->audio_source) {
404 value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
408 value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
412 value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
416 if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
417 value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
418 AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
419 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
421 value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
422 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
424 value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
425 AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
426 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
429 config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
431 dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
432 hdmi->audio_freq, pclk);
436 tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
438 value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
439 AUDIO_N_VALUE(config->n - 1);
440 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
442 tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
443 HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
445 value = ACR_SUBPACK_CTS(config->cts);
446 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
448 value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
449 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
451 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
452 value &= ~AUDIO_N_RESETF;
453 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
455 if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
456 switch (hdmi->audio_freq) {
458 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
462 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
466 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
470 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
474 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
478 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
482 offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
486 tegra_hdmi_writel(hdmi, config->aval, offset);
489 tegra_hdmi_setup_audio_fs_tables(hdmi);
494 static inline unsigned long tegra_hdmi_subpack(const u8 *ptr, size_t size)
496 unsigned long value = 0;
499 for (i = size; i > 0; i--)
500 value = (value << 8) | ptr[i - 1];
505 static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
508 const u8 *ptr = data;
509 unsigned long offset;
514 case HDMI_INFOFRAME_TYPE_AVI:
515 offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
518 case HDMI_INFOFRAME_TYPE_AUDIO:
519 offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
522 case HDMI_INFOFRAME_TYPE_VENDOR:
523 offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
527 dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
532 value = INFOFRAME_HEADER_TYPE(ptr[0]) |
533 INFOFRAME_HEADER_VERSION(ptr[1]) |
534 INFOFRAME_HEADER_LEN(ptr[2]);
535 tegra_hdmi_writel(hdmi, value, offset);
539 * Each subpack contains 7 bytes, divided into:
540 * - subpack_low: bytes 0 - 3
541 * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
543 for (i = 3, j = 0; i < size; i += 7, j += 8) {
544 size_t rem = size - i, num = min_t(size_t, rem, 4);
546 value = tegra_hdmi_subpack(&ptr[i], num);
547 tegra_hdmi_writel(hdmi, value, offset++);
549 num = min_t(size_t, rem - num, 3);
551 value = tegra_hdmi_subpack(&ptr[i + 4], num);
552 tegra_hdmi_writel(hdmi, value, offset++);
556 static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
557 struct drm_display_mode *mode)
559 struct hdmi_avi_infoframe frame;
564 tegra_hdmi_writel(hdmi, 0,
565 HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
569 err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
571 dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
575 err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
577 dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
581 tegra_hdmi_write_infopack(hdmi, buffer, err);
583 tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
584 HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
587 static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
589 struct hdmi_audio_infoframe frame;
594 tegra_hdmi_writel(hdmi, 0,
595 HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
599 err = hdmi_audio_infoframe_init(&frame);
601 dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
608 err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
610 dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
616 * The audio infoframe has only one set of subpack registers, so the
617 * infoframe needs to be truncated. One set of subpack registers can
618 * contain 7 bytes. Including the 3 byte header only the first 10
619 * bytes can be programmed.
621 tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
623 tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
624 HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
627 static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
629 struct hdmi_vendor_infoframe frame;
635 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
636 value &= ~GENERIC_CTRL_ENABLE;
637 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
641 hdmi_vendor_infoframe_init(&frame);
642 frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
644 err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
646 dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
651 tegra_hdmi_write_infopack(hdmi, buffer, err);
653 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
654 value |= GENERIC_CTRL_ENABLE;
655 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
658 static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
659 const struct tmds_config *tmds)
663 tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
664 tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
665 tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
667 tegra_hdmi_writel(hdmi, tmds->drive_current,
668 HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
670 value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
671 value |= hdmi->config->fuse_override_value;
672 tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
674 if (hdmi->config->has_sor_io_peak_current)
675 tegra_hdmi_writel(hdmi, tmds->peak_current,
676 HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
679 static bool tegra_output_is_hdmi(struct tegra_output *output)
683 if (!output->connector.edid_blob_ptr)
686 edid = (struct edid *)output->connector.edid_blob_ptr->data;
688 return drm_detect_hdmi_monitor(edid);
691 static int tegra_output_hdmi_enable(struct tegra_output *output)
693 unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
694 struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
695 struct drm_display_mode *mode = &dc->base.mode;
696 struct tegra_hdmi *hdmi = to_hdmi(output);
697 struct device_node *node = hdmi->dev->of_node;
698 unsigned int pulse_start, div82, pclk;
706 hdmi->dvi = !tegra_output_is_hdmi(output);
708 pclk = mode->clock * 1000;
709 h_sync_width = mode->hsync_end - mode->hsync_start;
710 h_back_porch = mode->htotal - mode->hsync_end;
711 h_front_porch = mode->hsync_start - mode->hdisplay;
713 err = regulator_enable(hdmi->pll);
715 dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
720 * This assumes that the display controller will divide its parent
721 * clock by 2 to generate the pixel clock.
723 err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
725 dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
729 err = clk_set_rate(hdmi->clk, pclk);
733 err = clk_enable(hdmi->clk);
735 dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
739 reset_control_assert(hdmi->rst);
740 usleep_range(1000, 2000);
741 reset_control_deassert(hdmi->rst);
743 tegra_dc_writel(dc, VSYNC_H_POSITION(1),
744 DC_DISP_DISP_TIMING_OPTIONS);
745 tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
746 DC_DISP_DISP_COLOR_CONTROL);
748 /* video_preamble uses h_pulse2 */
749 pulse_start = 1 + h_sync_width + h_back_porch - 10;
751 tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
753 value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
755 tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
757 value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
758 tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
760 value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
762 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
765 value = HDMI_SRC_DISPLAYB;
767 value = HDMI_SRC_DISPLAYA;
769 if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
770 (mode->vdisplay == 576)))
771 tegra_hdmi_writel(hdmi,
772 value | ARM_VIDEO_RANGE_FULL,
773 HDMI_NV_PDISP_INPUT_CONTROL);
775 tegra_hdmi_writel(hdmi,
776 value | ARM_VIDEO_RANGE_LIMITED,
777 HDMI_NV_PDISP_INPUT_CONTROL);
779 div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
780 value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
781 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
784 err = tegra_hdmi_setup_audio(hdmi, pclk);
789 if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
791 * TODO: add ELD support
795 rekey = HDMI_REKEY_DEFAULT;
796 value = HDMI_CTRL_REKEY(rekey);
797 value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
798 h_front_porch - rekey - 18) / 32);
801 value |= HDMI_CTRL_ENABLE;
803 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
806 tegra_hdmi_writel(hdmi, 0x0,
807 HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
809 tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
810 HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
812 tegra_hdmi_setup_avi_infoframe(hdmi, mode);
813 tegra_hdmi_setup_audio_infoframe(hdmi);
814 tegra_hdmi_setup_stereo_infoframe(hdmi);
817 for (i = 0; i < hdmi->config->num_tmds; i++) {
818 if (pclk <= hdmi->config->tmds[i].pclk) {
819 tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
824 tegra_hdmi_writel(hdmi,
825 SOR_SEQ_CTL_PU_PC(0) |
826 SOR_SEQ_PU_PC_ALT(0) |
828 SOR_SEQ_PD_PC_ALT(8),
829 HDMI_NV_PDISP_SOR_SEQ_CTL);
831 value = SOR_SEQ_INST_WAIT_TIME(1) |
832 SOR_SEQ_INST_WAIT_UNITS_VSYNC |
834 SOR_SEQ_INST_PIN_A_LOW |
835 SOR_SEQ_INST_PIN_B_LOW |
836 SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
838 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
839 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
842 value &= ~SOR_CSTM_ROTCLK(~0);
843 value |= SOR_CSTM_ROTCLK(2);
844 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
847 tegra_hdmi_writel(hdmi,
848 SOR_PWR_NORMAL_STATE_PU |
849 SOR_PWR_NORMAL_START_NORMAL |
850 SOR_PWR_SAFE_STATE_PD |
851 SOR_PWR_SETTING_NEW_TRIGGER,
852 HDMI_NV_PDISP_SOR_PWR);
853 tegra_hdmi_writel(hdmi,
854 SOR_PWR_NORMAL_STATE_PU |
855 SOR_PWR_NORMAL_START_NORMAL |
856 SOR_PWR_SAFE_STATE_PD |
857 SOR_PWR_SETTING_NEW_DONE,
858 HDMI_NV_PDISP_SOR_PWR);
861 BUG_ON(--retries < 0);
862 value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
863 } while (value & SOR_PWR_SETTING_NEW_PENDING);
865 value = SOR_STATE_ASY_CRCMODE_COMPLETE |
866 SOR_STATE_ASY_OWNER_HEAD0 |
867 SOR_STATE_ASY_SUBOWNER_BOTH |
868 SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
869 SOR_STATE_ASY_DEPOL_POS;
871 /* setup sync polarities */
872 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
873 value |= SOR_STATE_ASY_HSYNCPOL_POS;
875 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
876 value |= SOR_STATE_ASY_HSYNCPOL_NEG;
878 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
879 value |= SOR_STATE_ASY_VSYNCPOL_POS;
881 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
882 value |= SOR_STATE_ASY_VSYNCPOL_NEG;
884 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
886 value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
887 tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
889 tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
890 tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
891 tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
892 HDMI_NV_PDISP_SOR_STATE1);
893 tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
895 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
896 value |= HDMI_ENABLE;
897 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
899 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
900 value &= ~DISP_CTRL_MODE_MASK;
901 value |= DISP_CTRL_MODE_C_DISPLAY;
902 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
904 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
905 value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
906 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
907 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
909 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
910 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
912 /* TODO: add HDCP support */
914 hdmi->enabled = true;
919 static int tegra_output_hdmi_disable(struct tegra_output *output)
921 struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
922 struct tegra_hdmi *hdmi = to_hdmi(output);
929 * The following accesses registers of the display controller, so make
930 * sure it's only executed when the output is attached to one.
933 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
934 value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
935 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
936 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
938 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
939 value &= ~DISP_CTRL_MODE_MASK;
940 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
942 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
943 value &= ~HDMI_ENABLE;
944 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
946 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
947 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
950 reset_control_assert(hdmi->rst);
951 clk_disable(hdmi->clk);
952 regulator_disable(hdmi->pll);
954 hdmi->enabled = false;
959 static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
960 struct clk *clk, unsigned long pclk)
962 struct tegra_hdmi *hdmi = to_hdmi(output);
966 err = clk_set_parent(clk, hdmi->clk_parent);
968 dev_err(output->dev, "failed to set parent: %d\n", err);
972 base = clk_get_parent(hdmi->clk_parent);
975 * This assumes that the parent clock is pll_d_out0 or pll_d2_out
976 * respectively, each of which divides the base pll_d by 2.
978 err = clk_set_rate(base, pclk * 2);
981 "failed to set base clock rate to %lu Hz\n",
987 static int tegra_output_hdmi_check_mode(struct tegra_output *output,
988 struct drm_display_mode *mode,
989 enum drm_mode_status *status)
991 struct tegra_hdmi *hdmi = to_hdmi(output);
992 unsigned long pclk = mode->clock * 1000;
996 parent = clk_get_parent(hdmi->clk_parent);
998 err = clk_round_rate(parent, pclk * 4);
1000 *status = MODE_NOCLOCK;
1007 static const struct tegra_output_ops hdmi_ops = {
1008 .enable = tegra_output_hdmi_enable,
1009 .disable = tegra_output_hdmi_disable,
1010 .setup_clock = tegra_output_hdmi_setup_clock,
1011 .check_mode = tegra_output_hdmi_check_mode,
1014 static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
1016 struct drm_info_node *node = s->private;
1017 struct tegra_hdmi *hdmi = node->info_ent->data;
1020 err = clk_enable(hdmi->clk);
1024 #define DUMP_REG(name) \
1025 seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
1026 tegra_hdmi_readl(hdmi, name))
1028 DUMP_REG(HDMI_CTXSW);
1029 DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
1030 DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
1031 DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
1032 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
1033 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
1034 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
1035 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
1036 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
1037 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
1038 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
1039 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
1040 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
1041 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
1042 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
1043 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
1044 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
1045 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
1046 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
1047 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
1048 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
1049 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
1050 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
1051 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
1052 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
1053 DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
1054 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
1055 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
1056 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
1057 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
1058 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
1059 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
1060 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
1061 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
1062 DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
1063 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
1064 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
1065 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
1066 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
1067 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
1068 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
1069 DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
1070 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
1071 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
1072 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
1073 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
1074 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
1075 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
1076 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
1077 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
1078 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
1079 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
1080 DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
1081 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
1082 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
1083 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
1084 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
1085 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
1086 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
1087 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
1088 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
1089 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
1090 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
1091 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
1092 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
1093 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
1094 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
1095 DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
1096 DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
1097 DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
1098 DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
1099 DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
1100 DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
1101 DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
1102 DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
1103 DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
1104 DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
1105 DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
1106 DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
1107 DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
1108 DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
1109 DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
1110 DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
1111 DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
1112 DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
1113 DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
1114 DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
1115 DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
1116 DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
1117 DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
1118 DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
1119 DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
1120 DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
1121 DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
1122 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
1123 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
1124 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
1125 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
1126 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
1127 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
1128 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
1129 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
1130 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
1131 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
1132 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
1133 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
1134 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
1135 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
1136 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
1137 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
1138 DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
1139 DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
1140 DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
1141 DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
1142 DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
1143 DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
1144 DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
1145 DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
1146 DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
1147 DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
1148 DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
1149 DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
1150 DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
1151 DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
1152 DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
1153 DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
1154 DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
1155 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
1156 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
1157 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
1158 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
1159 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
1160 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
1161 DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
1162 DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
1163 DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
1164 DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
1165 DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
1166 DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
1167 DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
1168 DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
1169 DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
1170 DUMP_REG(HDMI_NV_PDISP_SCRATCH);
1171 DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
1172 DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
1173 DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
1174 DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
1175 DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
1176 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
1177 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
1178 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
1179 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
1180 DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
1181 DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
1182 DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
1183 DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
1184 DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
1185 DUMP_REG(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
1189 clk_disable(hdmi->clk);
1194 static struct drm_info_list debugfs_files[] = {
1195 { "regs", tegra_hdmi_show_regs, 0, NULL },
1198 static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
1199 struct drm_minor *minor)
1204 hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
1208 hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1210 if (!hdmi->debugfs_files) {
1215 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1216 hdmi->debugfs_files[i].data = hdmi;
1218 err = drm_debugfs_create_files(hdmi->debugfs_files,
1219 ARRAY_SIZE(debugfs_files),
1220 hdmi->debugfs, minor);
1224 hdmi->minor = minor;
1229 kfree(hdmi->debugfs_files);
1230 hdmi->debugfs_files = NULL;
1232 debugfs_remove(hdmi->debugfs);
1233 hdmi->debugfs = NULL;
1238 static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
1240 drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
1244 kfree(hdmi->debugfs_files);
1245 hdmi->debugfs_files = NULL;
1247 debugfs_remove(hdmi->debugfs);
1248 hdmi->debugfs = NULL;
1253 static int tegra_hdmi_init(struct host1x_client *client)
1255 struct tegra_drm *tegra = dev_get_drvdata(client->parent);
1256 struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
1259 err = regulator_enable(hdmi->vdd);
1261 dev_err(client->dev, "failed to enable VDD regulator: %d\n",
1266 hdmi->output.type = TEGRA_OUTPUT_HDMI;
1267 hdmi->output.dev = client->dev;
1268 hdmi->output.ops = &hdmi_ops;
1270 err = tegra_output_init(tegra->drm, &hdmi->output);
1272 dev_err(client->dev, "output setup failed: %d\n", err);
1276 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1277 err = tegra_hdmi_debugfs_init(hdmi, tegra->drm->primary);
1279 dev_err(client->dev, "debugfs setup failed: %d\n", err);
1285 static int tegra_hdmi_exit(struct host1x_client *client)
1287 struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
1290 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1291 err = tegra_hdmi_debugfs_exit(hdmi);
1293 dev_err(client->dev, "debugfs cleanup failed: %d\n",
1297 err = tegra_output_disable(&hdmi->output);
1299 dev_err(client->dev, "output failed to disable: %d\n", err);
1303 err = tegra_output_exit(&hdmi->output);
1305 dev_err(client->dev, "output cleanup failed: %d\n", err);
1309 regulator_disable(hdmi->vdd);
1314 static const struct host1x_client_ops hdmi_client_ops = {
1315 .init = tegra_hdmi_init,
1316 .exit = tegra_hdmi_exit,
1319 static const struct tegra_hdmi_config tegra20_hdmi_config = {
1320 .tmds = tegra20_tmds_config,
1321 .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
1322 .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
1323 .fuse_override_value = 1 << 31,
1324 .has_sor_io_peak_current = false,
1327 static const struct tegra_hdmi_config tegra30_hdmi_config = {
1328 .tmds = tegra30_tmds_config,
1329 .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
1330 .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
1331 .fuse_override_value = 1 << 31,
1332 .has_sor_io_peak_current = false,
1335 static const struct tegra_hdmi_config tegra114_hdmi_config = {
1336 .tmds = tegra114_tmds_config,
1337 .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
1338 .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
1339 .fuse_override_value = 1 << 31,
1340 .has_sor_io_peak_current = true,
1343 static const struct of_device_id tegra_hdmi_of_match[] = {
1344 { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
1345 { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
1346 { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
1350 static int tegra_hdmi_probe(struct platform_device *pdev)
1352 const struct of_device_id *match;
1353 struct tegra_hdmi *hdmi;
1354 struct resource *regs;
1357 match = of_match_node(tegra_hdmi_of_match, pdev->dev.of_node);
1361 hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
1365 hdmi->config = match->data;
1366 hdmi->dev = &pdev->dev;
1367 hdmi->audio_source = AUTO;
1368 hdmi->audio_freq = 44100;
1369 hdmi->stereo = false;
1372 hdmi->clk = devm_clk_get(&pdev->dev, NULL);
1373 if (IS_ERR(hdmi->clk)) {
1374 dev_err(&pdev->dev, "failed to get clock\n");
1375 return PTR_ERR(hdmi->clk);
1378 hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
1379 if (IS_ERR(hdmi->rst)) {
1380 dev_err(&pdev->dev, "failed to get reset\n");
1381 return PTR_ERR(hdmi->rst);
1384 err = clk_prepare(hdmi->clk);
1388 hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
1389 if (IS_ERR(hdmi->clk_parent))
1390 return PTR_ERR(hdmi->clk_parent);
1392 err = clk_prepare(hdmi->clk_parent);
1396 err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
1398 dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
1402 hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
1403 if (IS_ERR(hdmi->vdd)) {
1404 dev_err(&pdev->dev, "failed to get VDD regulator\n");
1405 return PTR_ERR(hdmi->vdd);
1408 hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
1409 if (IS_ERR(hdmi->pll)) {
1410 dev_err(&pdev->dev, "failed to get PLL regulator\n");
1411 return PTR_ERR(hdmi->pll);
1414 hdmi->output.dev = &pdev->dev;
1416 err = tegra_output_probe(&hdmi->output);
1420 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1421 hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
1422 if (IS_ERR(hdmi->regs))
1423 return PTR_ERR(hdmi->regs);
1425 err = platform_get_irq(pdev, 0);
1431 INIT_LIST_HEAD(&hdmi->client.list);
1432 hdmi->client.ops = &hdmi_client_ops;
1433 hdmi->client.dev = &pdev->dev;
1435 err = host1x_client_register(&hdmi->client);
1437 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1442 platform_set_drvdata(pdev, hdmi);
1447 static int tegra_hdmi_remove(struct platform_device *pdev)
1449 struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
1452 err = host1x_client_unregister(&hdmi->client);
1454 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1459 err = tegra_output_remove(&hdmi->output);
1461 dev_err(&pdev->dev, "failed to remove output: %d\n", err);
1465 clk_unprepare(hdmi->clk_parent);
1466 clk_unprepare(hdmi->clk);
1471 struct platform_driver tegra_hdmi_driver = {
1473 .name = "tegra-hdmi",
1474 .owner = THIS_MODULE,
1475 .of_match_table = tegra_hdmi_of_match,
1477 .probe = tegra_hdmi_probe,
1478 .remove = tegra_hdmi_remove,